pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/mbus.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/pci.h>
  17. #include <plat/pcie.h>
  18. #include "common.h"
  19. /*****************************************************************************
  20. * Orion has one PCIe controller and one PCI controller.
  21. *
  22. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  23. * follows the scanned PCIe bridged busses, if any.
  24. *
  25. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  26. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  27. * device bus, Orion registers, etc. However this code only enable the
  28. * access to DDR banks.
  29. ****************************************************************************/
  30. /*****************************************************************************
  31. * PCIe controller
  32. ****************************************************************************/
  33. #define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
  34. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  35. {
  36. *dev = orion_pcie_dev_id(PCIE_BASE);
  37. *rev = orion_pcie_rev(PCIE_BASE);
  38. }
  39. static int pcie_valid_config(int bus, int dev)
  40. {
  41. /*
  42. * Don't go out when trying to access --
  43. * 1. nonexisting device on local bus
  44. * 2. where there's no device connected (no link)
  45. */
  46. if (bus == 0 && dev == 0)
  47. return 1;
  48. if (!orion_pcie_link_up(PCIE_BASE))
  49. return 0;
  50. if (bus == 0 && dev != 1)
  51. return 0;
  52. return 1;
  53. }
  54. /*
  55. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  56. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  57. * transactions are atomic.
  58. */
  59. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  60. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  61. int size, u32 *val)
  62. {
  63. unsigned long flags;
  64. int ret;
  65. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  66. *val = 0xffffffff;
  67. return PCIBIOS_DEVICE_NOT_FOUND;
  68. }
  69. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  70. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  71. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  72. return ret;
  73. }
  74. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  75. int where, int size, u32 *val)
  76. {
  77. int ret;
  78. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  79. *val = 0xffffffff;
  80. return PCIBIOS_DEVICE_NOT_FOUND;
  81. }
  82. /*
  83. * We only support access to the non-extended configuration
  84. * space when using the WA access method (or we would have to
  85. * sacrifice 256M of CPU virtual address space.)
  86. */
  87. if (where >= 0x100) {
  88. *val = 0xffffffff;
  89. return PCIBIOS_DEVICE_NOT_FOUND;
  90. }
  91. ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
  92. bus, devfn, where, size, val);
  93. return ret;
  94. }
  95. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  96. int where, int size, u32 val)
  97. {
  98. unsigned long flags;
  99. int ret;
  100. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  101. return PCIBIOS_DEVICE_NOT_FOUND;
  102. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  103. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  104. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  105. return ret;
  106. }
  107. static struct pci_ops pcie_ops = {
  108. .read = pcie_rd_conf,
  109. .write = pcie_wr_conf,
  110. };
  111. static int __init pcie_setup(struct pci_sys_data *sys)
  112. {
  113. struct resource *res;
  114. int dev;
  115. /*
  116. * Generic PCIe unit setup.
  117. */
  118. orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
  119. /*
  120. * Check whether to apply Orion-1/Orion-NAS PCIe config
  121. * read transaction workaround.
  122. */
  123. dev = orion_pcie_dev_id(PCIE_BASE);
  124. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  125. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  126. "read transaction workaround\n");
  127. orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
  128. ORION5X_PCIE_WA_SIZE);
  129. pcie_ops.read = pcie_rd_conf_wa;
  130. }
  131. /*
  132. * Request resources.
  133. */
  134. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  135. if (!res)
  136. panic("pcie_setup unable to alloc resources");
  137. /*
  138. * IORESOURCE_IO
  139. */
  140. res[0].name = "PCIe I/O Space";
  141. res[0].flags = IORESOURCE_IO;
  142. res[0].start = ORION5X_PCIE_IO_BUS_BASE;
  143. res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
  144. if (request_resource(&ioport_resource, &res[0]))
  145. panic("Request PCIe IO resource failed\n");
  146. sys->resource[0] = &res[0];
  147. /*
  148. * IORESOURCE_MEM
  149. */
  150. res[1].name = "PCIe Memory Space";
  151. res[1].flags = IORESOURCE_MEM;
  152. res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
  153. res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
  154. if (request_resource(&iomem_resource, &res[1]))
  155. panic("Request PCIe Memory resource failed\n");
  156. sys->resource[1] = &res[1];
  157. sys->resource[2] = NULL;
  158. sys->io_offset = 0;
  159. return 1;
  160. }
  161. /*****************************************************************************
  162. * PCI controller
  163. ****************************************************************************/
  164. #define PCI_MODE ORION5X_PCI_REG(0xd00)
  165. #define PCI_CMD ORION5X_PCI_REG(0xc00)
  166. #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
  167. #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
  168. #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
  169. /*
  170. * PCI_MODE bits
  171. */
  172. #define PCI_MODE_64BIT (1 << 2)
  173. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  174. /*
  175. * PCI_CMD bits
  176. */
  177. #define PCI_CMD_HOST_REORDER (1 << 29)
  178. /*
  179. * PCI_P2P_CONF bits
  180. */
  181. #define PCI_P2P_BUS_OFFS 16
  182. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  183. #define PCI_P2P_DEV_OFFS 24
  184. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  185. /*
  186. * PCI_CONF_ADDR bits
  187. */
  188. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  189. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  190. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  191. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  192. #define PCI_CONF_ADDR_EN (1 << 31)
  193. /*
  194. * Internal configuration space
  195. */
  196. #define PCI_CONF_FUNC_STAT_CMD 0
  197. #define PCI_CONF_REG_STAT_CMD 4
  198. #define PCIX_STAT 0x64
  199. #define PCIX_STAT_BUS_OFFS 8
  200. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  201. /*
  202. * PCI Address Decode Windows registers
  203. */
  204. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
  205. ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
  206. ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
  207. ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
  208. #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
  209. ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
  210. ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
  211. ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
  212. #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
  213. #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
  214. /*
  215. * PCI configuration helpers for BAR settings
  216. */
  217. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  218. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  219. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  220. /*
  221. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  222. * and then reading the PCI_CONF_DATA register. Need to make sure these
  223. * transactions are atomic.
  224. */
  225. static DEFINE_SPINLOCK(orion5x_pci_lock);
  226. static int orion5x_pci_cardbus_mode;
  227. static int orion5x_pci_local_bus_nr(void)
  228. {
  229. u32 conf = readl(PCI_P2P_CONF);
  230. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  231. }
  232. static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
  233. u32 where, u32 size, u32 *val)
  234. {
  235. unsigned long flags;
  236. spin_lock_irqsave(&orion5x_pci_lock, flags);
  237. writel(PCI_CONF_BUS(bus) |
  238. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  239. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  240. *val = readl(PCI_CONF_DATA);
  241. if (size == 1)
  242. *val = (*val >> (8*(where & 0x3))) & 0xff;
  243. else if (size == 2)
  244. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  245. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  246. return PCIBIOS_SUCCESSFUL;
  247. }
  248. static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
  249. u32 where, u32 size, u32 val)
  250. {
  251. unsigned long flags;
  252. int ret = PCIBIOS_SUCCESSFUL;
  253. spin_lock_irqsave(&orion5x_pci_lock, flags);
  254. writel(PCI_CONF_BUS(bus) |
  255. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  256. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  257. if (size == 4) {
  258. __raw_writel(val, PCI_CONF_DATA);
  259. } else if (size == 2) {
  260. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  261. } else if (size == 1) {
  262. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  263. } else {
  264. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  265. }
  266. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  267. return ret;
  268. }
  269. static int orion5x_pci_valid_config(int bus, u32 devfn)
  270. {
  271. if (bus == orion5x_pci_local_bus_nr()) {
  272. /*
  273. * Don't go out for local device
  274. */
  275. if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
  276. return 0;
  277. /*
  278. * When the PCI signals are directly connected to a
  279. * Cardbus slot, ignore all but device IDs 0 and 1.
  280. */
  281. if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
  282. return 0;
  283. }
  284. return 1;
  285. }
  286. static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  287. int where, int size, u32 *val)
  288. {
  289. if (!orion5x_pci_valid_config(bus->number, devfn)) {
  290. *val = 0xffffffff;
  291. return PCIBIOS_DEVICE_NOT_FOUND;
  292. }
  293. return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  294. PCI_FUNC(devfn), where, size, val);
  295. }
  296. static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  297. int where, int size, u32 val)
  298. {
  299. if (!orion5x_pci_valid_config(bus->number, devfn))
  300. return PCIBIOS_DEVICE_NOT_FOUND;
  301. return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  302. PCI_FUNC(devfn), where, size, val);
  303. }
  304. static struct pci_ops pci_ops = {
  305. .read = orion5x_pci_rd_conf,
  306. .write = orion5x_pci_wr_conf,
  307. };
  308. static void __init orion5x_pci_set_bus_nr(int nr)
  309. {
  310. u32 p2p = readl(PCI_P2P_CONF);
  311. if (readl(PCI_MODE) & PCI_MODE_PCIX) {
  312. /*
  313. * PCI-X mode
  314. */
  315. u32 pcix_status, bus, dev;
  316. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  317. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  318. orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  319. pcix_status &= ~PCIX_STAT_BUS_MASK;
  320. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  321. orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  322. } else {
  323. /*
  324. * PCI Conventional mode
  325. */
  326. p2p &= ~PCI_P2P_BUS_MASK;
  327. p2p |= (nr << PCI_P2P_BUS_OFFS);
  328. writel(p2p, PCI_P2P_CONF);
  329. }
  330. }
  331. static void __init orion5x_pci_master_slave_enable(void)
  332. {
  333. int bus_nr, func, reg;
  334. u32 val;
  335. bus_nr = orion5x_pci_local_bus_nr();
  336. func = PCI_CONF_FUNC_STAT_CMD;
  337. reg = PCI_CONF_REG_STAT_CMD;
  338. orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
  339. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  340. orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
  341. }
  342. static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
  343. {
  344. u32 win_enable;
  345. int bus;
  346. int i;
  347. /*
  348. * First, disable windows.
  349. */
  350. win_enable = 0xffffffff;
  351. writel(win_enable, PCI_BAR_ENABLE);
  352. /*
  353. * Setup windows for DDR banks.
  354. */
  355. bus = orion5x_pci_local_bus_nr();
  356. for (i = 0; i < dram->num_cs; i++) {
  357. struct mbus_dram_window *cs = dram->cs + i;
  358. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  359. u32 reg;
  360. u32 val;
  361. /*
  362. * Write DRAM bank base address register.
  363. */
  364. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  365. orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
  366. val = (cs->base & 0xfffff000) | (val & 0xfff);
  367. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
  368. /*
  369. * Write DRAM bank size register.
  370. */
  371. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  372. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
  373. writel((cs->size - 1) & 0xfffff000,
  374. PCI_BAR_SIZE_DDR_CS(cs->cs_index));
  375. writel(cs->base & 0xfffff000,
  376. PCI_BAR_REMAP_DDR_CS(cs->cs_index));
  377. /*
  378. * Enable decode window for this chip select.
  379. */
  380. win_enable &= ~(1 << cs->cs_index);
  381. }
  382. /*
  383. * Re-enable decode windows.
  384. */
  385. writel(win_enable, PCI_BAR_ENABLE);
  386. /*
  387. * Disable automatic update of address remaping when writing to BARs.
  388. */
  389. orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
  390. }
  391. static int __init pci_setup(struct pci_sys_data *sys)
  392. {
  393. struct resource *res;
  394. /*
  395. * Point PCI unit MBUS decode windows to DRAM space.
  396. */
  397. orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
  398. /*
  399. * Master + Slave enable
  400. */
  401. orion5x_pci_master_slave_enable();
  402. /*
  403. * Force ordering
  404. */
  405. orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  406. /*
  407. * Request resources
  408. */
  409. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  410. if (!res)
  411. panic("pci_setup unable to alloc resources");
  412. /*
  413. * IORESOURCE_IO
  414. */
  415. res[0].name = "PCI I/O Space";
  416. res[0].flags = IORESOURCE_IO;
  417. res[0].start = ORION5X_PCI_IO_BUS_BASE;
  418. res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
  419. if (request_resource(&ioport_resource, &res[0]))
  420. panic("Request PCI IO resource failed\n");
  421. sys->resource[0] = &res[0];
  422. /*
  423. * IORESOURCE_MEM
  424. */
  425. res[1].name = "PCI Memory Space";
  426. res[1].flags = IORESOURCE_MEM;
  427. res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
  428. res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
  429. if (request_resource(&iomem_resource, &res[1]))
  430. panic("Request PCI Memory resource failed\n");
  431. sys->resource[1] = &res[1];
  432. sys->resource[2] = NULL;
  433. sys->io_offset = 0;
  434. return 1;
  435. }
  436. /*****************************************************************************
  437. * General PCIe + PCI
  438. ****************************************************************************/
  439. static void __devinit rc_pci_fixup(struct pci_dev *dev)
  440. {
  441. /*
  442. * Prevent enumeration of root complex.
  443. */
  444. if (dev->bus->parent == NULL && dev->devfn == 0) {
  445. int i;
  446. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  447. dev->resource[i].start = 0;
  448. dev->resource[i].end = 0;
  449. dev->resource[i].flags = 0;
  450. }
  451. }
  452. }
  453. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
  454. static int orion5x_pci_disabled __initdata;
  455. void __init orion5x_pci_disable(void)
  456. {
  457. orion5x_pci_disabled = 1;
  458. }
  459. void __init orion5x_pci_set_cardbus_mode(void)
  460. {
  461. orion5x_pci_cardbus_mode = 1;
  462. }
  463. int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
  464. {
  465. int ret = 0;
  466. if (nr == 0) {
  467. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  468. ret = pcie_setup(sys);
  469. } else if (nr == 1 && !orion5x_pci_disabled) {
  470. orion5x_pci_set_bus_nr(sys->busnr);
  471. ret = pci_setup(sys);
  472. }
  473. return ret;
  474. }
  475. struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  476. {
  477. struct pci_bus *bus;
  478. if (nr == 0) {
  479. bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
  480. } else if (nr == 1 && !orion5x_pci_disabled) {
  481. bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
  482. } else {
  483. bus = NULL;
  484. BUG();
  485. }
  486. return bus;
  487. }
  488. int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  489. {
  490. int bus = dev->bus->number;
  491. /*
  492. * PCIe endpoint?
  493. */
  494. if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
  495. return IRQ_ORION5X_PCIE0_INT;
  496. return -1;
  497. }