clock34xx.h 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static unsigned long omap3_dpll_recalc(struct clk *clk);
  26. static unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
  33. /* Maximum DPLL multiplier, divider values for OMAP3 */
  34. #define OMAP3_MAX_DPLL_MULT 2048
  35. #define OMAP3_MAX_DPLL_DIV 128
  36. /*
  37. * DPLL1 supplies clock to the MPU.
  38. * DPLL2 supplies clock to the IVA2.
  39. * DPLL3 supplies CORE domain clocks.
  40. * DPLL4 supplies peripheral clocks.
  41. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  42. */
  43. /* Forward declarations for DPLL bypass clocks */
  44. static struct clk dpll1_fck;
  45. static struct clk dpll2_fck;
  46. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  47. #define DPLL_LOW_POWER_STOP 0x1
  48. #define DPLL_LOW_POWER_BYPASS 0x5
  49. #define DPLL_LOCKED 0x7
  50. /* PRM CLOCKS */
  51. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  52. static struct clk omap_32k_fck = {
  53. .name = "omap_32k_fck",
  54. .ops = &clkops_null,
  55. .rate = 32768,
  56. .flags = RATE_FIXED,
  57. };
  58. static struct clk secure_32k_fck = {
  59. .name = "secure_32k_fck",
  60. .ops = &clkops_null,
  61. .rate = 32768,
  62. .flags = RATE_FIXED,
  63. };
  64. /* Virtual source clocks for osc_sys_ck */
  65. static struct clk virt_12m_ck = {
  66. .name = "virt_12m_ck",
  67. .ops = &clkops_null,
  68. .rate = 12000000,
  69. .flags = RATE_FIXED,
  70. };
  71. static struct clk virt_13m_ck = {
  72. .name = "virt_13m_ck",
  73. .ops = &clkops_null,
  74. .rate = 13000000,
  75. .flags = RATE_FIXED,
  76. };
  77. static struct clk virt_16_8m_ck = {
  78. .name = "virt_16_8m_ck",
  79. .ops = &clkops_null,
  80. .rate = 16800000,
  81. .flags = RATE_FIXED,
  82. };
  83. static struct clk virt_19_2m_ck = {
  84. .name = "virt_19_2m_ck",
  85. .ops = &clkops_null,
  86. .rate = 19200000,
  87. .flags = RATE_FIXED,
  88. };
  89. static struct clk virt_26m_ck = {
  90. .name = "virt_26m_ck",
  91. .ops = &clkops_null,
  92. .rate = 26000000,
  93. .flags = RATE_FIXED,
  94. };
  95. static struct clk virt_38_4m_ck = {
  96. .name = "virt_38_4m_ck",
  97. .ops = &clkops_null,
  98. .rate = 38400000,
  99. .flags = RATE_FIXED,
  100. };
  101. static const struct clksel_rate osc_sys_12m_rates[] = {
  102. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_13m_rates[] = {
  106. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  110. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  114. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_26m_rates[] = {
  118. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  122. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  123. { .div = 0 }
  124. };
  125. static const struct clksel osc_sys_clksel[] = {
  126. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  127. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  128. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  129. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  130. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  131. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  132. { .parent = NULL },
  133. };
  134. /* Oscillator clock */
  135. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  136. static struct clk osc_sys_ck = {
  137. .name = "osc_sys_ck",
  138. .ops = &clkops_null,
  139. .init = &omap2_init_clksel_parent,
  140. .clksel_reg = OMAP3430_PRM_CLKSEL,
  141. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  142. .clksel = osc_sys_clksel,
  143. /* REVISIT: deal with autoextclkmode? */
  144. .flags = RATE_FIXED,
  145. .recalc = &omap2_clksel_recalc,
  146. };
  147. static const struct clksel_rate div2_rates[] = {
  148. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  149. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  150. { .div = 0 }
  151. };
  152. static const struct clksel sys_clksel[] = {
  153. { .parent = &osc_sys_ck, .rates = div2_rates },
  154. { .parent = NULL }
  155. };
  156. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  157. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  158. static struct clk sys_ck = {
  159. .name = "sys_ck",
  160. .ops = &clkops_null,
  161. .parent = &osc_sys_ck,
  162. .init = &omap2_init_clksel_parent,
  163. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  164. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  165. .clksel = sys_clksel,
  166. .recalc = &omap2_clksel_recalc,
  167. };
  168. static struct clk sys_altclk = {
  169. .name = "sys_altclk",
  170. .ops = &clkops_null,
  171. };
  172. /* Optional external clock input for some McBSPs */
  173. static struct clk mcbsp_clks = {
  174. .name = "mcbsp_clks",
  175. .ops = &clkops_null,
  176. };
  177. /* PRM EXTERNAL CLOCK OUTPUT */
  178. static struct clk sys_clkout1 = {
  179. .name = "sys_clkout1",
  180. .ops = &clkops_omap2_dflt,
  181. .parent = &osc_sys_ck,
  182. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  183. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  184. .recalc = &followparent_recalc,
  185. };
  186. /* DPLLS */
  187. /* CM CLOCKS */
  188. static const struct clksel_rate div16_dpll_rates[] = {
  189. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  190. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  191. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  192. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  193. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  194. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  195. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  196. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  197. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  198. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  199. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  200. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  201. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  202. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  203. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  204. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  205. { .div = 0 }
  206. };
  207. /* DPLL1 */
  208. /* MPU clock source */
  209. /* Type: DPLL */
  210. static struct dpll_data dpll1_dd = {
  211. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  212. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  213. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  214. .clk_bypass = &dpll1_fck,
  215. .clk_ref = &sys_ck,
  216. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  217. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  218. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  219. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  220. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  221. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  222. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  223. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  224. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  225. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  226. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  227. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  228. .min_divider = 1,
  229. .max_divider = OMAP3_MAX_DPLL_DIV,
  230. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  231. };
  232. static struct clk dpll1_ck = {
  233. .name = "dpll1_ck",
  234. .ops = &clkops_null,
  235. .parent = &sys_ck,
  236. .dpll_data = &dpll1_dd,
  237. .round_rate = &omap2_dpll_round_rate,
  238. .set_rate = &omap3_noncore_dpll_set_rate,
  239. .clkdm_name = "dpll1_clkdm",
  240. .recalc = &omap3_dpll_recalc,
  241. };
  242. /*
  243. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  244. * DPLL isn't bypassed.
  245. */
  246. static struct clk dpll1_x2_ck = {
  247. .name = "dpll1_x2_ck",
  248. .ops = &clkops_null,
  249. .parent = &dpll1_ck,
  250. .clkdm_name = "dpll1_clkdm",
  251. .recalc = &omap3_clkoutx2_recalc,
  252. };
  253. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  254. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  255. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  256. { .parent = NULL }
  257. };
  258. /*
  259. * Does not exist in the TRM - needed to separate the M2 divider from
  260. * bypass selection in mpu_ck
  261. */
  262. static struct clk dpll1_x2m2_ck = {
  263. .name = "dpll1_x2m2_ck",
  264. .ops = &clkops_null,
  265. .parent = &dpll1_x2_ck,
  266. .init = &omap2_init_clksel_parent,
  267. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  268. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  269. .clksel = div16_dpll1_x2m2_clksel,
  270. .clkdm_name = "dpll1_clkdm",
  271. .recalc = &omap2_clksel_recalc,
  272. };
  273. /* DPLL2 */
  274. /* IVA2 clock source */
  275. /* Type: DPLL */
  276. static struct dpll_data dpll2_dd = {
  277. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  278. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  279. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  280. .clk_bypass = &dpll2_fck,
  281. .clk_ref = &sys_ck,
  282. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  283. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  284. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  285. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  286. (1 << DPLL_LOW_POWER_BYPASS),
  287. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  288. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  289. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  290. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  291. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  292. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  293. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  294. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  295. .min_divider = 1,
  296. .max_divider = OMAP3_MAX_DPLL_DIV,
  297. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  298. };
  299. static struct clk dpll2_ck = {
  300. .name = "dpll2_ck",
  301. .ops = &clkops_noncore_dpll_ops,
  302. .parent = &sys_ck,
  303. .dpll_data = &dpll2_dd,
  304. .round_rate = &omap2_dpll_round_rate,
  305. .set_rate = &omap3_noncore_dpll_set_rate,
  306. .clkdm_name = "dpll2_clkdm",
  307. .recalc = &omap3_dpll_recalc,
  308. };
  309. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  310. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  311. { .parent = NULL }
  312. };
  313. /*
  314. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  315. * or CLKOUTX2. CLKOUT seems most plausible.
  316. */
  317. static struct clk dpll2_m2_ck = {
  318. .name = "dpll2_m2_ck",
  319. .ops = &clkops_null,
  320. .parent = &dpll2_ck,
  321. .init = &omap2_init_clksel_parent,
  322. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  323. OMAP3430_CM_CLKSEL2_PLL),
  324. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  325. .clksel = div16_dpll2_m2x2_clksel,
  326. .clkdm_name = "dpll2_clkdm",
  327. .recalc = &omap2_clksel_recalc,
  328. };
  329. /*
  330. * DPLL3
  331. * Source clock for all interfaces and for some device fclks
  332. * REVISIT: Also supports fast relock bypass - not included below
  333. */
  334. static struct dpll_data dpll3_dd = {
  335. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  336. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  337. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  338. .clk_bypass = &sys_ck,
  339. .clk_ref = &sys_ck,
  340. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  341. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  342. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  343. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  344. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  345. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  346. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  347. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  348. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  349. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  350. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  351. .min_divider = 1,
  352. .max_divider = OMAP3_MAX_DPLL_DIV,
  353. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  354. };
  355. static struct clk dpll3_ck = {
  356. .name = "dpll3_ck",
  357. .ops = &clkops_null,
  358. .parent = &sys_ck,
  359. .dpll_data = &dpll3_dd,
  360. .round_rate = &omap2_dpll_round_rate,
  361. .clkdm_name = "dpll3_clkdm",
  362. .recalc = &omap3_dpll_recalc,
  363. };
  364. /*
  365. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  366. * DPLL isn't bypassed
  367. */
  368. static struct clk dpll3_x2_ck = {
  369. .name = "dpll3_x2_ck",
  370. .ops = &clkops_null,
  371. .parent = &dpll3_ck,
  372. .clkdm_name = "dpll3_clkdm",
  373. .recalc = &omap3_clkoutx2_recalc,
  374. };
  375. static const struct clksel_rate div31_dpll3_rates[] = {
  376. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  377. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  378. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  379. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  380. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  381. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  382. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  383. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  384. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  385. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  386. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  387. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  388. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  389. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  390. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  391. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  392. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  393. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  394. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  395. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  396. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  397. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  398. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  399. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  400. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  401. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  402. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  403. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  404. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  405. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  406. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  407. { .div = 0 },
  408. };
  409. static const struct clksel div31_dpll3m2_clksel[] = {
  410. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  411. { .parent = NULL }
  412. };
  413. /* DPLL3 output M2 - primary control point for CORE speed */
  414. static struct clk dpll3_m2_ck = {
  415. .name = "dpll3_m2_ck",
  416. .ops = &clkops_null,
  417. .parent = &dpll3_ck,
  418. .init = &omap2_init_clksel_parent,
  419. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  420. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  421. .clksel = div31_dpll3m2_clksel,
  422. .clkdm_name = "dpll3_clkdm",
  423. .round_rate = &omap2_clksel_round_rate,
  424. .set_rate = &omap3_core_dpll_m2_set_rate,
  425. .recalc = &omap2_clksel_recalc,
  426. };
  427. static struct clk core_ck = {
  428. .name = "core_ck",
  429. .ops = &clkops_null,
  430. .parent = &dpll3_m2_ck,
  431. .recalc = &followparent_recalc,
  432. };
  433. static struct clk dpll3_m2x2_ck = {
  434. .name = "dpll3_m2x2_ck",
  435. .ops = &clkops_null,
  436. .parent = &dpll3_x2_ck,
  437. .clkdm_name = "dpll3_clkdm",
  438. .recalc = &followparent_recalc,
  439. };
  440. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  441. static const struct clksel div16_dpll3_clksel[] = {
  442. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  443. { .parent = NULL }
  444. };
  445. /* This virtual clock is the source for dpll3_m3x2_ck */
  446. static struct clk dpll3_m3_ck = {
  447. .name = "dpll3_m3_ck",
  448. .ops = &clkops_null,
  449. .parent = &dpll3_ck,
  450. .init = &omap2_init_clksel_parent,
  451. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  452. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  453. .clksel = div16_dpll3_clksel,
  454. .clkdm_name = "dpll3_clkdm",
  455. .recalc = &omap2_clksel_recalc,
  456. };
  457. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  458. static struct clk dpll3_m3x2_ck = {
  459. .name = "dpll3_m3x2_ck",
  460. .ops = &clkops_omap2_dflt_wait,
  461. .parent = &dpll3_m3_ck,
  462. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  463. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  464. .flags = INVERT_ENABLE,
  465. .clkdm_name = "dpll3_clkdm",
  466. .recalc = &omap3_clkoutx2_recalc,
  467. };
  468. static struct clk emu_core_alwon_ck = {
  469. .name = "emu_core_alwon_ck",
  470. .ops = &clkops_null,
  471. .parent = &dpll3_m3x2_ck,
  472. .clkdm_name = "dpll3_clkdm",
  473. .recalc = &followparent_recalc,
  474. };
  475. /* DPLL4 */
  476. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  477. /* Type: DPLL */
  478. static struct dpll_data dpll4_dd = {
  479. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  480. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  481. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  482. .clk_bypass = &sys_ck,
  483. .clk_ref = &sys_ck,
  484. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  485. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  486. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  487. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  488. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  489. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  490. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  491. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  492. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  493. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  494. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  495. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  496. .min_divider = 1,
  497. .max_divider = OMAP3_MAX_DPLL_DIV,
  498. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  499. };
  500. static struct clk dpll4_ck = {
  501. .name = "dpll4_ck",
  502. .ops = &clkops_noncore_dpll_ops,
  503. .parent = &sys_ck,
  504. .dpll_data = &dpll4_dd,
  505. .round_rate = &omap2_dpll_round_rate,
  506. .set_rate = &omap3_dpll4_set_rate,
  507. .clkdm_name = "dpll4_clkdm",
  508. .recalc = &omap3_dpll_recalc,
  509. };
  510. /*
  511. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  512. * DPLL isn't bypassed --
  513. * XXX does this serve any downstream clocks?
  514. */
  515. static struct clk dpll4_x2_ck = {
  516. .name = "dpll4_x2_ck",
  517. .ops = &clkops_null,
  518. .parent = &dpll4_ck,
  519. .clkdm_name = "dpll4_clkdm",
  520. .recalc = &omap3_clkoutx2_recalc,
  521. };
  522. static const struct clksel div16_dpll4_clksel[] = {
  523. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  524. { .parent = NULL }
  525. };
  526. /* This virtual clock is the source for dpll4_m2x2_ck */
  527. static struct clk dpll4_m2_ck = {
  528. .name = "dpll4_m2_ck",
  529. .ops = &clkops_null,
  530. .parent = &dpll4_ck,
  531. .init = &omap2_init_clksel_parent,
  532. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  533. .clksel_mask = OMAP3430_DIV_96M_MASK,
  534. .clksel = div16_dpll4_clksel,
  535. .clkdm_name = "dpll4_clkdm",
  536. .recalc = &omap2_clksel_recalc,
  537. };
  538. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  539. static struct clk dpll4_m2x2_ck = {
  540. .name = "dpll4_m2x2_ck",
  541. .ops = &clkops_omap2_dflt_wait,
  542. .parent = &dpll4_m2_ck,
  543. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  544. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  545. .flags = INVERT_ENABLE,
  546. .clkdm_name = "dpll4_clkdm",
  547. .recalc = &omap3_clkoutx2_recalc,
  548. };
  549. /*
  550. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  551. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  552. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  553. * CM_96K_(F)CLK.
  554. */
  555. static struct clk omap_96m_alwon_fck = {
  556. .name = "omap_96m_alwon_fck",
  557. .ops = &clkops_null,
  558. .parent = &dpll4_m2x2_ck,
  559. .recalc = &followparent_recalc,
  560. };
  561. static struct clk cm_96m_fck = {
  562. .name = "cm_96m_fck",
  563. .ops = &clkops_null,
  564. .parent = &omap_96m_alwon_fck,
  565. .recalc = &followparent_recalc,
  566. };
  567. static const struct clksel_rate omap_96m_dpll_rates[] = {
  568. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  569. { .div = 0 }
  570. };
  571. static const struct clksel_rate omap_96m_sys_rates[] = {
  572. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  573. { .div = 0 }
  574. };
  575. static const struct clksel omap_96m_fck_clksel[] = {
  576. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  577. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  578. { .parent = NULL }
  579. };
  580. static struct clk omap_96m_fck = {
  581. .name = "omap_96m_fck",
  582. .ops = &clkops_null,
  583. .parent = &sys_ck,
  584. .init = &omap2_init_clksel_parent,
  585. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  586. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  587. .clksel = omap_96m_fck_clksel,
  588. .recalc = &omap2_clksel_recalc,
  589. };
  590. /* This virtual clock is the source for dpll4_m3x2_ck */
  591. static struct clk dpll4_m3_ck = {
  592. .name = "dpll4_m3_ck",
  593. .ops = &clkops_null,
  594. .parent = &dpll4_ck,
  595. .init = &omap2_init_clksel_parent,
  596. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  597. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  598. .clksel = div16_dpll4_clksel,
  599. .clkdm_name = "dpll4_clkdm",
  600. .recalc = &omap2_clksel_recalc,
  601. };
  602. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  603. static struct clk dpll4_m3x2_ck = {
  604. .name = "dpll4_m3x2_ck",
  605. .ops = &clkops_omap2_dflt_wait,
  606. .parent = &dpll4_m3_ck,
  607. .init = &omap2_init_clksel_parent,
  608. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  609. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  610. .flags = INVERT_ENABLE,
  611. .clkdm_name = "dpll4_clkdm",
  612. .recalc = &omap3_clkoutx2_recalc,
  613. };
  614. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  615. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  616. { .div = 0 }
  617. };
  618. static const struct clksel_rate omap_54m_alt_rates[] = {
  619. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  620. { .div = 0 }
  621. };
  622. static const struct clksel omap_54m_clksel[] = {
  623. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  624. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  625. { .parent = NULL }
  626. };
  627. static struct clk omap_54m_fck = {
  628. .name = "omap_54m_fck",
  629. .ops = &clkops_null,
  630. .init = &omap2_init_clksel_parent,
  631. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  632. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  633. .clksel = omap_54m_clksel,
  634. .recalc = &omap2_clksel_recalc,
  635. };
  636. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  637. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  638. { .div = 0 }
  639. };
  640. static const struct clksel_rate omap_48m_alt_rates[] = {
  641. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  642. { .div = 0 }
  643. };
  644. static const struct clksel omap_48m_clksel[] = {
  645. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  646. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  647. { .parent = NULL }
  648. };
  649. static struct clk omap_48m_fck = {
  650. .name = "omap_48m_fck",
  651. .ops = &clkops_null,
  652. .init = &omap2_init_clksel_parent,
  653. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  654. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  655. .clksel = omap_48m_clksel,
  656. .recalc = &omap2_clksel_recalc,
  657. };
  658. static struct clk omap_12m_fck = {
  659. .name = "omap_12m_fck",
  660. .ops = &clkops_null,
  661. .parent = &omap_48m_fck,
  662. .fixed_div = 4,
  663. .recalc = &omap2_fixed_divisor_recalc,
  664. };
  665. /* This virstual clock is the source for dpll4_m4x2_ck */
  666. static struct clk dpll4_m4_ck = {
  667. .name = "dpll4_m4_ck",
  668. .ops = &clkops_null,
  669. .parent = &dpll4_ck,
  670. .init = &omap2_init_clksel_parent,
  671. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  672. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  673. .clksel = div16_dpll4_clksel,
  674. .clkdm_name = "dpll4_clkdm",
  675. .recalc = &omap2_clksel_recalc,
  676. .set_rate = &omap2_clksel_set_rate,
  677. .round_rate = &omap2_clksel_round_rate,
  678. };
  679. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  680. static struct clk dpll4_m4x2_ck = {
  681. .name = "dpll4_m4x2_ck",
  682. .ops = &clkops_omap2_dflt_wait,
  683. .parent = &dpll4_m4_ck,
  684. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  685. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  686. .flags = INVERT_ENABLE,
  687. .clkdm_name = "dpll4_clkdm",
  688. .recalc = &omap3_clkoutx2_recalc,
  689. };
  690. /* This virtual clock is the source for dpll4_m5x2_ck */
  691. static struct clk dpll4_m5_ck = {
  692. .name = "dpll4_m5_ck",
  693. .ops = &clkops_null,
  694. .parent = &dpll4_ck,
  695. .init = &omap2_init_clksel_parent,
  696. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  697. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  698. .clksel = div16_dpll4_clksel,
  699. .clkdm_name = "dpll4_clkdm",
  700. .recalc = &omap2_clksel_recalc,
  701. };
  702. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  703. static struct clk dpll4_m5x2_ck = {
  704. .name = "dpll4_m5x2_ck",
  705. .ops = &clkops_omap2_dflt_wait,
  706. .parent = &dpll4_m5_ck,
  707. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  708. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  709. .flags = INVERT_ENABLE,
  710. .clkdm_name = "dpll4_clkdm",
  711. .recalc = &omap3_clkoutx2_recalc,
  712. };
  713. /* This virtual clock is the source for dpll4_m6x2_ck */
  714. static struct clk dpll4_m6_ck = {
  715. .name = "dpll4_m6_ck",
  716. .ops = &clkops_null,
  717. .parent = &dpll4_ck,
  718. .init = &omap2_init_clksel_parent,
  719. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  720. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  721. .clksel = div16_dpll4_clksel,
  722. .clkdm_name = "dpll4_clkdm",
  723. .recalc = &omap2_clksel_recalc,
  724. };
  725. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  726. static struct clk dpll4_m6x2_ck = {
  727. .name = "dpll4_m6x2_ck",
  728. .ops = &clkops_omap2_dflt_wait,
  729. .parent = &dpll4_m6_ck,
  730. .init = &omap2_init_clksel_parent,
  731. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  732. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  733. .flags = INVERT_ENABLE,
  734. .clkdm_name = "dpll4_clkdm",
  735. .recalc = &omap3_clkoutx2_recalc,
  736. };
  737. static struct clk emu_per_alwon_ck = {
  738. .name = "emu_per_alwon_ck",
  739. .ops = &clkops_null,
  740. .parent = &dpll4_m6x2_ck,
  741. .clkdm_name = "dpll4_clkdm",
  742. .recalc = &followparent_recalc,
  743. };
  744. /* DPLL5 */
  745. /* Supplies 120MHz clock, USIM source clock */
  746. /* Type: DPLL */
  747. /* 3430ES2 only */
  748. static struct dpll_data dpll5_dd = {
  749. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  750. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  751. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  752. .clk_bypass = &sys_ck,
  753. .clk_ref = &sys_ck,
  754. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  755. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  756. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  757. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  758. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  759. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  760. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  761. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  762. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  763. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  764. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  765. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  766. .min_divider = 1,
  767. .max_divider = OMAP3_MAX_DPLL_DIV,
  768. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  769. };
  770. static struct clk dpll5_ck = {
  771. .name = "dpll5_ck",
  772. .ops = &clkops_noncore_dpll_ops,
  773. .parent = &sys_ck,
  774. .dpll_data = &dpll5_dd,
  775. .round_rate = &omap2_dpll_round_rate,
  776. .set_rate = &omap3_noncore_dpll_set_rate,
  777. .clkdm_name = "dpll5_clkdm",
  778. .recalc = &omap3_dpll_recalc,
  779. };
  780. static const struct clksel div16_dpll5_clksel[] = {
  781. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  782. { .parent = NULL }
  783. };
  784. static struct clk dpll5_m2_ck = {
  785. .name = "dpll5_m2_ck",
  786. .ops = &clkops_null,
  787. .parent = &dpll5_ck,
  788. .init = &omap2_init_clksel_parent,
  789. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  790. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  791. .clksel = div16_dpll5_clksel,
  792. .clkdm_name = "dpll5_clkdm",
  793. .recalc = &omap2_clksel_recalc,
  794. };
  795. /* CM EXTERNAL CLOCK OUTPUTS */
  796. static const struct clksel_rate clkout2_src_core_rates[] = {
  797. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  798. { .div = 0 }
  799. };
  800. static const struct clksel_rate clkout2_src_sys_rates[] = {
  801. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  802. { .div = 0 }
  803. };
  804. static const struct clksel_rate clkout2_src_96m_rates[] = {
  805. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  806. { .div = 0 }
  807. };
  808. static const struct clksel_rate clkout2_src_54m_rates[] = {
  809. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  810. { .div = 0 }
  811. };
  812. static const struct clksel clkout2_src_clksel[] = {
  813. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  814. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  815. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  816. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  817. { .parent = NULL }
  818. };
  819. static struct clk clkout2_src_ck = {
  820. .name = "clkout2_src_ck",
  821. .ops = &clkops_omap2_dflt,
  822. .init = &omap2_init_clksel_parent,
  823. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  824. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  825. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  826. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  827. .clksel = clkout2_src_clksel,
  828. .clkdm_name = "core_clkdm",
  829. .recalc = &omap2_clksel_recalc,
  830. };
  831. static const struct clksel_rate sys_clkout2_rates[] = {
  832. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  833. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  834. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  835. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  836. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  837. { .div = 0 },
  838. };
  839. static const struct clksel sys_clkout2_clksel[] = {
  840. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  841. { .parent = NULL },
  842. };
  843. static struct clk sys_clkout2 = {
  844. .name = "sys_clkout2",
  845. .ops = &clkops_null,
  846. .init = &omap2_init_clksel_parent,
  847. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  848. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  849. .clksel = sys_clkout2_clksel,
  850. .recalc = &omap2_clksel_recalc,
  851. };
  852. /* CM OUTPUT CLOCKS */
  853. static struct clk corex2_fck = {
  854. .name = "corex2_fck",
  855. .ops = &clkops_null,
  856. .parent = &dpll3_m2x2_ck,
  857. .recalc = &followparent_recalc,
  858. };
  859. /* DPLL power domain clock controls */
  860. static const struct clksel_rate div4_rates[] = {
  861. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  862. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  863. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  864. { .div = 0 }
  865. };
  866. static const struct clksel div4_core_clksel[] = {
  867. { .parent = &core_ck, .rates = div4_rates },
  868. { .parent = NULL }
  869. };
  870. /*
  871. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  872. * may be inconsistent here?
  873. */
  874. static struct clk dpll1_fck = {
  875. .name = "dpll1_fck",
  876. .ops = &clkops_null,
  877. .parent = &core_ck,
  878. .init = &omap2_init_clksel_parent,
  879. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  880. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  881. .clksel = div4_core_clksel,
  882. .recalc = &omap2_clksel_recalc,
  883. };
  884. static struct clk mpu_ck = {
  885. .name = "mpu_ck",
  886. .ops = &clkops_null,
  887. .parent = &dpll1_x2m2_ck,
  888. .clkdm_name = "mpu_clkdm",
  889. .recalc = &followparent_recalc,
  890. };
  891. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  892. static const struct clksel_rate arm_fck_rates[] = {
  893. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  894. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  895. { .div = 0 },
  896. };
  897. static const struct clksel arm_fck_clksel[] = {
  898. { .parent = &mpu_ck, .rates = arm_fck_rates },
  899. { .parent = NULL }
  900. };
  901. static struct clk arm_fck = {
  902. .name = "arm_fck",
  903. .ops = &clkops_null,
  904. .parent = &mpu_ck,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  907. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  908. .clksel = arm_fck_clksel,
  909. .recalc = &omap2_clksel_recalc,
  910. };
  911. /* XXX What about neon_clkdm ? */
  912. /*
  913. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  914. * although it is referenced - so this is a guess
  915. */
  916. static struct clk emu_mpu_alwon_ck = {
  917. .name = "emu_mpu_alwon_ck",
  918. .ops = &clkops_null,
  919. .parent = &mpu_ck,
  920. .recalc = &followparent_recalc,
  921. };
  922. static struct clk dpll2_fck = {
  923. .name = "dpll2_fck",
  924. .ops = &clkops_null,
  925. .parent = &core_ck,
  926. .init = &omap2_init_clksel_parent,
  927. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  928. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  929. .clksel = div4_core_clksel,
  930. .recalc = &omap2_clksel_recalc,
  931. };
  932. static struct clk iva2_ck = {
  933. .name = "iva2_ck",
  934. .ops = &clkops_omap2_dflt_wait,
  935. .parent = &dpll2_m2_ck,
  936. .init = &omap2_init_clksel_parent,
  937. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  938. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  939. .clkdm_name = "iva2_clkdm",
  940. .recalc = &followparent_recalc,
  941. };
  942. /* Common interface clocks */
  943. static const struct clksel div2_core_clksel[] = {
  944. { .parent = &core_ck, .rates = div2_rates },
  945. { .parent = NULL }
  946. };
  947. static struct clk l3_ick = {
  948. .name = "l3_ick",
  949. .ops = &clkops_null,
  950. .parent = &core_ck,
  951. .init = &omap2_init_clksel_parent,
  952. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  953. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  954. .clksel = div2_core_clksel,
  955. .clkdm_name = "core_l3_clkdm",
  956. .recalc = &omap2_clksel_recalc,
  957. };
  958. static const struct clksel div2_l3_clksel[] = {
  959. { .parent = &l3_ick, .rates = div2_rates },
  960. { .parent = NULL }
  961. };
  962. static struct clk l4_ick = {
  963. .name = "l4_ick",
  964. .ops = &clkops_null,
  965. .parent = &l3_ick,
  966. .init = &omap2_init_clksel_parent,
  967. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  968. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  969. .clksel = div2_l3_clksel,
  970. .clkdm_name = "core_l4_clkdm",
  971. .recalc = &omap2_clksel_recalc,
  972. };
  973. static const struct clksel div2_l4_clksel[] = {
  974. { .parent = &l4_ick, .rates = div2_rates },
  975. { .parent = NULL }
  976. };
  977. static struct clk rm_ick = {
  978. .name = "rm_ick",
  979. .ops = &clkops_null,
  980. .parent = &l4_ick,
  981. .init = &omap2_init_clksel_parent,
  982. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  983. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  984. .clksel = div2_l4_clksel,
  985. .recalc = &omap2_clksel_recalc,
  986. };
  987. /* GFX power domain */
  988. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  989. static const struct clksel gfx_l3_clksel[] = {
  990. { .parent = &l3_ick, .rates = gfx_l3_rates },
  991. { .parent = NULL }
  992. };
  993. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  994. static struct clk gfx_l3_ck = {
  995. .name = "gfx_l3_ck",
  996. .ops = &clkops_omap2_dflt_wait,
  997. .parent = &l3_ick,
  998. .init = &omap2_init_clksel_parent,
  999. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1000. .enable_bit = OMAP_EN_GFX_SHIFT,
  1001. .recalc = &followparent_recalc,
  1002. };
  1003. static struct clk gfx_l3_fck = {
  1004. .name = "gfx_l3_fck",
  1005. .ops = &clkops_null,
  1006. .parent = &gfx_l3_ck,
  1007. .init = &omap2_init_clksel_parent,
  1008. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1009. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1010. .clksel = gfx_l3_clksel,
  1011. .clkdm_name = "gfx_3430es1_clkdm",
  1012. .recalc = &omap2_clksel_recalc,
  1013. };
  1014. static struct clk gfx_l3_ick = {
  1015. .name = "gfx_l3_ick",
  1016. .ops = &clkops_null,
  1017. .parent = &gfx_l3_ck,
  1018. .clkdm_name = "gfx_3430es1_clkdm",
  1019. .recalc = &followparent_recalc,
  1020. };
  1021. static struct clk gfx_cg1_ck = {
  1022. .name = "gfx_cg1_ck",
  1023. .ops = &clkops_omap2_dflt_wait,
  1024. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1025. .init = &omap2_init_clk_clkdm,
  1026. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1027. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1028. .clkdm_name = "gfx_3430es1_clkdm",
  1029. .recalc = &followparent_recalc,
  1030. };
  1031. static struct clk gfx_cg2_ck = {
  1032. .name = "gfx_cg2_ck",
  1033. .ops = &clkops_omap2_dflt_wait,
  1034. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1035. .init = &omap2_init_clk_clkdm,
  1036. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1037. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1038. .clkdm_name = "gfx_3430es1_clkdm",
  1039. .recalc = &followparent_recalc,
  1040. };
  1041. /* SGX power domain - 3430ES2 only */
  1042. static const struct clksel_rate sgx_core_rates[] = {
  1043. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1044. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1045. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1046. { .div = 0 },
  1047. };
  1048. static const struct clksel_rate sgx_96m_rates[] = {
  1049. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1050. { .div = 0 },
  1051. };
  1052. static const struct clksel sgx_clksel[] = {
  1053. { .parent = &core_ck, .rates = sgx_core_rates },
  1054. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1055. { .parent = NULL },
  1056. };
  1057. static struct clk sgx_fck = {
  1058. .name = "sgx_fck",
  1059. .ops = &clkops_omap2_dflt_wait,
  1060. .init = &omap2_init_clksel_parent,
  1061. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1062. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1063. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1064. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1065. .clksel = sgx_clksel,
  1066. .clkdm_name = "sgx_clkdm",
  1067. .recalc = &omap2_clksel_recalc,
  1068. };
  1069. static struct clk sgx_ick = {
  1070. .name = "sgx_ick",
  1071. .ops = &clkops_omap2_dflt_wait,
  1072. .parent = &l3_ick,
  1073. .init = &omap2_init_clk_clkdm,
  1074. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1075. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1076. .clkdm_name = "sgx_clkdm",
  1077. .recalc = &followparent_recalc,
  1078. };
  1079. /* CORE power domain */
  1080. static struct clk d2d_26m_fck = {
  1081. .name = "d2d_26m_fck",
  1082. .ops = &clkops_omap2_dflt_wait,
  1083. .parent = &sys_ck,
  1084. .init = &omap2_init_clk_clkdm,
  1085. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1086. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1087. .clkdm_name = "d2d_clkdm",
  1088. .recalc = &followparent_recalc,
  1089. };
  1090. static const struct clksel omap343x_gpt_clksel[] = {
  1091. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1092. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1093. { .parent = NULL}
  1094. };
  1095. static struct clk gpt10_fck = {
  1096. .name = "gpt10_fck",
  1097. .ops = &clkops_omap2_dflt_wait,
  1098. .parent = &sys_ck,
  1099. .init = &omap2_init_clksel_parent,
  1100. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1101. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1102. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1103. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1104. .clksel = omap343x_gpt_clksel,
  1105. .clkdm_name = "core_l4_clkdm",
  1106. .recalc = &omap2_clksel_recalc,
  1107. };
  1108. static struct clk gpt11_fck = {
  1109. .name = "gpt11_fck",
  1110. .ops = &clkops_omap2_dflt_wait,
  1111. .parent = &sys_ck,
  1112. .init = &omap2_init_clksel_parent,
  1113. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1114. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1115. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1116. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1117. .clksel = omap343x_gpt_clksel,
  1118. .clkdm_name = "core_l4_clkdm",
  1119. .recalc = &omap2_clksel_recalc,
  1120. };
  1121. static struct clk cpefuse_fck = {
  1122. .name = "cpefuse_fck",
  1123. .ops = &clkops_omap2_dflt,
  1124. .parent = &sys_ck,
  1125. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1126. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1127. .recalc = &followparent_recalc,
  1128. };
  1129. static struct clk ts_fck = {
  1130. .name = "ts_fck",
  1131. .ops = &clkops_omap2_dflt,
  1132. .parent = &omap_32k_fck,
  1133. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1134. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1135. .recalc = &followparent_recalc,
  1136. };
  1137. static struct clk usbtll_fck = {
  1138. .name = "usbtll_fck",
  1139. .ops = &clkops_omap2_dflt,
  1140. .parent = &dpll5_m2_ck,
  1141. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1142. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1143. .recalc = &followparent_recalc,
  1144. };
  1145. /* CORE 96M FCLK-derived clocks */
  1146. static struct clk core_96m_fck = {
  1147. .name = "core_96m_fck",
  1148. .ops = &clkops_null,
  1149. .parent = &omap_96m_fck,
  1150. .clkdm_name = "core_l4_clkdm",
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk mmchs3_fck = {
  1154. .name = "mmchs_fck",
  1155. .ops = &clkops_omap2_dflt_wait,
  1156. .id = 2,
  1157. .parent = &core_96m_fck,
  1158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1159. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1160. .clkdm_name = "core_l4_clkdm",
  1161. .recalc = &followparent_recalc,
  1162. };
  1163. static struct clk mmchs2_fck = {
  1164. .name = "mmchs_fck",
  1165. .ops = &clkops_omap2_dflt_wait,
  1166. .id = 1,
  1167. .parent = &core_96m_fck,
  1168. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1169. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1170. .clkdm_name = "core_l4_clkdm",
  1171. .recalc = &followparent_recalc,
  1172. };
  1173. static struct clk mspro_fck = {
  1174. .name = "mspro_fck",
  1175. .ops = &clkops_omap2_dflt_wait,
  1176. .parent = &core_96m_fck,
  1177. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1178. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1179. .clkdm_name = "core_l4_clkdm",
  1180. .recalc = &followparent_recalc,
  1181. };
  1182. static struct clk mmchs1_fck = {
  1183. .name = "mmchs_fck",
  1184. .ops = &clkops_omap2_dflt_wait,
  1185. .parent = &core_96m_fck,
  1186. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1187. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1188. .clkdm_name = "core_l4_clkdm",
  1189. .recalc = &followparent_recalc,
  1190. };
  1191. static struct clk i2c3_fck = {
  1192. .name = "i2c_fck",
  1193. .ops = &clkops_omap2_dflt_wait,
  1194. .id = 3,
  1195. .parent = &core_96m_fck,
  1196. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1197. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1198. .clkdm_name = "core_l4_clkdm",
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static struct clk i2c2_fck = {
  1202. .name = "i2c_fck",
  1203. .ops = &clkops_omap2_dflt_wait,
  1204. .id = 2,
  1205. .parent = &core_96m_fck,
  1206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1207. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1208. .clkdm_name = "core_l4_clkdm",
  1209. .recalc = &followparent_recalc,
  1210. };
  1211. static struct clk i2c1_fck = {
  1212. .name = "i2c_fck",
  1213. .ops = &clkops_omap2_dflt_wait,
  1214. .id = 1,
  1215. .parent = &core_96m_fck,
  1216. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1217. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1218. .clkdm_name = "core_l4_clkdm",
  1219. .recalc = &followparent_recalc,
  1220. };
  1221. /*
  1222. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1223. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1224. */
  1225. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1226. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1227. { .div = 0 }
  1228. };
  1229. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1230. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1231. { .div = 0 }
  1232. };
  1233. static const struct clksel mcbsp_15_clksel[] = {
  1234. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1235. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1236. { .parent = NULL }
  1237. };
  1238. static struct clk mcbsp5_fck = {
  1239. .name = "mcbsp_fck",
  1240. .ops = &clkops_omap2_dflt_wait,
  1241. .id = 5,
  1242. .init = &omap2_init_clksel_parent,
  1243. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1244. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1245. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1246. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1247. .clksel = mcbsp_15_clksel,
  1248. .clkdm_name = "core_l4_clkdm",
  1249. .recalc = &omap2_clksel_recalc,
  1250. };
  1251. static struct clk mcbsp1_fck = {
  1252. .name = "mcbsp_fck",
  1253. .ops = &clkops_omap2_dflt_wait,
  1254. .id = 1,
  1255. .init = &omap2_init_clksel_parent,
  1256. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1257. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1258. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1259. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1260. .clksel = mcbsp_15_clksel,
  1261. .clkdm_name = "core_l4_clkdm",
  1262. .recalc = &omap2_clksel_recalc,
  1263. };
  1264. /* CORE_48M_FCK-derived clocks */
  1265. static struct clk core_48m_fck = {
  1266. .name = "core_48m_fck",
  1267. .ops = &clkops_null,
  1268. .parent = &omap_48m_fck,
  1269. .clkdm_name = "core_l4_clkdm",
  1270. .recalc = &followparent_recalc,
  1271. };
  1272. static struct clk mcspi4_fck = {
  1273. .name = "mcspi_fck",
  1274. .ops = &clkops_omap2_dflt_wait,
  1275. .id = 4,
  1276. .parent = &core_48m_fck,
  1277. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1278. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1279. .recalc = &followparent_recalc,
  1280. };
  1281. static struct clk mcspi3_fck = {
  1282. .name = "mcspi_fck",
  1283. .ops = &clkops_omap2_dflt_wait,
  1284. .id = 3,
  1285. .parent = &core_48m_fck,
  1286. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1287. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1288. .recalc = &followparent_recalc,
  1289. };
  1290. static struct clk mcspi2_fck = {
  1291. .name = "mcspi_fck",
  1292. .ops = &clkops_omap2_dflt_wait,
  1293. .id = 2,
  1294. .parent = &core_48m_fck,
  1295. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1296. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1297. .recalc = &followparent_recalc,
  1298. };
  1299. static struct clk mcspi1_fck = {
  1300. .name = "mcspi_fck",
  1301. .ops = &clkops_omap2_dflt_wait,
  1302. .id = 1,
  1303. .parent = &core_48m_fck,
  1304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1305. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1306. .recalc = &followparent_recalc,
  1307. };
  1308. static struct clk uart2_fck = {
  1309. .name = "uart2_fck",
  1310. .ops = &clkops_omap2_dflt_wait,
  1311. .parent = &core_48m_fck,
  1312. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1313. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk uart1_fck = {
  1317. .name = "uart1_fck",
  1318. .ops = &clkops_omap2_dflt_wait,
  1319. .parent = &core_48m_fck,
  1320. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1321. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1322. .recalc = &followparent_recalc,
  1323. };
  1324. static struct clk fshostusb_fck = {
  1325. .name = "fshostusb_fck",
  1326. .ops = &clkops_omap2_dflt_wait,
  1327. .parent = &core_48m_fck,
  1328. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1329. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. /* CORE_12M_FCK based clocks */
  1333. static struct clk core_12m_fck = {
  1334. .name = "core_12m_fck",
  1335. .ops = &clkops_null,
  1336. .parent = &omap_12m_fck,
  1337. .clkdm_name = "core_l4_clkdm",
  1338. .recalc = &followparent_recalc,
  1339. };
  1340. static struct clk hdq_fck = {
  1341. .name = "hdq_fck",
  1342. .ops = &clkops_omap2_dflt_wait,
  1343. .parent = &core_12m_fck,
  1344. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1345. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1346. .recalc = &followparent_recalc,
  1347. };
  1348. /* DPLL3-derived clock */
  1349. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1350. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1351. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1352. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1353. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1354. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1355. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1356. { .div = 0 }
  1357. };
  1358. static const struct clksel ssi_ssr_clksel[] = {
  1359. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1360. { .parent = NULL }
  1361. };
  1362. static struct clk ssi_ssr_fck = {
  1363. .name = "ssi_ssr_fck",
  1364. .ops = &clkops_omap2_dflt,
  1365. .init = &omap2_init_clksel_parent,
  1366. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1367. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1368. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1369. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1370. .clksel = ssi_ssr_clksel,
  1371. .clkdm_name = "core_l4_clkdm",
  1372. .recalc = &omap2_clksel_recalc,
  1373. };
  1374. static struct clk ssi_sst_fck = {
  1375. .name = "ssi_sst_fck",
  1376. .ops = &clkops_null,
  1377. .parent = &ssi_ssr_fck,
  1378. .fixed_div = 2,
  1379. .recalc = &omap2_fixed_divisor_recalc,
  1380. };
  1381. /* CORE_L3_ICK based clocks */
  1382. /*
  1383. * XXX must add clk_enable/clk_disable for these if standard code won't
  1384. * handle it
  1385. */
  1386. static struct clk core_l3_ick = {
  1387. .name = "core_l3_ick",
  1388. .ops = &clkops_null,
  1389. .parent = &l3_ick,
  1390. .init = &omap2_init_clk_clkdm,
  1391. .clkdm_name = "core_l3_clkdm",
  1392. .recalc = &followparent_recalc,
  1393. };
  1394. static struct clk hsotgusb_ick = {
  1395. .name = "hsotgusb_ick",
  1396. .ops = &clkops_omap2_dflt_wait,
  1397. .parent = &core_l3_ick,
  1398. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1399. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1400. .clkdm_name = "core_l3_clkdm",
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk sdrc_ick = {
  1404. .name = "sdrc_ick",
  1405. .ops = &clkops_omap2_dflt_wait,
  1406. .parent = &core_l3_ick,
  1407. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1408. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1409. .flags = ENABLE_ON_INIT,
  1410. .clkdm_name = "core_l3_clkdm",
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk gpmc_fck = {
  1414. .name = "gpmc_fck",
  1415. .ops = &clkops_null,
  1416. .parent = &core_l3_ick,
  1417. .flags = ENABLE_ON_INIT, /* huh? */
  1418. .clkdm_name = "core_l3_clkdm",
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. /* SECURITY_L3_ICK based clocks */
  1422. static struct clk security_l3_ick = {
  1423. .name = "security_l3_ick",
  1424. .ops = &clkops_null,
  1425. .parent = &l3_ick,
  1426. .recalc = &followparent_recalc,
  1427. };
  1428. static struct clk pka_ick = {
  1429. .name = "pka_ick",
  1430. .ops = &clkops_omap2_dflt_wait,
  1431. .parent = &security_l3_ick,
  1432. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1433. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. /* CORE_L4_ICK based clocks */
  1437. static struct clk core_l4_ick = {
  1438. .name = "core_l4_ick",
  1439. .ops = &clkops_null,
  1440. .parent = &l4_ick,
  1441. .init = &omap2_init_clk_clkdm,
  1442. .clkdm_name = "core_l4_clkdm",
  1443. .recalc = &followparent_recalc,
  1444. };
  1445. static struct clk usbtll_ick = {
  1446. .name = "usbtll_ick",
  1447. .ops = &clkops_omap2_dflt_wait,
  1448. .parent = &core_l4_ick,
  1449. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1450. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1451. .clkdm_name = "core_l4_clkdm",
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk mmchs3_ick = {
  1455. .name = "mmchs_ick",
  1456. .ops = &clkops_omap2_dflt_wait,
  1457. .id = 2,
  1458. .parent = &core_l4_ick,
  1459. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1460. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1461. .clkdm_name = "core_l4_clkdm",
  1462. .recalc = &followparent_recalc,
  1463. };
  1464. /* Intersystem Communication Registers - chassis mode only */
  1465. static struct clk icr_ick = {
  1466. .name = "icr_ick",
  1467. .ops = &clkops_omap2_dflt_wait,
  1468. .parent = &core_l4_ick,
  1469. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1470. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1471. .clkdm_name = "core_l4_clkdm",
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk aes2_ick = {
  1475. .name = "aes2_ick",
  1476. .ops = &clkops_omap2_dflt_wait,
  1477. .parent = &core_l4_ick,
  1478. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1479. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1480. .clkdm_name = "core_l4_clkdm",
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static struct clk sha12_ick = {
  1484. .name = "sha12_ick",
  1485. .ops = &clkops_omap2_dflt_wait,
  1486. .parent = &core_l4_ick,
  1487. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1488. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1489. .clkdm_name = "core_l4_clkdm",
  1490. .recalc = &followparent_recalc,
  1491. };
  1492. static struct clk des2_ick = {
  1493. .name = "des2_ick",
  1494. .ops = &clkops_omap2_dflt_wait,
  1495. .parent = &core_l4_ick,
  1496. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1497. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1498. .clkdm_name = "core_l4_clkdm",
  1499. .recalc = &followparent_recalc,
  1500. };
  1501. static struct clk mmchs2_ick = {
  1502. .name = "mmchs_ick",
  1503. .ops = &clkops_omap2_dflt_wait,
  1504. .id = 1,
  1505. .parent = &core_l4_ick,
  1506. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1507. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1508. .clkdm_name = "core_l4_clkdm",
  1509. .recalc = &followparent_recalc,
  1510. };
  1511. static struct clk mmchs1_ick = {
  1512. .name = "mmchs_ick",
  1513. .ops = &clkops_omap2_dflt_wait,
  1514. .parent = &core_l4_ick,
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1516. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1517. .clkdm_name = "core_l4_clkdm",
  1518. .recalc = &followparent_recalc,
  1519. };
  1520. static struct clk mspro_ick = {
  1521. .name = "mspro_ick",
  1522. .ops = &clkops_omap2_dflt_wait,
  1523. .parent = &core_l4_ick,
  1524. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1525. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1526. .clkdm_name = "core_l4_clkdm",
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. static struct clk hdq_ick = {
  1530. .name = "hdq_ick",
  1531. .ops = &clkops_omap2_dflt_wait,
  1532. .parent = &core_l4_ick,
  1533. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1534. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1535. .clkdm_name = "core_l4_clkdm",
  1536. .recalc = &followparent_recalc,
  1537. };
  1538. static struct clk mcspi4_ick = {
  1539. .name = "mcspi_ick",
  1540. .ops = &clkops_omap2_dflt_wait,
  1541. .id = 4,
  1542. .parent = &core_l4_ick,
  1543. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1544. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1545. .clkdm_name = "core_l4_clkdm",
  1546. .recalc = &followparent_recalc,
  1547. };
  1548. static struct clk mcspi3_ick = {
  1549. .name = "mcspi_ick",
  1550. .ops = &clkops_omap2_dflt_wait,
  1551. .id = 3,
  1552. .parent = &core_l4_ick,
  1553. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1554. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1555. .clkdm_name = "core_l4_clkdm",
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. static struct clk mcspi2_ick = {
  1559. .name = "mcspi_ick",
  1560. .ops = &clkops_omap2_dflt_wait,
  1561. .id = 2,
  1562. .parent = &core_l4_ick,
  1563. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1564. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1565. .clkdm_name = "core_l4_clkdm",
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk mcspi1_ick = {
  1569. .name = "mcspi_ick",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .id = 1,
  1572. .parent = &core_l4_ick,
  1573. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1574. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1575. .clkdm_name = "core_l4_clkdm",
  1576. .recalc = &followparent_recalc,
  1577. };
  1578. static struct clk i2c3_ick = {
  1579. .name = "i2c_ick",
  1580. .ops = &clkops_omap2_dflt_wait,
  1581. .id = 3,
  1582. .parent = &core_l4_ick,
  1583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1584. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1585. .clkdm_name = "core_l4_clkdm",
  1586. .recalc = &followparent_recalc,
  1587. };
  1588. static struct clk i2c2_ick = {
  1589. .name = "i2c_ick",
  1590. .ops = &clkops_omap2_dflt_wait,
  1591. .id = 2,
  1592. .parent = &core_l4_ick,
  1593. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1594. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1595. .clkdm_name = "core_l4_clkdm",
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. static struct clk i2c1_ick = {
  1599. .name = "i2c_ick",
  1600. .ops = &clkops_omap2_dflt_wait,
  1601. .id = 1,
  1602. .parent = &core_l4_ick,
  1603. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1604. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1605. .clkdm_name = "core_l4_clkdm",
  1606. .recalc = &followparent_recalc,
  1607. };
  1608. static struct clk uart2_ick = {
  1609. .name = "uart2_ick",
  1610. .ops = &clkops_omap2_dflt_wait,
  1611. .parent = &core_l4_ick,
  1612. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1613. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1614. .clkdm_name = "core_l4_clkdm",
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk uart1_ick = {
  1618. .name = "uart1_ick",
  1619. .ops = &clkops_omap2_dflt_wait,
  1620. .parent = &core_l4_ick,
  1621. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1622. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1623. .clkdm_name = "core_l4_clkdm",
  1624. .recalc = &followparent_recalc,
  1625. };
  1626. static struct clk gpt11_ick = {
  1627. .name = "gpt11_ick",
  1628. .ops = &clkops_omap2_dflt_wait,
  1629. .parent = &core_l4_ick,
  1630. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1631. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1632. .clkdm_name = "core_l4_clkdm",
  1633. .recalc = &followparent_recalc,
  1634. };
  1635. static struct clk gpt10_ick = {
  1636. .name = "gpt10_ick",
  1637. .ops = &clkops_omap2_dflt_wait,
  1638. .parent = &core_l4_ick,
  1639. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1640. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1641. .clkdm_name = "core_l4_clkdm",
  1642. .recalc = &followparent_recalc,
  1643. };
  1644. static struct clk mcbsp5_ick = {
  1645. .name = "mcbsp_ick",
  1646. .ops = &clkops_omap2_dflt_wait,
  1647. .id = 5,
  1648. .parent = &core_l4_ick,
  1649. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1650. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1651. .clkdm_name = "core_l4_clkdm",
  1652. .recalc = &followparent_recalc,
  1653. };
  1654. static struct clk mcbsp1_ick = {
  1655. .name = "mcbsp_ick",
  1656. .ops = &clkops_omap2_dflt_wait,
  1657. .id = 1,
  1658. .parent = &core_l4_ick,
  1659. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1660. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1661. .clkdm_name = "core_l4_clkdm",
  1662. .recalc = &followparent_recalc,
  1663. };
  1664. static struct clk fac_ick = {
  1665. .name = "fac_ick",
  1666. .ops = &clkops_omap2_dflt_wait,
  1667. .parent = &core_l4_ick,
  1668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1669. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1670. .clkdm_name = "core_l4_clkdm",
  1671. .recalc = &followparent_recalc,
  1672. };
  1673. static struct clk mailboxes_ick = {
  1674. .name = "mailboxes_ick",
  1675. .ops = &clkops_omap2_dflt_wait,
  1676. .parent = &core_l4_ick,
  1677. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1678. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1679. .clkdm_name = "core_l4_clkdm",
  1680. .recalc = &followparent_recalc,
  1681. };
  1682. static struct clk omapctrl_ick = {
  1683. .name = "omapctrl_ick",
  1684. .ops = &clkops_omap2_dflt_wait,
  1685. .parent = &core_l4_ick,
  1686. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1687. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1688. .flags = ENABLE_ON_INIT,
  1689. .recalc = &followparent_recalc,
  1690. };
  1691. /* SSI_L4_ICK based clocks */
  1692. static struct clk ssi_l4_ick = {
  1693. .name = "ssi_l4_ick",
  1694. .ops = &clkops_null,
  1695. .parent = &l4_ick,
  1696. .clkdm_name = "core_l4_clkdm",
  1697. .recalc = &followparent_recalc,
  1698. };
  1699. static struct clk ssi_ick = {
  1700. .name = "ssi_ick",
  1701. .ops = &clkops_omap2_dflt,
  1702. .parent = &ssi_l4_ick,
  1703. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1704. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1705. .clkdm_name = "core_l4_clkdm",
  1706. .recalc = &followparent_recalc,
  1707. };
  1708. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1709. * but l4_ick makes more sense to me */
  1710. static const struct clksel usb_l4_clksel[] = {
  1711. { .parent = &l4_ick, .rates = div2_rates },
  1712. { .parent = NULL },
  1713. };
  1714. static struct clk usb_l4_ick = {
  1715. .name = "usb_l4_ick",
  1716. .ops = &clkops_omap2_dflt_wait,
  1717. .parent = &l4_ick,
  1718. .init = &omap2_init_clksel_parent,
  1719. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1720. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1721. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1722. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1723. .clksel = usb_l4_clksel,
  1724. .recalc = &omap2_clksel_recalc,
  1725. };
  1726. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1727. /* SECURITY_L4_ICK2 based clocks */
  1728. static struct clk security_l4_ick2 = {
  1729. .name = "security_l4_ick2",
  1730. .ops = &clkops_null,
  1731. .parent = &l4_ick,
  1732. .recalc = &followparent_recalc,
  1733. };
  1734. static struct clk aes1_ick = {
  1735. .name = "aes1_ick",
  1736. .ops = &clkops_omap2_dflt_wait,
  1737. .parent = &security_l4_ick2,
  1738. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1739. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1740. .recalc = &followparent_recalc,
  1741. };
  1742. static struct clk rng_ick = {
  1743. .name = "rng_ick",
  1744. .ops = &clkops_omap2_dflt_wait,
  1745. .parent = &security_l4_ick2,
  1746. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1747. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1748. .recalc = &followparent_recalc,
  1749. };
  1750. static struct clk sha11_ick = {
  1751. .name = "sha11_ick",
  1752. .ops = &clkops_omap2_dflt_wait,
  1753. .parent = &security_l4_ick2,
  1754. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1755. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1756. .recalc = &followparent_recalc,
  1757. };
  1758. static struct clk des1_ick = {
  1759. .name = "des1_ick",
  1760. .ops = &clkops_omap2_dflt_wait,
  1761. .parent = &security_l4_ick2,
  1762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1763. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1764. .recalc = &followparent_recalc,
  1765. };
  1766. /* DSS */
  1767. static struct clk dss1_alwon_fck = {
  1768. .name = "dss1_alwon_fck",
  1769. .ops = &clkops_omap2_dflt,
  1770. .parent = &dpll4_m4x2_ck,
  1771. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1772. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1773. .clkdm_name = "dss_clkdm",
  1774. .recalc = &followparent_recalc,
  1775. };
  1776. static struct clk dss_tv_fck = {
  1777. .name = "dss_tv_fck",
  1778. .ops = &clkops_omap2_dflt,
  1779. .parent = &omap_54m_fck,
  1780. .init = &omap2_init_clk_clkdm,
  1781. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1782. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1783. .clkdm_name = "dss_clkdm",
  1784. .recalc = &followparent_recalc,
  1785. };
  1786. static struct clk dss_96m_fck = {
  1787. .name = "dss_96m_fck",
  1788. .ops = &clkops_omap2_dflt,
  1789. .parent = &omap_96m_fck,
  1790. .init = &omap2_init_clk_clkdm,
  1791. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1792. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1793. .clkdm_name = "dss_clkdm",
  1794. .recalc = &followparent_recalc,
  1795. };
  1796. static struct clk dss2_alwon_fck = {
  1797. .name = "dss2_alwon_fck",
  1798. .ops = &clkops_omap2_dflt,
  1799. .parent = &sys_ck,
  1800. .init = &omap2_init_clk_clkdm,
  1801. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1802. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1803. .clkdm_name = "dss_clkdm",
  1804. .recalc = &followparent_recalc,
  1805. };
  1806. static struct clk dss_ick = {
  1807. /* Handles both L3 and L4 clocks */
  1808. .name = "dss_ick",
  1809. .ops = &clkops_omap2_dflt,
  1810. .parent = &l4_ick,
  1811. .init = &omap2_init_clk_clkdm,
  1812. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1813. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1814. .clkdm_name = "dss_clkdm",
  1815. .recalc = &followparent_recalc,
  1816. };
  1817. /* CAM */
  1818. static struct clk cam_mclk = {
  1819. .name = "cam_mclk",
  1820. .ops = &clkops_omap2_dflt_wait,
  1821. .parent = &dpll4_m5x2_ck,
  1822. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1823. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1824. .clkdm_name = "cam_clkdm",
  1825. .recalc = &followparent_recalc,
  1826. };
  1827. static struct clk cam_ick = {
  1828. /* Handles both L3 and L4 clocks */
  1829. .name = "cam_ick",
  1830. .ops = &clkops_omap2_dflt_wait,
  1831. .parent = &l4_ick,
  1832. .init = &omap2_init_clk_clkdm,
  1833. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1834. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1835. .clkdm_name = "cam_clkdm",
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. static struct clk csi2_96m_fck = {
  1839. .name = "csi2_96m_fck",
  1840. .ops = &clkops_omap2_dflt_wait,
  1841. .parent = &core_96m_fck,
  1842. .init = &omap2_init_clk_clkdm,
  1843. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1844. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1845. .clkdm_name = "cam_clkdm",
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. /* USBHOST - 3430ES2 only */
  1849. static struct clk usbhost_120m_fck = {
  1850. .name = "usbhost_120m_fck",
  1851. .ops = &clkops_omap2_dflt_wait,
  1852. .parent = &dpll5_m2_ck,
  1853. .init = &omap2_init_clk_clkdm,
  1854. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1855. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1856. .clkdm_name = "usbhost_clkdm",
  1857. .recalc = &followparent_recalc,
  1858. };
  1859. static struct clk usbhost_48m_fck = {
  1860. .name = "usbhost_48m_fck",
  1861. .ops = &clkops_omap2_dflt_wait,
  1862. .parent = &omap_48m_fck,
  1863. .init = &omap2_init_clk_clkdm,
  1864. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1865. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1866. .clkdm_name = "usbhost_clkdm",
  1867. .recalc = &followparent_recalc,
  1868. };
  1869. static struct clk usbhost_ick = {
  1870. /* Handles both L3 and L4 clocks */
  1871. .name = "usbhost_ick",
  1872. .ops = &clkops_omap2_dflt_wait,
  1873. .parent = &l4_ick,
  1874. .init = &omap2_init_clk_clkdm,
  1875. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1876. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1877. .clkdm_name = "usbhost_clkdm",
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. /* WKUP */
  1881. static const struct clksel_rate usim_96m_rates[] = {
  1882. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1883. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1884. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1885. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1886. { .div = 0 },
  1887. };
  1888. static const struct clksel_rate usim_120m_rates[] = {
  1889. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1890. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1891. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1892. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1893. { .div = 0 },
  1894. };
  1895. static const struct clksel usim_clksel[] = {
  1896. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1897. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  1898. { .parent = &sys_ck, .rates = div2_rates },
  1899. { .parent = NULL },
  1900. };
  1901. /* 3430ES2 only */
  1902. static struct clk usim_fck = {
  1903. .name = "usim_fck",
  1904. .ops = &clkops_omap2_dflt_wait,
  1905. .init = &omap2_init_clksel_parent,
  1906. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1907. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1908. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1909. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1910. .clksel = usim_clksel,
  1911. .recalc = &omap2_clksel_recalc,
  1912. };
  1913. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  1914. static struct clk gpt1_fck = {
  1915. .name = "gpt1_fck",
  1916. .ops = &clkops_omap2_dflt_wait,
  1917. .init = &omap2_init_clksel_parent,
  1918. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1919. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1920. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1921. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  1922. .clksel = omap343x_gpt_clksel,
  1923. .clkdm_name = "wkup_clkdm",
  1924. .recalc = &omap2_clksel_recalc,
  1925. };
  1926. static struct clk wkup_32k_fck = {
  1927. .name = "wkup_32k_fck",
  1928. .ops = &clkops_null,
  1929. .init = &omap2_init_clk_clkdm,
  1930. .parent = &omap_32k_fck,
  1931. .clkdm_name = "wkup_clkdm",
  1932. .recalc = &followparent_recalc,
  1933. };
  1934. static struct clk gpio1_dbck = {
  1935. .name = "gpio1_dbck",
  1936. .ops = &clkops_omap2_dflt_wait,
  1937. .parent = &wkup_32k_fck,
  1938. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1939. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1940. .clkdm_name = "wkup_clkdm",
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. static struct clk wdt2_fck = {
  1944. .name = "wdt2_fck",
  1945. .ops = &clkops_omap2_dflt_wait,
  1946. .parent = &wkup_32k_fck,
  1947. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1948. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1949. .clkdm_name = "wkup_clkdm",
  1950. .recalc = &followparent_recalc,
  1951. };
  1952. static struct clk wkup_l4_ick = {
  1953. .name = "wkup_l4_ick",
  1954. .ops = &clkops_null,
  1955. .parent = &sys_ck,
  1956. .clkdm_name = "wkup_clkdm",
  1957. .recalc = &followparent_recalc,
  1958. };
  1959. /* 3430ES2 only */
  1960. /* Never specifically named in the TRM, so we have to infer a likely name */
  1961. static struct clk usim_ick = {
  1962. .name = "usim_ick",
  1963. .ops = &clkops_omap2_dflt_wait,
  1964. .parent = &wkup_l4_ick,
  1965. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1966. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1967. .clkdm_name = "wkup_clkdm",
  1968. .recalc = &followparent_recalc,
  1969. };
  1970. static struct clk wdt2_ick = {
  1971. .name = "wdt2_ick",
  1972. .ops = &clkops_omap2_dflt_wait,
  1973. .parent = &wkup_l4_ick,
  1974. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1975. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1976. .clkdm_name = "wkup_clkdm",
  1977. .recalc = &followparent_recalc,
  1978. };
  1979. static struct clk wdt1_ick = {
  1980. .name = "wdt1_ick",
  1981. .ops = &clkops_omap2_dflt_wait,
  1982. .parent = &wkup_l4_ick,
  1983. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1984. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  1985. .clkdm_name = "wkup_clkdm",
  1986. .recalc = &followparent_recalc,
  1987. };
  1988. static struct clk gpio1_ick = {
  1989. .name = "gpio1_ick",
  1990. .ops = &clkops_omap2_dflt_wait,
  1991. .parent = &wkup_l4_ick,
  1992. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1993. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1994. .clkdm_name = "wkup_clkdm",
  1995. .recalc = &followparent_recalc,
  1996. };
  1997. static struct clk omap_32ksync_ick = {
  1998. .name = "omap_32ksync_ick",
  1999. .ops = &clkops_omap2_dflt_wait,
  2000. .parent = &wkup_l4_ick,
  2001. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2002. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2003. .clkdm_name = "wkup_clkdm",
  2004. .recalc = &followparent_recalc,
  2005. };
  2006. /* XXX This clock no longer exists in 3430 TRM rev F */
  2007. static struct clk gpt12_ick = {
  2008. .name = "gpt12_ick",
  2009. .ops = &clkops_omap2_dflt_wait,
  2010. .parent = &wkup_l4_ick,
  2011. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2012. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2013. .clkdm_name = "wkup_clkdm",
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk gpt1_ick = {
  2017. .name = "gpt1_ick",
  2018. .ops = &clkops_omap2_dflt_wait,
  2019. .parent = &wkup_l4_ick,
  2020. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2021. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2022. .clkdm_name = "wkup_clkdm",
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. /* PER clock domain */
  2026. static struct clk per_96m_fck = {
  2027. .name = "per_96m_fck",
  2028. .ops = &clkops_null,
  2029. .parent = &omap_96m_alwon_fck,
  2030. .init = &omap2_init_clk_clkdm,
  2031. .clkdm_name = "per_clkdm",
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. static struct clk per_48m_fck = {
  2035. .name = "per_48m_fck",
  2036. .ops = &clkops_null,
  2037. .parent = &omap_48m_fck,
  2038. .init = &omap2_init_clk_clkdm,
  2039. .clkdm_name = "per_clkdm",
  2040. .recalc = &followparent_recalc,
  2041. };
  2042. static struct clk uart3_fck = {
  2043. .name = "uart3_fck",
  2044. .ops = &clkops_omap2_dflt_wait,
  2045. .parent = &per_48m_fck,
  2046. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2047. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2048. .clkdm_name = "per_clkdm",
  2049. .recalc = &followparent_recalc,
  2050. };
  2051. static struct clk gpt2_fck = {
  2052. .name = "gpt2_fck",
  2053. .ops = &clkops_omap2_dflt_wait,
  2054. .init = &omap2_init_clksel_parent,
  2055. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2056. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2057. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2058. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2059. .clksel = omap343x_gpt_clksel,
  2060. .clkdm_name = "per_clkdm",
  2061. .recalc = &omap2_clksel_recalc,
  2062. };
  2063. static struct clk gpt3_fck = {
  2064. .name = "gpt3_fck",
  2065. .ops = &clkops_omap2_dflt_wait,
  2066. .init = &omap2_init_clksel_parent,
  2067. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2068. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2069. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2070. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2071. .clksel = omap343x_gpt_clksel,
  2072. .clkdm_name = "per_clkdm",
  2073. .recalc = &omap2_clksel_recalc,
  2074. };
  2075. static struct clk gpt4_fck = {
  2076. .name = "gpt4_fck",
  2077. .ops = &clkops_omap2_dflt_wait,
  2078. .init = &omap2_init_clksel_parent,
  2079. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2080. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2081. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2082. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2083. .clksel = omap343x_gpt_clksel,
  2084. .clkdm_name = "per_clkdm",
  2085. .recalc = &omap2_clksel_recalc,
  2086. };
  2087. static struct clk gpt5_fck = {
  2088. .name = "gpt5_fck",
  2089. .ops = &clkops_omap2_dflt_wait,
  2090. .init = &omap2_init_clksel_parent,
  2091. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2092. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2093. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2094. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2095. .clksel = omap343x_gpt_clksel,
  2096. .clkdm_name = "per_clkdm",
  2097. .recalc = &omap2_clksel_recalc,
  2098. };
  2099. static struct clk gpt6_fck = {
  2100. .name = "gpt6_fck",
  2101. .ops = &clkops_omap2_dflt_wait,
  2102. .init = &omap2_init_clksel_parent,
  2103. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2104. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2105. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2106. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2107. .clksel = omap343x_gpt_clksel,
  2108. .clkdm_name = "per_clkdm",
  2109. .recalc = &omap2_clksel_recalc,
  2110. };
  2111. static struct clk gpt7_fck = {
  2112. .name = "gpt7_fck",
  2113. .ops = &clkops_omap2_dflt_wait,
  2114. .init = &omap2_init_clksel_parent,
  2115. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2116. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2117. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2118. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2119. .clksel = omap343x_gpt_clksel,
  2120. .clkdm_name = "per_clkdm",
  2121. .recalc = &omap2_clksel_recalc,
  2122. };
  2123. static struct clk gpt8_fck = {
  2124. .name = "gpt8_fck",
  2125. .ops = &clkops_omap2_dflt_wait,
  2126. .init = &omap2_init_clksel_parent,
  2127. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2128. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2129. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2130. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2131. .clksel = omap343x_gpt_clksel,
  2132. .clkdm_name = "per_clkdm",
  2133. .recalc = &omap2_clksel_recalc,
  2134. };
  2135. static struct clk gpt9_fck = {
  2136. .name = "gpt9_fck",
  2137. .ops = &clkops_omap2_dflt_wait,
  2138. .init = &omap2_init_clksel_parent,
  2139. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2140. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2141. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2142. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2143. .clksel = omap343x_gpt_clksel,
  2144. .clkdm_name = "per_clkdm",
  2145. .recalc = &omap2_clksel_recalc,
  2146. };
  2147. static struct clk per_32k_alwon_fck = {
  2148. .name = "per_32k_alwon_fck",
  2149. .ops = &clkops_null,
  2150. .parent = &omap_32k_fck,
  2151. .clkdm_name = "per_clkdm",
  2152. .recalc = &followparent_recalc,
  2153. };
  2154. static struct clk gpio6_dbck = {
  2155. .name = "gpio6_dbck",
  2156. .ops = &clkops_omap2_dflt_wait,
  2157. .parent = &per_32k_alwon_fck,
  2158. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2159. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2160. .clkdm_name = "per_clkdm",
  2161. .recalc = &followparent_recalc,
  2162. };
  2163. static struct clk gpio5_dbck = {
  2164. .name = "gpio5_dbck",
  2165. .ops = &clkops_omap2_dflt_wait,
  2166. .parent = &per_32k_alwon_fck,
  2167. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2168. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2169. .clkdm_name = "per_clkdm",
  2170. .recalc = &followparent_recalc,
  2171. };
  2172. static struct clk gpio4_dbck = {
  2173. .name = "gpio4_dbck",
  2174. .ops = &clkops_omap2_dflt_wait,
  2175. .parent = &per_32k_alwon_fck,
  2176. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2177. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2178. .clkdm_name = "per_clkdm",
  2179. .recalc = &followparent_recalc,
  2180. };
  2181. static struct clk gpio3_dbck = {
  2182. .name = "gpio3_dbck",
  2183. .ops = &clkops_omap2_dflt_wait,
  2184. .parent = &per_32k_alwon_fck,
  2185. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2186. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2187. .clkdm_name = "per_clkdm",
  2188. .recalc = &followparent_recalc,
  2189. };
  2190. static struct clk gpio2_dbck = {
  2191. .name = "gpio2_dbck",
  2192. .ops = &clkops_omap2_dflt_wait,
  2193. .parent = &per_32k_alwon_fck,
  2194. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2195. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2196. .clkdm_name = "per_clkdm",
  2197. .recalc = &followparent_recalc,
  2198. };
  2199. static struct clk wdt3_fck = {
  2200. .name = "wdt3_fck",
  2201. .ops = &clkops_omap2_dflt_wait,
  2202. .parent = &per_32k_alwon_fck,
  2203. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2204. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2205. .clkdm_name = "per_clkdm",
  2206. .recalc = &followparent_recalc,
  2207. };
  2208. static struct clk per_l4_ick = {
  2209. .name = "per_l4_ick",
  2210. .ops = &clkops_null,
  2211. .parent = &l4_ick,
  2212. .clkdm_name = "per_clkdm",
  2213. .recalc = &followparent_recalc,
  2214. };
  2215. static struct clk gpio6_ick = {
  2216. .name = "gpio6_ick",
  2217. .ops = &clkops_omap2_dflt_wait,
  2218. .parent = &per_l4_ick,
  2219. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2220. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2221. .clkdm_name = "per_clkdm",
  2222. .recalc = &followparent_recalc,
  2223. };
  2224. static struct clk gpio5_ick = {
  2225. .name = "gpio5_ick",
  2226. .ops = &clkops_omap2_dflt_wait,
  2227. .parent = &per_l4_ick,
  2228. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2229. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2230. .clkdm_name = "per_clkdm",
  2231. .recalc = &followparent_recalc,
  2232. };
  2233. static struct clk gpio4_ick = {
  2234. .name = "gpio4_ick",
  2235. .ops = &clkops_omap2_dflt_wait,
  2236. .parent = &per_l4_ick,
  2237. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2238. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2239. .clkdm_name = "per_clkdm",
  2240. .recalc = &followparent_recalc,
  2241. };
  2242. static struct clk gpio3_ick = {
  2243. .name = "gpio3_ick",
  2244. .ops = &clkops_omap2_dflt_wait,
  2245. .parent = &per_l4_ick,
  2246. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2247. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2248. .clkdm_name = "per_clkdm",
  2249. .recalc = &followparent_recalc,
  2250. };
  2251. static struct clk gpio2_ick = {
  2252. .name = "gpio2_ick",
  2253. .ops = &clkops_omap2_dflt_wait,
  2254. .parent = &per_l4_ick,
  2255. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2256. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2257. .clkdm_name = "per_clkdm",
  2258. .recalc = &followparent_recalc,
  2259. };
  2260. static struct clk wdt3_ick = {
  2261. .name = "wdt3_ick",
  2262. .ops = &clkops_omap2_dflt_wait,
  2263. .parent = &per_l4_ick,
  2264. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2265. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2266. .clkdm_name = "per_clkdm",
  2267. .recalc = &followparent_recalc,
  2268. };
  2269. static struct clk uart3_ick = {
  2270. .name = "uart3_ick",
  2271. .ops = &clkops_omap2_dflt_wait,
  2272. .parent = &per_l4_ick,
  2273. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2274. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2275. .clkdm_name = "per_clkdm",
  2276. .recalc = &followparent_recalc,
  2277. };
  2278. static struct clk gpt9_ick = {
  2279. .name = "gpt9_ick",
  2280. .ops = &clkops_omap2_dflt_wait,
  2281. .parent = &per_l4_ick,
  2282. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2283. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2284. .clkdm_name = "per_clkdm",
  2285. .recalc = &followparent_recalc,
  2286. };
  2287. static struct clk gpt8_ick = {
  2288. .name = "gpt8_ick",
  2289. .ops = &clkops_omap2_dflt_wait,
  2290. .parent = &per_l4_ick,
  2291. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2292. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2293. .clkdm_name = "per_clkdm",
  2294. .recalc = &followparent_recalc,
  2295. };
  2296. static struct clk gpt7_ick = {
  2297. .name = "gpt7_ick",
  2298. .ops = &clkops_omap2_dflt_wait,
  2299. .parent = &per_l4_ick,
  2300. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2301. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2302. .clkdm_name = "per_clkdm",
  2303. .recalc = &followparent_recalc,
  2304. };
  2305. static struct clk gpt6_ick = {
  2306. .name = "gpt6_ick",
  2307. .ops = &clkops_omap2_dflt_wait,
  2308. .parent = &per_l4_ick,
  2309. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2310. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2311. .clkdm_name = "per_clkdm",
  2312. .recalc = &followparent_recalc,
  2313. };
  2314. static struct clk gpt5_ick = {
  2315. .name = "gpt5_ick",
  2316. .ops = &clkops_omap2_dflt_wait,
  2317. .parent = &per_l4_ick,
  2318. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2319. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2320. .clkdm_name = "per_clkdm",
  2321. .recalc = &followparent_recalc,
  2322. };
  2323. static struct clk gpt4_ick = {
  2324. .name = "gpt4_ick",
  2325. .ops = &clkops_omap2_dflt_wait,
  2326. .parent = &per_l4_ick,
  2327. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2328. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2329. .clkdm_name = "per_clkdm",
  2330. .recalc = &followparent_recalc,
  2331. };
  2332. static struct clk gpt3_ick = {
  2333. .name = "gpt3_ick",
  2334. .ops = &clkops_omap2_dflt_wait,
  2335. .parent = &per_l4_ick,
  2336. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2337. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2338. .clkdm_name = "per_clkdm",
  2339. .recalc = &followparent_recalc,
  2340. };
  2341. static struct clk gpt2_ick = {
  2342. .name = "gpt2_ick",
  2343. .ops = &clkops_omap2_dflt_wait,
  2344. .parent = &per_l4_ick,
  2345. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2346. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2347. .clkdm_name = "per_clkdm",
  2348. .recalc = &followparent_recalc,
  2349. };
  2350. static struct clk mcbsp2_ick = {
  2351. .name = "mcbsp_ick",
  2352. .ops = &clkops_omap2_dflt_wait,
  2353. .id = 2,
  2354. .parent = &per_l4_ick,
  2355. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2356. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2357. .clkdm_name = "per_clkdm",
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk mcbsp3_ick = {
  2361. .name = "mcbsp_ick",
  2362. .ops = &clkops_omap2_dflt_wait,
  2363. .id = 3,
  2364. .parent = &per_l4_ick,
  2365. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2366. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2367. .clkdm_name = "per_clkdm",
  2368. .recalc = &followparent_recalc,
  2369. };
  2370. static struct clk mcbsp4_ick = {
  2371. .name = "mcbsp_ick",
  2372. .ops = &clkops_omap2_dflt_wait,
  2373. .id = 4,
  2374. .parent = &per_l4_ick,
  2375. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2376. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2377. .clkdm_name = "per_clkdm",
  2378. .recalc = &followparent_recalc,
  2379. };
  2380. static const struct clksel mcbsp_234_clksel[] = {
  2381. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2382. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2383. { .parent = NULL }
  2384. };
  2385. static struct clk mcbsp2_fck = {
  2386. .name = "mcbsp_fck",
  2387. .ops = &clkops_omap2_dflt_wait,
  2388. .id = 2,
  2389. .init = &omap2_init_clksel_parent,
  2390. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2391. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2392. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2393. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2394. .clksel = mcbsp_234_clksel,
  2395. .clkdm_name = "per_clkdm",
  2396. .recalc = &omap2_clksel_recalc,
  2397. };
  2398. static struct clk mcbsp3_fck = {
  2399. .name = "mcbsp_fck",
  2400. .ops = &clkops_omap2_dflt_wait,
  2401. .id = 3,
  2402. .init = &omap2_init_clksel_parent,
  2403. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2404. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2405. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2406. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2407. .clksel = mcbsp_234_clksel,
  2408. .clkdm_name = "per_clkdm",
  2409. .recalc = &omap2_clksel_recalc,
  2410. };
  2411. static struct clk mcbsp4_fck = {
  2412. .name = "mcbsp_fck",
  2413. .ops = &clkops_omap2_dflt_wait,
  2414. .id = 4,
  2415. .init = &omap2_init_clksel_parent,
  2416. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2417. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2418. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2419. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2420. .clksel = mcbsp_234_clksel,
  2421. .clkdm_name = "per_clkdm",
  2422. .recalc = &omap2_clksel_recalc,
  2423. };
  2424. /* EMU clocks */
  2425. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2426. static const struct clksel_rate emu_src_sys_rates[] = {
  2427. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2428. { .div = 0 },
  2429. };
  2430. static const struct clksel_rate emu_src_core_rates[] = {
  2431. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2432. { .div = 0 },
  2433. };
  2434. static const struct clksel_rate emu_src_per_rates[] = {
  2435. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2436. { .div = 0 },
  2437. };
  2438. static const struct clksel_rate emu_src_mpu_rates[] = {
  2439. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2440. { .div = 0 },
  2441. };
  2442. static const struct clksel emu_src_clksel[] = {
  2443. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2444. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2445. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2446. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2447. { .parent = NULL },
  2448. };
  2449. /*
  2450. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2451. * to switch the source of some of the EMU clocks.
  2452. * XXX Are there CLKEN bits for these EMU clks?
  2453. */
  2454. static struct clk emu_src_ck = {
  2455. .name = "emu_src_ck",
  2456. .ops = &clkops_null,
  2457. .init = &omap2_init_clksel_parent,
  2458. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2459. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2460. .clksel = emu_src_clksel,
  2461. .clkdm_name = "emu_clkdm",
  2462. .recalc = &omap2_clksel_recalc,
  2463. };
  2464. static const struct clksel_rate pclk_emu_rates[] = {
  2465. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2466. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2467. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2468. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2469. { .div = 0 },
  2470. };
  2471. static const struct clksel pclk_emu_clksel[] = {
  2472. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2473. { .parent = NULL },
  2474. };
  2475. static struct clk pclk_fck = {
  2476. .name = "pclk_fck",
  2477. .ops = &clkops_null,
  2478. .init = &omap2_init_clksel_parent,
  2479. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2480. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2481. .clksel = pclk_emu_clksel,
  2482. .clkdm_name = "emu_clkdm",
  2483. .recalc = &omap2_clksel_recalc,
  2484. };
  2485. static const struct clksel_rate pclkx2_emu_rates[] = {
  2486. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2487. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2488. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2489. { .div = 0 },
  2490. };
  2491. static const struct clksel pclkx2_emu_clksel[] = {
  2492. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2493. { .parent = NULL },
  2494. };
  2495. static struct clk pclkx2_fck = {
  2496. .name = "pclkx2_fck",
  2497. .ops = &clkops_null,
  2498. .init = &omap2_init_clksel_parent,
  2499. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2500. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2501. .clksel = pclkx2_emu_clksel,
  2502. .clkdm_name = "emu_clkdm",
  2503. .recalc = &omap2_clksel_recalc,
  2504. };
  2505. static const struct clksel atclk_emu_clksel[] = {
  2506. { .parent = &emu_src_ck, .rates = div2_rates },
  2507. { .parent = NULL },
  2508. };
  2509. static struct clk atclk_fck = {
  2510. .name = "atclk_fck",
  2511. .ops = &clkops_null,
  2512. .init = &omap2_init_clksel_parent,
  2513. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2514. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2515. .clksel = atclk_emu_clksel,
  2516. .clkdm_name = "emu_clkdm",
  2517. .recalc = &omap2_clksel_recalc,
  2518. };
  2519. static struct clk traceclk_src_fck = {
  2520. .name = "traceclk_src_fck",
  2521. .ops = &clkops_null,
  2522. .init = &omap2_init_clksel_parent,
  2523. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2524. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2525. .clksel = emu_src_clksel,
  2526. .clkdm_name = "emu_clkdm",
  2527. .recalc = &omap2_clksel_recalc,
  2528. };
  2529. static const struct clksel_rate traceclk_rates[] = {
  2530. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2531. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2532. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2533. { .div = 0 },
  2534. };
  2535. static const struct clksel traceclk_clksel[] = {
  2536. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2537. { .parent = NULL },
  2538. };
  2539. static struct clk traceclk_fck = {
  2540. .name = "traceclk_fck",
  2541. .ops = &clkops_null,
  2542. .init = &omap2_init_clksel_parent,
  2543. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2544. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2545. .clksel = traceclk_clksel,
  2546. .clkdm_name = "emu_clkdm",
  2547. .recalc = &omap2_clksel_recalc,
  2548. };
  2549. /* SR clocks */
  2550. /* SmartReflex fclk (VDD1) */
  2551. static struct clk sr1_fck = {
  2552. .name = "sr1_fck",
  2553. .ops = &clkops_omap2_dflt_wait,
  2554. .parent = &sys_ck,
  2555. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2556. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2557. .recalc = &followparent_recalc,
  2558. };
  2559. /* SmartReflex fclk (VDD2) */
  2560. static struct clk sr2_fck = {
  2561. .name = "sr2_fck",
  2562. .ops = &clkops_omap2_dflt_wait,
  2563. .parent = &sys_ck,
  2564. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2565. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2566. .recalc = &followparent_recalc,
  2567. };
  2568. static struct clk sr_l4_ick = {
  2569. .name = "sr_l4_ick",
  2570. .ops = &clkops_null, /* RMK: missing? */
  2571. .parent = &l4_ick,
  2572. .clkdm_name = "core_l4_clkdm",
  2573. .recalc = &followparent_recalc,
  2574. };
  2575. /* SECURE_32K_FCK clocks */
  2576. /* XXX This clock no longer exists in 3430 TRM rev F */
  2577. static struct clk gpt12_fck = {
  2578. .name = "gpt12_fck",
  2579. .ops = &clkops_null,
  2580. .parent = &secure_32k_fck,
  2581. .recalc = &followparent_recalc,
  2582. };
  2583. static struct clk wdt1_fck = {
  2584. .name = "wdt1_fck",
  2585. .ops = &clkops_null,
  2586. .parent = &secure_32k_fck,
  2587. .recalc = &followparent_recalc,
  2588. };
  2589. #endif