clock24xx.h 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static unsigned long omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  27. static unsigned long omap2_osc_clk_recalc(struct clk *clk);
  28. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  29. static unsigned long omap2_dpllcore_recalc(struct clk *clk);
  30. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  31. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  32. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  33. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  34. */
  35. struct prcm_config {
  36. unsigned long xtal_speed; /* crystal rate */
  37. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  38. unsigned long mpu_speed; /* speed of MPU */
  39. unsigned long cm_clksel_mpu; /* mpu divider */
  40. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  41. unsigned long cm_clksel_gfx; /* gfx dividers */
  42. unsigned long cm_clksel1_core; /* major subsystem dividers */
  43. unsigned long cm_clksel1_pll; /* m,n */
  44. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  45. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  46. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  47. unsigned char flags;
  48. };
  49. /*
  50. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  51. * These configurations are characterized by voltage and speed for clocks.
  52. * The device is only validated for certain combinations. One way to express
  53. * these combinations is via the 'ratio's' which the clocks operate with
  54. * respect to each other. These ratio sets are for a given voltage/DPLL
  55. * setting. All configurations can be described by a DPLL setting and a ratio
  56. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  57. *
  58. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  59. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  60. * 2430 (iva2.1, NOdsp, mdm)
  61. */
  62. /* Core fields for cm_clksel, not ratio governed */
  63. #define RX_CLKSEL_DSS1 (0x10 << 8)
  64. #define RX_CLKSEL_DSS2 (0x0 << 13)
  65. #define RX_CLKSEL_SSI (0x5 << 20)
  66. /*-------------------------------------------------------------------------
  67. * Voltage/DPLL ratios
  68. *-------------------------------------------------------------------------*/
  69. /* 2430 Ratio's, 2430-Ratio Config 1 */
  70. #define R1_CLKSEL_L3 (4 << 0)
  71. #define R1_CLKSEL_L4 (2 << 5)
  72. #define R1_CLKSEL_USB (4 << 25)
  73. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  74. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  75. R1_CLKSEL_L4 | R1_CLKSEL_L3
  76. #define R1_CLKSEL_MPU (2 << 0)
  77. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  78. #define R1_CLKSEL_DSP (2 << 0)
  79. #define R1_CLKSEL_DSP_IF (2 << 5)
  80. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  81. #define R1_CLKSEL_GFX (2 << 0)
  82. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  83. #define R1_CLKSEL_MDM (4 << 0)
  84. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  85. /* 2430-Ratio Config 2 */
  86. #define R2_CLKSEL_L3 (6 << 0)
  87. #define R2_CLKSEL_L4 (2 << 5)
  88. #define R2_CLKSEL_USB (2 << 25)
  89. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  90. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  91. R2_CLKSEL_L4 | R2_CLKSEL_L3
  92. #define R2_CLKSEL_MPU (2 << 0)
  93. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  94. #define R2_CLKSEL_DSP (2 << 0)
  95. #define R2_CLKSEL_DSP_IF (3 << 5)
  96. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  97. #define R2_CLKSEL_GFX (2 << 0)
  98. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  99. #define R2_CLKSEL_MDM (6 << 0)
  100. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  101. /* 2430-Ratio Bootm (BYPASS) */
  102. #define RB_CLKSEL_L3 (1 << 0)
  103. #define RB_CLKSEL_L4 (1 << 5)
  104. #define RB_CLKSEL_USB (1 << 25)
  105. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  106. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  107. RB_CLKSEL_L4 | RB_CLKSEL_L3
  108. #define RB_CLKSEL_MPU (1 << 0)
  109. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  110. #define RB_CLKSEL_DSP (1 << 0)
  111. #define RB_CLKSEL_DSP_IF (1 << 5)
  112. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  113. #define RB_CLKSEL_GFX (1 << 0)
  114. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  115. #define RB_CLKSEL_MDM (1 << 0)
  116. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  117. /* 2420 Ratio Equivalents */
  118. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  119. #define RXX_CLKSEL_SSI (0x8 << 20)
  120. /* 2420-PRCM III 532MHz core */
  121. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  122. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  123. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  124. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  125. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  126. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  127. RIII_CLKSEL_L3
  128. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  129. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  130. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  131. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  132. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  133. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  134. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  135. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  136. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  137. RIII_CLKSEL_DSP
  138. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  139. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  140. /* 2420-PRCM II 600MHz core */
  141. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  142. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  143. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  144. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  145. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  146. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  147. RII_CLKSEL_L4 | RII_CLKSEL_L3
  148. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  149. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  150. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  151. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  152. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  153. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  154. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  155. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  156. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  157. RII_CLKSEL_DSP
  158. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  159. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  160. /* 2420-PRCM I 660MHz core */
  161. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  162. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  163. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  164. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  165. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  166. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  167. RI_CLKSEL_L4 | RI_CLKSEL_L3
  168. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  169. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  170. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  171. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  172. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  173. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  174. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  175. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  176. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  177. RI_CLKSEL_DSP
  178. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  179. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  180. /* 2420-PRCM VII (boot) */
  181. #define RVII_CLKSEL_L3 (1 << 0)
  182. #define RVII_CLKSEL_L4 (1 << 5)
  183. #define RVII_CLKSEL_DSS1 (1 << 8)
  184. #define RVII_CLKSEL_DSS2 (0 << 13)
  185. #define RVII_CLKSEL_VLYNQ (1 << 15)
  186. #define RVII_CLKSEL_SSI (1 << 20)
  187. #define RVII_CLKSEL_USB (1 << 25)
  188. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  189. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  190. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  191. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  192. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  193. #define RVII_CLKSEL_DSP (1 << 0)
  194. #define RVII_CLKSEL_DSP_IF (1 << 5)
  195. #define RVII_SYNC_DSP (0 << 7)
  196. #define RVII_CLKSEL_IVA (1 << 8)
  197. #define RVII_SYNC_IVA (0 << 13)
  198. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  199. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  200. #define RVII_CLKSEL_GFX (1 << 0)
  201. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  202. /*-------------------------------------------------------------------------
  203. * 2430 Target modes: Along with each configuration the CPU has several
  204. * modes which goes along with them. Modes mainly are the addition of
  205. * describe DPLL combinations to go along with a ratio.
  206. *-------------------------------------------------------------------------*/
  207. /* Hardware governed */
  208. #define MX_48M_SRC (0 << 3)
  209. #define MX_54M_SRC (0 << 5)
  210. #define MX_APLLS_CLIKIN_12 (3 << 23)
  211. #define MX_APLLS_CLIKIN_13 (2 << 23)
  212. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  213. /*
  214. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  215. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  216. */
  217. #define M5A_DPLL_MULT_12 (133 << 12)
  218. #define M5A_DPLL_DIV_12 (5 << 8)
  219. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  220. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  221. MX_APLLS_CLIKIN_12
  222. #define M5A_DPLL_MULT_13 (61 << 12)
  223. #define M5A_DPLL_DIV_13 (2 << 8)
  224. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  225. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  226. MX_APLLS_CLIKIN_13
  227. #define M5A_DPLL_MULT_19 (55 << 12)
  228. #define M5A_DPLL_DIV_19 (3 << 8)
  229. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  230. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  231. MX_APLLS_CLIKIN_19_2
  232. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  233. #define M5B_DPLL_MULT_12 (50 << 12)
  234. #define M5B_DPLL_DIV_12 (2 << 8)
  235. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  236. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  237. MX_APLLS_CLIKIN_12
  238. #define M5B_DPLL_MULT_13 (200 << 12)
  239. #define M5B_DPLL_DIV_13 (12 << 8)
  240. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  241. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  242. MX_APLLS_CLIKIN_13
  243. #define M5B_DPLL_MULT_19 (125 << 12)
  244. #define M5B_DPLL_DIV_19 (31 << 8)
  245. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  246. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  247. MX_APLLS_CLIKIN_19_2
  248. /*
  249. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  250. */
  251. #define M4_DPLL_MULT_12 (133 << 12)
  252. #define M4_DPLL_DIV_12 (3 << 8)
  253. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  254. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  255. MX_APLLS_CLIKIN_12
  256. #define M4_DPLL_MULT_13 (399 << 12)
  257. #define M4_DPLL_DIV_13 (12 << 8)
  258. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  259. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  260. MX_APLLS_CLIKIN_13
  261. #define M4_DPLL_MULT_19 (145 << 12)
  262. #define M4_DPLL_DIV_19 (6 << 8)
  263. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  264. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  265. MX_APLLS_CLIKIN_19_2
  266. /*
  267. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  268. */
  269. #define M3_DPLL_MULT_12 (55 << 12)
  270. #define M3_DPLL_DIV_12 (1 << 8)
  271. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  272. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  273. MX_APLLS_CLIKIN_12
  274. #define M3_DPLL_MULT_13 (76 << 12)
  275. #define M3_DPLL_DIV_13 (2 << 8)
  276. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  277. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  278. MX_APLLS_CLIKIN_13
  279. #define M3_DPLL_MULT_19 (17 << 12)
  280. #define M3_DPLL_DIV_19 (0 << 8)
  281. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  282. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  283. MX_APLLS_CLIKIN_19_2
  284. /*
  285. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  286. */
  287. #define M2_DPLL_MULT_12 (55 << 12)
  288. #define M2_DPLL_DIV_12 (1 << 8)
  289. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  290. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  291. MX_APLLS_CLIKIN_12
  292. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  293. * relock time issue */
  294. /* Core frequency changed from 330/165 to 329/164 MHz*/
  295. #define M2_DPLL_MULT_13 (76 << 12)
  296. #define M2_DPLL_DIV_13 (2 << 8)
  297. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  298. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  299. MX_APLLS_CLIKIN_13
  300. #define M2_DPLL_MULT_19 (17 << 12)
  301. #define M2_DPLL_DIV_19 (0 << 8)
  302. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  303. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  304. MX_APLLS_CLIKIN_19_2
  305. /* boot (boot) */
  306. #define MB_DPLL_MULT (1 << 12)
  307. #define MB_DPLL_DIV (0 << 8)
  308. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  309. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  310. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  311. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  312. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  314. /*
  315. * 2430 - chassis (sedna)
  316. * 165 (ratio1) same as above #2
  317. * 150 (ratio1)
  318. * 133 (ratio2) same as above #4
  319. * 110 (ratio2) same as above #3
  320. * 104 (ratio2)
  321. * boot (boot)
  322. */
  323. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  324. #define MI_DPLL_MULT_12 (55 << 12)
  325. #define MI_DPLL_DIV_12 (1 << 8)
  326. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  327. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  328. MX_APLLS_CLIKIN_12
  329. /*
  330. * 2420 Equivalent - mode registers
  331. * PRCM II , target DPLL = 2*300MHz = 600MHz
  332. */
  333. #define MII_DPLL_MULT_12 (50 << 12)
  334. #define MII_DPLL_DIV_12 (1 << 8)
  335. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  336. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  337. MX_APLLS_CLIKIN_12
  338. #define MII_DPLL_MULT_13 (300 << 12)
  339. #define MII_DPLL_DIV_13 (12 << 8)
  340. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  341. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  342. MX_APLLS_CLIKIN_13
  343. /* PRCM III target DPLL = 2*266 = 532MHz*/
  344. #define MIII_DPLL_MULT_12 (133 << 12)
  345. #define MIII_DPLL_DIV_12 (5 << 8)
  346. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  347. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  348. MX_APLLS_CLIKIN_12
  349. #define MIII_DPLL_MULT_13 (266 << 12)
  350. #define MIII_DPLL_DIV_13 (12 << 8)
  351. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  352. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  353. MX_APLLS_CLIKIN_13
  354. /* PRCM VII (boot bypass) */
  355. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  356. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  357. /* High and low operation value */
  358. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  359. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  360. /* MPU speed defines */
  361. #define S12M 12000000
  362. #define S13M 13000000
  363. #define S19M 19200000
  364. #define S26M 26000000
  365. #define S100M 100000000
  366. #define S133M 133000000
  367. #define S150M 150000000
  368. #define S164M 164000000
  369. #define S165M 165000000
  370. #define S199M 199000000
  371. #define S200M 200000000
  372. #define S266M 266000000
  373. #define S300M 300000000
  374. #define S329M 329000000
  375. #define S330M 330000000
  376. #define S399M 399000000
  377. #define S400M 400000000
  378. #define S532M 532000000
  379. #define S600M 600000000
  380. #define S658M 658000000
  381. #define S660M 660000000
  382. #define S798M 798000000
  383. /*-------------------------------------------------------------------------
  384. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  385. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  386. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  387. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  388. *
  389. * Filling in table based on H4 boards and 2430-SDPs variants available.
  390. * There are quite a few more rates combinations which could be defined.
  391. *
  392. * When multiple values are defined the start up will try and choose the
  393. * fastest one. If a 'fast' value is defined, then automatically, the /2
  394. * one should be included as it can be used. Generally having more that
  395. * one fast set does not make sense, as static timings need to be changed
  396. * to change the set. The exception is the bypass setting which is
  397. * availble for low power bypass.
  398. *
  399. * Note: This table needs to be sorted, fastest to slowest.
  400. *-------------------------------------------------------------------------*/
  401. static struct prcm_config rate_table[] = {
  402. /* PRCM I - FAST */
  403. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  404. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  405. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  406. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  407. RATE_IN_242X},
  408. /* PRCM II - FAST */
  409. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  410. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  411. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  412. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  413. RATE_IN_242X},
  414. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  415. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  416. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  417. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  418. RATE_IN_242X},
  419. /* PRCM III - FAST */
  420. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  421. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  422. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  423. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  424. RATE_IN_242X},
  425. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  426. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  427. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  428. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  429. RATE_IN_242X},
  430. /* PRCM II - SLOW */
  431. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  432. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  433. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  434. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  435. RATE_IN_242X},
  436. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  437. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  438. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  439. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  440. RATE_IN_242X},
  441. /* PRCM III - SLOW */
  442. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  443. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  444. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  445. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  446. RATE_IN_242X},
  447. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  448. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  449. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  450. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  451. RATE_IN_242X},
  452. /* PRCM-VII (boot-bypass) */
  453. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  454. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  455. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  456. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  457. RATE_IN_242X},
  458. /* PRCM-VII (boot-bypass) */
  459. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  460. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  461. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  462. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  463. RATE_IN_242X},
  464. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  465. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  466. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  467. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  468. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  469. SDRC_RFR_CTRL_133MHz,
  470. RATE_IN_243X},
  471. /* PRCM #2 - ratio1 (ES2) - FAST */
  472. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  473. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  474. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  475. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  476. SDRC_RFR_CTRL_165MHz,
  477. RATE_IN_243X},
  478. /* PRCM #5a - ratio1 - FAST */
  479. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  480. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  481. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  482. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  483. SDRC_RFR_CTRL_133MHz,
  484. RATE_IN_243X},
  485. /* PRCM #5b - ratio1 - FAST */
  486. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  487. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  488. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  489. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  490. SDRC_RFR_CTRL_100MHz,
  491. RATE_IN_243X},
  492. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  493. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  494. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  495. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  496. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  497. SDRC_RFR_CTRL_133MHz,
  498. RATE_IN_243X},
  499. /* PRCM #2 - ratio1 (ES2) - SLOW */
  500. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  501. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  502. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  503. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  504. SDRC_RFR_CTRL_165MHz,
  505. RATE_IN_243X},
  506. /* PRCM #5a - ratio1 - SLOW */
  507. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  508. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  509. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  510. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  511. SDRC_RFR_CTRL_133MHz,
  512. RATE_IN_243X},
  513. /* PRCM #5b - ratio1 - SLOW*/
  514. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  515. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  516. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  517. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  518. SDRC_RFR_CTRL_100MHz,
  519. RATE_IN_243X},
  520. /* PRCM-boot/bypass */
  521. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  522. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  523. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  524. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  525. SDRC_RFR_CTRL_BYPASS,
  526. RATE_IN_243X},
  527. /* PRCM-boot/bypass */
  528. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  529. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  530. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  531. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  532. SDRC_RFR_CTRL_BYPASS,
  533. RATE_IN_243X},
  534. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  535. };
  536. /*-------------------------------------------------------------------------
  537. * 24xx clock tree.
  538. *
  539. * NOTE:In many cases here we are assigning a 'default' parent. In many
  540. * cases the parent is selectable. The get/set parent calls will also
  541. * switch sources.
  542. *
  543. * Many some clocks say always_enabled, but they can be auto idled for
  544. * power savings. They will always be available upon clock request.
  545. *
  546. * Several sources are given initial rates which may be wrong, this will
  547. * be fixed up in the init func.
  548. *
  549. * Things are broadly separated below by clock domains. It is
  550. * noteworthy that most periferals have dependencies on multiple clock
  551. * domains. Many get their interface clocks from the L4 domain, but get
  552. * functional clocks from fixed sources or other core domain derived
  553. * clocks.
  554. *-------------------------------------------------------------------------*/
  555. /* Base external input clocks */
  556. static struct clk func_32k_ck = {
  557. .name = "func_32k_ck",
  558. .ops = &clkops_null,
  559. .rate = 32000,
  560. .flags = RATE_FIXED,
  561. .clkdm_name = "wkup_clkdm",
  562. };
  563. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  564. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  565. .name = "osc_ck",
  566. .ops = &clkops_oscck,
  567. .clkdm_name = "wkup_clkdm",
  568. .recalc = &omap2_osc_clk_recalc,
  569. };
  570. /* Without modem likely 12MHz, with modem likely 13MHz */
  571. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  572. .name = "sys_ck", /* ~ ref_clk also */
  573. .ops = &clkops_null,
  574. .parent = &osc_ck,
  575. .clkdm_name = "wkup_clkdm",
  576. .recalc = &omap2_sys_clk_recalc,
  577. };
  578. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  579. .name = "alt_ck",
  580. .ops = &clkops_null,
  581. .rate = 54000000,
  582. .flags = RATE_FIXED,
  583. .clkdm_name = "wkup_clkdm",
  584. };
  585. /*
  586. * Analog domain root source clocks
  587. */
  588. /* dpll_ck, is broken out in to special cases through clksel */
  589. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  590. * deal with this
  591. */
  592. static struct dpll_data dpll_dd = {
  593. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  594. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  595. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  596. .clk_bypass = &sys_ck,
  597. .clk_ref = &sys_ck,
  598. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  599. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  600. .max_multiplier = 1024,
  601. .min_divider = 1,
  602. .max_divider = 16,
  603. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  604. };
  605. /*
  606. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  607. * not just a DPLL
  608. */
  609. static struct clk dpll_ck = {
  610. .name = "dpll_ck",
  611. .ops = &clkops_null,
  612. .parent = &sys_ck, /* Can be func_32k also */
  613. .dpll_data = &dpll_dd,
  614. .clkdm_name = "wkup_clkdm",
  615. .recalc = &omap2_dpllcore_recalc,
  616. .set_rate = &omap2_reprogram_dpllcore,
  617. };
  618. static struct clk apll96_ck = {
  619. .name = "apll96_ck",
  620. .ops = &clkops_fixed,
  621. .parent = &sys_ck,
  622. .rate = 96000000,
  623. .flags = RATE_FIXED | ENABLE_ON_INIT,
  624. .clkdm_name = "wkup_clkdm",
  625. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  626. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  627. };
  628. static struct clk apll54_ck = {
  629. .name = "apll54_ck",
  630. .ops = &clkops_fixed,
  631. .parent = &sys_ck,
  632. .rate = 54000000,
  633. .flags = RATE_FIXED | ENABLE_ON_INIT,
  634. .clkdm_name = "wkup_clkdm",
  635. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  636. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  637. };
  638. /*
  639. * PRCM digital base sources
  640. */
  641. /* func_54m_ck */
  642. static const struct clksel_rate func_54m_apll54_rates[] = {
  643. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  644. { .div = 0 },
  645. };
  646. static const struct clksel_rate func_54m_alt_rates[] = {
  647. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  648. { .div = 0 },
  649. };
  650. static const struct clksel func_54m_clksel[] = {
  651. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  652. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  653. { .parent = NULL },
  654. };
  655. static struct clk func_54m_ck = {
  656. .name = "func_54m_ck",
  657. .ops = &clkops_null,
  658. .parent = &apll54_ck, /* can also be alt_clk */
  659. .clkdm_name = "wkup_clkdm",
  660. .init = &omap2_init_clksel_parent,
  661. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  662. .clksel_mask = OMAP24XX_54M_SOURCE,
  663. .clksel = func_54m_clksel,
  664. .recalc = &omap2_clksel_recalc,
  665. };
  666. static struct clk core_ck = {
  667. .name = "core_ck",
  668. .ops = &clkops_null,
  669. .parent = &dpll_ck, /* can also be 32k */
  670. .clkdm_name = "wkup_clkdm",
  671. .recalc = &followparent_recalc,
  672. };
  673. /* func_96m_ck */
  674. static const struct clksel_rate func_96m_apll96_rates[] = {
  675. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  676. { .div = 0 },
  677. };
  678. static const struct clksel_rate func_96m_alt_rates[] = {
  679. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  680. { .div = 0 },
  681. };
  682. static const struct clksel func_96m_clksel[] = {
  683. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  684. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  685. { .parent = NULL }
  686. };
  687. /* The parent of this clock is not selectable on 2420. */
  688. static struct clk func_96m_ck = {
  689. .name = "func_96m_ck",
  690. .ops = &clkops_null,
  691. .parent = &apll96_ck,
  692. .clkdm_name = "wkup_clkdm",
  693. .init = &omap2_init_clksel_parent,
  694. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  695. .clksel_mask = OMAP2430_96M_SOURCE,
  696. .clksel = func_96m_clksel,
  697. .recalc = &omap2_clksel_recalc,
  698. .round_rate = &omap2_clksel_round_rate,
  699. .set_rate = &omap2_clksel_set_rate
  700. };
  701. /* func_48m_ck */
  702. static const struct clksel_rate func_48m_apll96_rates[] = {
  703. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  704. { .div = 0 },
  705. };
  706. static const struct clksel_rate func_48m_alt_rates[] = {
  707. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  708. { .div = 0 },
  709. };
  710. static const struct clksel func_48m_clksel[] = {
  711. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  712. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  713. { .parent = NULL }
  714. };
  715. static struct clk func_48m_ck = {
  716. .name = "func_48m_ck",
  717. .ops = &clkops_null,
  718. .parent = &apll96_ck, /* 96M or Alt */
  719. .clkdm_name = "wkup_clkdm",
  720. .init = &omap2_init_clksel_parent,
  721. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  722. .clksel_mask = OMAP24XX_48M_SOURCE,
  723. .clksel = func_48m_clksel,
  724. .recalc = &omap2_clksel_recalc,
  725. .round_rate = &omap2_clksel_round_rate,
  726. .set_rate = &omap2_clksel_set_rate
  727. };
  728. static struct clk func_12m_ck = {
  729. .name = "func_12m_ck",
  730. .ops = &clkops_null,
  731. .parent = &func_48m_ck,
  732. .fixed_div = 4,
  733. .clkdm_name = "wkup_clkdm",
  734. .recalc = &omap2_fixed_divisor_recalc,
  735. };
  736. /* Secure timer, only available in secure mode */
  737. static struct clk wdt1_osc_ck = {
  738. .name = "ck_wdt1_osc",
  739. .ops = &clkops_null, /* RMK: missing? */
  740. .parent = &osc_ck,
  741. .recalc = &followparent_recalc,
  742. };
  743. /*
  744. * The common_clkout* clksel_rate structs are common to
  745. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  746. * sys_clkout2_* are 2420-only, so the
  747. * clksel_rate flags fields are inaccurate for those clocks. This is
  748. * harmless since access to those clocks are gated by the struct clk
  749. * flags fields, which mark them as 2420-only.
  750. */
  751. static const struct clksel_rate common_clkout_src_core_rates[] = {
  752. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  753. { .div = 0 }
  754. };
  755. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  756. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  757. { .div = 0 }
  758. };
  759. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  760. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  761. { .div = 0 }
  762. };
  763. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  764. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  765. { .div = 0 }
  766. };
  767. static const struct clksel common_clkout_src_clksel[] = {
  768. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  769. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  770. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  771. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  772. { .parent = NULL }
  773. };
  774. static struct clk sys_clkout_src = {
  775. .name = "sys_clkout_src",
  776. .ops = &clkops_omap2_dflt,
  777. .parent = &func_54m_ck,
  778. .clkdm_name = "wkup_clkdm",
  779. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  780. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  781. .init = &omap2_init_clksel_parent,
  782. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  783. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  784. .clksel = common_clkout_src_clksel,
  785. .recalc = &omap2_clksel_recalc,
  786. .round_rate = &omap2_clksel_round_rate,
  787. .set_rate = &omap2_clksel_set_rate
  788. };
  789. static const struct clksel_rate common_clkout_rates[] = {
  790. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  791. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  792. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  793. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  794. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  795. { .div = 0 },
  796. };
  797. static const struct clksel sys_clkout_clksel[] = {
  798. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  799. { .parent = NULL }
  800. };
  801. static struct clk sys_clkout = {
  802. .name = "sys_clkout",
  803. .ops = &clkops_null,
  804. .parent = &sys_clkout_src,
  805. .clkdm_name = "wkup_clkdm",
  806. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  807. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  808. .clksel = sys_clkout_clksel,
  809. .recalc = &omap2_clksel_recalc,
  810. .round_rate = &omap2_clksel_round_rate,
  811. .set_rate = &omap2_clksel_set_rate
  812. };
  813. /* In 2430, new in 2420 ES2 */
  814. static struct clk sys_clkout2_src = {
  815. .name = "sys_clkout2_src",
  816. .ops = &clkops_omap2_dflt,
  817. .parent = &func_54m_ck,
  818. .clkdm_name = "wkup_clkdm",
  819. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  820. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  821. .init = &omap2_init_clksel_parent,
  822. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  823. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  824. .clksel = common_clkout_src_clksel,
  825. .recalc = &omap2_clksel_recalc,
  826. .round_rate = &omap2_clksel_round_rate,
  827. .set_rate = &omap2_clksel_set_rate
  828. };
  829. static const struct clksel sys_clkout2_clksel[] = {
  830. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  831. { .parent = NULL }
  832. };
  833. /* In 2430, new in 2420 ES2 */
  834. static struct clk sys_clkout2 = {
  835. .name = "sys_clkout2",
  836. .ops = &clkops_null,
  837. .parent = &sys_clkout2_src,
  838. .clkdm_name = "wkup_clkdm",
  839. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  840. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  841. .clksel = sys_clkout2_clksel,
  842. .recalc = &omap2_clksel_recalc,
  843. .round_rate = &omap2_clksel_round_rate,
  844. .set_rate = &omap2_clksel_set_rate
  845. };
  846. static struct clk emul_ck = {
  847. .name = "emul_ck",
  848. .ops = &clkops_omap2_dflt,
  849. .parent = &func_54m_ck,
  850. .clkdm_name = "wkup_clkdm",
  851. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  852. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  853. .recalc = &followparent_recalc,
  854. };
  855. /*
  856. * MPU clock domain
  857. * Clocks:
  858. * MPU_FCLK, MPU_ICLK
  859. * INT_M_FCLK, INT_M_I_CLK
  860. *
  861. * - Individual clocks are hardware managed.
  862. * - Base divider comes from: CM_CLKSEL_MPU
  863. *
  864. */
  865. static const struct clksel_rate mpu_core_rates[] = {
  866. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  867. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  868. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  869. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  870. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  871. { .div = 0 },
  872. };
  873. static const struct clksel mpu_clksel[] = {
  874. { .parent = &core_ck, .rates = mpu_core_rates },
  875. { .parent = NULL }
  876. };
  877. static struct clk mpu_ck = { /* Control cpu */
  878. .name = "mpu_ck",
  879. .ops = &clkops_null,
  880. .parent = &core_ck,
  881. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  882. .clkdm_name = "mpu_clkdm",
  883. .init = &omap2_init_clksel_parent,
  884. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  885. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  886. .clksel = mpu_clksel,
  887. .recalc = &omap2_clksel_recalc,
  888. .round_rate = &omap2_clksel_round_rate,
  889. .set_rate = &omap2_clksel_set_rate
  890. };
  891. /*
  892. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  893. * Clocks:
  894. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  895. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  896. *
  897. * Won't be too specific here. The core clock comes into this block
  898. * it is divided then tee'ed. One branch goes directly to xyz enable
  899. * controls. The other branch gets further divided by 2 then possibly
  900. * routed into a synchronizer and out of clocks abc.
  901. */
  902. static const struct clksel_rate dsp_fck_core_rates[] = {
  903. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  904. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  905. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  906. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  907. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  908. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  909. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  910. { .div = 0 },
  911. };
  912. static const struct clksel dsp_fck_clksel[] = {
  913. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  914. { .parent = NULL }
  915. };
  916. static struct clk dsp_fck = {
  917. .name = "dsp_fck",
  918. .ops = &clkops_omap2_dflt_wait,
  919. .parent = &core_ck,
  920. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  921. .clkdm_name = "dsp_clkdm",
  922. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  923. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  924. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  925. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  926. .clksel = dsp_fck_clksel,
  927. .recalc = &omap2_clksel_recalc,
  928. .round_rate = &omap2_clksel_round_rate,
  929. .set_rate = &omap2_clksel_set_rate
  930. };
  931. /* DSP interface clock */
  932. static const struct clksel_rate dsp_irate_ick_rates[] = {
  933. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  934. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  935. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  936. { .div = 0 },
  937. };
  938. static const struct clksel dsp_irate_ick_clksel[] = {
  939. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  940. { .parent = NULL }
  941. };
  942. /* This clock does not exist as such in the TRM. */
  943. static struct clk dsp_irate_ick = {
  944. .name = "dsp_irate_ick",
  945. .ops = &clkops_null,
  946. .parent = &dsp_fck,
  947. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  948. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  949. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  950. .clksel = dsp_irate_ick_clksel,
  951. .recalc = &omap2_clksel_recalc,
  952. .round_rate = &omap2_clksel_round_rate,
  953. .set_rate = &omap2_clksel_set_rate
  954. };
  955. /* 2420 only */
  956. static struct clk dsp_ick = {
  957. .name = "dsp_ick", /* apparently ipi and isp */
  958. .ops = &clkops_omap2_dflt_wait,
  959. .parent = &dsp_irate_ick,
  960. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  961. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  962. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  963. };
  964. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  965. static struct clk iva2_1_ick = {
  966. .name = "iva2_1_ick",
  967. .ops = &clkops_omap2_dflt_wait,
  968. .parent = &dsp_irate_ick,
  969. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  970. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  971. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  972. };
  973. /*
  974. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  975. * the C54x, but which is contained in the DSP powerdomain. Does not
  976. * exist on later OMAPs.
  977. */
  978. static struct clk iva1_ifck = {
  979. .name = "iva1_ifck",
  980. .ops = &clkops_omap2_dflt_wait,
  981. .parent = &core_ck,
  982. .flags = CONFIG_PARTICIPANT | DELAYED_APP,
  983. .clkdm_name = "iva1_clkdm",
  984. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  985. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  986. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  987. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  988. .clksel = dsp_fck_clksel,
  989. .recalc = &omap2_clksel_recalc,
  990. .round_rate = &omap2_clksel_round_rate,
  991. .set_rate = &omap2_clksel_set_rate
  992. };
  993. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  994. static struct clk iva1_mpu_int_ifck = {
  995. .name = "iva1_mpu_int_ifck",
  996. .ops = &clkops_omap2_dflt_wait,
  997. .parent = &iva1_ifck,
  998. .clkdm_name = "iva1_clkdm",
  999. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1000. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  1001. .fixed_div = 2,
  1002. .recalc = &omap2_fixed_divisor_recalc,
  1003. };
  1004. /*
  1005. * L3 clock domain
  1006. * L3 clocks are used for both interface and functional clocks to
  1007. * multiple entities. Some of these clocks are completely managed
  1008. * by hardware, and some others allow software control. Hardware
  1009. * managed ones general are based on directly CLK_REQ signals and
  1010. * various auto idle settings. The functional spec sets many of these
  1011. * as 'tie-high' for their enables.
  1012. *
  1013. * I-CLOCKS:
  1014. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1015. * CAM, HS-USB.
  1016. * F-CLOCK
  1017. * SSI.
  1018. *
  1019. * GPMC memories and SDRC have timing and clock sensitive registers which
  1020. * may very well need notification when the clock changes. Currently for low
  1021. * operating points, these are taken care of in sleep.S.
  1022. */
  1023. static const struct clksel_rate core_l3_core_rates[] = {
  1024. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1025. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1026. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1027. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1028. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1029. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1030. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1031. { .div = 0 }
  1032. };
  1033. static const struct clksel core_l3_clksel[] = {
  1034. { .parent = &core_ck, .rates = core_l3_core_rates },
  1035. { .parent = NULL }
  1036. };
  1037. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1038. .name = "core_l3_ck",
  1039. .ops = &clkops_null,
  1040. .parent = &core_ck,
  1041. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1042. .clkdm_name = "core_l3_clkdm",
  1043. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1044. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1045. .clksel = core_l3_clksel,
  1046. .recalc = &omap2_clksel_recalc,
  1047. .round_rate = &omap2_clksel_round_rate,
  1048. .set_rate = &omap2_clksel_set_rate
  1049. };
  1050. /* usb_l4_ick */
  1051. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1052. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1053. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1054. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1055. { .div = 0 }
  1056. };
  1057. static const struct clksel usb_l4_ick_clksel[] = {
  1058. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1059. { .parent = NULL },
  1060. };
  1061. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  1062. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1063. .name = "usb_l4_ick",
  1064. .ops = &clkops_omap2_dflt_wait,
  1065. .parent = &core_l3_ck,
  1066. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1067. .clkdm_name = "core_l4_clkdm",
  1068. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1069. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1070. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1071. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1072. .clksel = usb_l4_ick_clksel,
  1073. .recalc = &omap2_clksel_recalc,
  1074. .round_rate = &omap2_clksel_round_rate,
  1075. .set_rate = &omap2_clksel_set_rate
  1076. };
  1077. /*
  1078. * L4 clock management domain
  1079. *
  1080. * This domain contains lots of interface clocks from the L4 interface, some
  1081. * functional clocks. Fixed APLL functional source clocks are managed in
  1082. * this domain.
  1083. */
  1084. static const struct clksel_rate l4_core_l3_rates[] = {
  1085. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1086. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1087. { .div = 0 }
  1088. };
  1089. static const struct clksel l4_clksel[] = {
  1090. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1091. { .parent = NULL }
  1092. };
  1093. static struct clk l4_ck = { /* used both as an ick and fck */
  1094. .name = "l4_ck",
  1095. .ops = &clkops_null,
  1096. .parent = &core_l3_ck,
  1097. .flags = DELAYED_APP,
  1098. .clkdm_name = "core_l4_clkdm",
  1099. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1100. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1101. .clksel = l4_clksel,
  1102. .recalc = &omap2_clksel_recalc,
  1103. .round_rate = &omap2_clksel_round_rate,
  1104. .set_rate = &omap2_clksel_set_rate
  1105. };
  1106. /*
  1107. * SSI is in L3 management domain, its direct parent is core not l3,
  1108. * many core power domain entities are grouped into the L3 clock
  1109. * domain.
  1110. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  1111. *
  1112. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1113. */
  1114. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1115. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1116. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1117. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1118. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1119. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1120. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1121. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1122. { .div = 0 }
  1123. };
  1124. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1125. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1126. { .parent = NULL }
  1127. };
  1128. static struct clk ssi_ssr_sst_fck = {
  1129. .name = "ssi_fck",
  1130. .ops = &clkops_omap2_dflt_wait,
  1131. .parent = &core_ck,
  1132. .flags = DELAYED_APP,
  1133. .clkdm_name = "core_l3_clkdm",
  1134. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1135. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1136. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1137. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1138. .clksel = ssi_ssr_sst_fck_clksel,
  1139. .recalc = &omap2_clksel_recalc,
  1140. .round_rate = &omap2_clksel_round_rate,
  1141. .set_rate = &omap2_clksel_set_rate
  1142. };
  1143. /*
  1144. * Presumably this is the same as SSI_ICLK.
  1145. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  1146. */
  1147. static struct clk ssi_l4_ick = {
  1148. .name = "ssi_l4_ick",
  1149. .ops = &clkops_omap2_dflt_wait,
  1150. .parent = &l4_ck,
  1151. .clkdm_name = "core_l4_clkdm",
  1152. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1153. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1154. .recalc = &followparent_recalc,
  1155. };
  1156. /*
  1157. * GFX clock domain
  1158. * Clocks:
  1159. * GFX_FCLK, GFX_ICLK
  1160. * GFX_CG1(2d), GFX_CG2(3d)
  1161. *
  1162. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1163. * The 2d and 3d clocks run at a hardware determined
  1164. * divided value of fclk.
  1165. *
  1166. */
  1167. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1168. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1169. static const struct clksel gfx_fck_clksel[] = {
  1170. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1171. { .parent = NULL },
  1172. };
  1173. static struct clk gfx_3d_fck = {
  1174. .name = "gfx_3d_fck",
  1175. .ops = &clkops_omap2_dflt_wait,
  1176. .parent = &core_l3_ck,
  1177. .clkdm_name = "gfx_clkdm",
  1178. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1179. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1180. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1181. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1182. .clksel = gfx_fck_clksel,
  1183. .recalc = &omap2_clksel_recalc,
  1184. .round_rate = &omap2_clksel_round_rate,
  1185. .set_rate = &omap2_clksel_set_rate
  1186. };
  1187. static struct clk gfx_2d_fck = {
  1188. .name = "gfx_2d_fck",
  1189. .ops = &clkops_omap2_dflt_wait,
  1190. .parent = &core_l3_ck,
  1191. .clkdm_name = "gfx_clkdm",
  1192. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1193. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1194. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1195. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1196. .clksel = gfx_fck_clksel,
  1197. .recalc = &omap2_clksel_recalc,
  1198. .round_rate = &omap2_clksel_round_rate,
  1199. .set_rate = &omap2_clksel_set_rate
  1200. };
  1201. static struct clk gfx_ick = {
  1202. .name = "gfx_ick", /* From l3 */
  1203. .ops = &clkops_omap2_dflt_wait,
  1204. .parent = &core_l3_ck,
  1205. .clkdm_name = "gfx_clkdm",
  1206. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1207. .enable_bit = OMAP_EN_GFX_SHIFT,
  1208. .recalc = &followparent_recalc,
  1209. };
  1210. /*
  1211. * Modem clock domain (2430)
  1212. * CLOCKS:
  1213. * MDM_OSC_CLK
  1214. * MDM_ICLK
  1215. * These clocks are usable in chassis mode only.
  1216. */
  1217. static const struct clksel_rate mdm_ick_core_rates[] = {
  1218. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1219. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1220. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1221. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1222. { .div = 0 }
  1223. };
  1224. static const struct clksel mdm_ick_clksel[] = {
  1225. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1226. { .parent = NULL }
  1227. };
  1228. static struct clk mdm_ick = { /* used both as a ick and fck */
  1229. .name = "mdm_ick",
  1230. .ops = &clkops_omap2_dflt_wait,
  1231. .parent = &core_ck,
  1232. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1233. .clkdm_name = "mdm_clkdm",
  1234. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1235. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1236. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1237. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1238. .clksel = mdm_ick_clksel,
  1239. .recalc = &omap2_clksel_recalc,
  1240. .round_rate = &omap2_clksel_round_rate,
  1241. .set_rate = &omap2_clksel_set_rate
  1242. };
  1243. static struct clk mdm_osc_ck = {
  1244. .name = "mdm_osc_ck",
  1245. .ops = &clkops_omap2_dflt_wait,
  1246. .parent = &osc_ck,
  1247. .clkdm_name = "mdm_clkdm",
  1248. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1249. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1250. .recalc = &followparent_recalc,
  1251. };
  1252. /*
  1253. * DSS clock domain
  1254. * CLOCKs:
  1255. * DSS_L4_ICLK, DSS_L3_ICLK,
  1256. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1257. *
  1258. * DSS is both initiator and target.
  1259. */
  1260. /* XXX Add RATE_NOT_VALIDATED */
  1261. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1262. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1263. { .div = 0 }
  1264. };
  1265. static const struct clksel_rate dss1_fck_core_rates[] = {
  1266. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1267. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1268. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1269. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1270. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1271. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1272. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1273. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1274. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1275. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1276. { .div = 0 }
  1277. };
  1278. static const struct clksel dss1_fck_clksel[] = {
  1279. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1280. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1281. { .parent = NULL },
  1282. };
  1283. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1284. .name = "dss_ick",
  1285. .ops = &clkops_omap2_dflt,
  1286. .parent = &l4_ck, /* really both l3 and l4 */
  1287. .clkdm_name = "dss_clkdm",
  1288. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1289. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1290. .recalc = &followparent_recalc,
  1291. };
  1292. static struct clk dss1_fck = {
  1293. .name = "dss1_fck",
  1294. .ops = &clkops_omap2_dflt,
  1295. .parent = &core_ck, /* Core or sys */
  1296. .flags = DELAYED_APP,
  1297. .clkdm_name = "dss_clkdm",
  1298. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1299. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1300. .init = &omap2_init_clksel_parent,
  1301. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1302. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1303. .clksel = dss1_fck_clksel,
  1304. .recalc = &omap2_clksel_recalc,
  1305. .round_rate = &omap2_clksel_round_rate,
  1306. .set_rate = &omap2_clksel_set_rate
  1307. };
  1308. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1309. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1310. { .div = 0 }
  1311. };
  1312. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1313. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1314. { .div = 0 }
  1315. };
  1316. static const struct clksel dss2_fck_clksel[] = {
  1317. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1318. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1319. { .parent = NULL }
  1320. };
  1321. static struct clk dss2_fck = { /* Alt clk used in power management */
  1322. .name = "dss2_fck",
  1323. .ops = &clkops_omap2_dflt,
  1324. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1325. .flags = DELAYED_APP,
  1326. .clkdm_name = "dss_clkdm",
  1327. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1328. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1329. .init = &omap2_init_clksel_parent,
  1330. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1331. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1332. .clksel = dss2_fck_clksel,
  1333. .recalc = &followparent_recalc,
  1334. };
  1335. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1336. .name = "dss_54m_fck", /* 54m tv clk */
  1337. .ops = &clkops_omap2_dflt_wait,
  1338. .parent = &func_54m_ck,
  1339. .clkdm_name = "dss_clkdm",
  1340. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1341. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1342. .recalc = &followparent_recalc,
  1343. };
  1344. /*
  1345. * CORE power domain ICLK & FCLK defines.
  1346. * Many of the these can have more than one possible parent. Entries
  1347. * here will likely have an L4 interface parent, and may have multiple
  1348. * functional clock parents.
  1349. */
  1350. static const struct clksel_rate gpt_alt_rates[] = {
  1351. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1352. { .div = 0 }
  1353. };
  1354. static const struct clksel omap24xx_gpt_clksel[] = {
  1355. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1356. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1357. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1358. { .parent = NULL },
  1359. };
  1360. static struct clk gpt1_ick = {
  1361. .name = "gpt1_ick",
  1362. .ops = &clkops_omap2_dflt_wait,
  1363. .parent = &l4_ck,
  1364. .clkdm_name = "core_l4_clkdm",
  1365. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1366. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1367. .recalc = &followparent_recalc,
  1368. };
  1369. static struct clk gpt1_fck = {
  1370. .name = "gpt1_fck",
  1371. .ops = &clkops_omap2_dflt_wait,
  1372. .parent = &func_32k_ck,
  1373. .clkdm_name = "core_l4_clkdm",
  1374. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1375. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1376. .init = &omap2_init_clksel_parent,
  1377. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1378. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1379. .clksel = omap24xx_gpt_clksel,
  1380. .recalc = &omap2_clksel_recalc,
  1381. .round_rate = &omap2_clksel_round_rate,
  1382. .set_rate = &omap2_clksel_set_rate
  1383. };
  1384. static struct clk gpt2_ick = {
  1385. .name = "gpt2_ick",
  1386. .ops = &clkops_omap2_dflt_wait,
  1387. .parent = &l4_ck,
  1388. .clkdm_name = "core_l4_clkdm",
  1389. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1390. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1391. .recalc = &followparent_recalc,
  1392. };
  1393. static struct clk gpt2_fck = {
  1394. .name = "gpt2_fck",
  1395. .ops = &clkops_omap2_dflt_wait,
  1396. .parent = &func_32k_ck,
  1397. .clkdm_name = "core_l4_clkdm",
  1398. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1399. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1400. .init = &omap2_init_clksel_parent,
  1401. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1402. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1403. .clksel = omap24xx_gpt_clksel,
  1404. .recalc = &omap2_clksel_recalc,
  1405. };
  1406. static struct clk gpt3_ick = {
  1407. .name = "gpt3_ick",
  1408. .ops = &clkops_omap2_dflt_wait,
  1409. .parent = &l4_ck,
  1410. .clkdm_name = "core_l4_clkdm",
  1411. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1412. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1413. .recalc = &followparent_recalc,
  1414. };
  1415. static struct clk gpt3_fck = {
  1416. .name = "gpt3_fck",
  1417. .ops = &clkops_omap2_dflt_wait,
  1418. .parent = &func_32k_ck,
  1419. .clkdm_name = "core_l4_clkdm",
  1420. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1421. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1422. .init = &omap2_init_clksel_parent,
  1423. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1424. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1425. .clksel = omap24xx_gpt_clksel,
  1426. .recalc = &omap2_clksel_recalc,
  1427. };
  1428. static struct clk gpt4_ick = {
  1429. .name = "gpt4_ick",
  1430. .ops = &clkops_omap2_dflt_wait,
  1431. .parent = &l4_ck,
  1432. .clkdm_name = "core_l4_clkdm",
  1433. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1434. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1435. .recalc = &followparent_recalc,
  1436. };
  1437. static struct clk gpt4_fck = {
  1438. .name = "gpt4_fck",
  1439. .ops = &clkops_omap2_dflt_wait,
  1440. .parent = &func_32k_ck,
  1441. .clkdm_name = "core_l4_clkdm",
  1442. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1443. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1444. .init = &omap2_init_clksel_parent,
  1445. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1446. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1447. .clksel = omap24xx_gpt_clksel,
  1448. .recalc = &omap2_clksel_recalc,
  1449. };
  1450. static struct clk gpt5_ick = {
  1451. .name = "gpt5_ick",
  1452. .ops = &clkops_omap2_dflt_wait,
  1453. .parent = &l4_ck,
  1454. .clkdm_name = "core_l4_clkdm",
  1455. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1456. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1457. .recalc = &followparent_recalc,
  1458. };
  1459. static struct clk gpt5_fck = {
  1460. .name = "gpt5_fck",
  1461. .ops = &clkops_omap2_dflt_wait,
  1462. .parent = &func_32k_ck,
  1463. .clkdm_name = "core_l4_clkdm",
  1464. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1465. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1466. .init = &omap2_init_clksel_parent,
  1467. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1468. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1469. .clksel = omap24xx_gpt_clksel,
  1470. .recalc = &omap2_clksel_recalc,
  1471. };
  1472. static struct clk gpt6_ick = {
  1473. .name = "gpt6_ick",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &l4_ck,
  1476. .clkdm_name = "core_l4_clkdm",
  1477. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1478. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1479. .recalc = &followparent_recalc,
  1480. };
  1481. static struct clk gpt6_fck = {
  1482. .name = "gpt6_fck",
  1483. .ops = &clkops_omap2_dflt_wait,
  1484. .parent = &func_32k_ck,
  1485. .clkdm_name = "core_l4_clkdm",
  1486. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1487. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1488. .init = &omap2_init_clksel_parent,
  1489. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1490. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1491. .clksel = omap24xx_gpt_clksel,
  1492. .recalc = &omap2_clksel_recalc,
  1493. };
  1494. static struct clk gpt7_ick = {
  1495. .name = "gpt7_ick",
  1496. .ops = &clkops_omap2_dflt_wait,
  1497. .parent = &l4_ck,
  1498. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1499. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1500. .recalc = &followparent_recalc,
  1501. };
  1502. static struct clk gpt7_fck = {
  1503. .name = "gpt7_fck",
  1504. .ops = &clkops_omap2_dflt_wait,
  1505. .parent = &func_32k_ck,
  1506. .clkdm_name = "core_l4_clkdm",
  1507. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1508. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1509. .init = &omap2_init_clksel_parent,
  1510. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1511. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1512. .clksel = omap24xx_gpt_clksel,
  1513. .recalc = &omap2_clksel_recalc,
  1514. };
  1515. static struct clk gpt8_ick = {
  1516. .name = "gpt8_ick",
  1517. .ops = &clkops_omap2_dflt_wait,
  1518. .parent = &l4_ck,
  1519. .clkdm_name = "core_l4_clkdm",
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1521. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1522. .recalc = &followparent_recalc,
  1523. };
  1524. static struct clk gpt8_fck = {
  1525. .name = "gpt8_fck",
  1526. .ops = &clkops_omap2_dflt_wait,
  1527. .parent = &func_32k_ck,
  1528. .clkdm_name = "core_l4_clkdm",
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1530. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1531. .init = &omap2_init_clksel_parent,
  1532. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1533. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1534. .clksel = omap24xx_gpt_clksel,
  1535. .recalc = &omap2_clksel_recalc,
  1536. };
  1537. static struct clk gpt9_ick = {
  1538. .name = "gpt9_ick",
  1539. .ops = &clkops_omap2_dflt_wait,
  1540. .parent = &l4_ck,
  1541. .clkdm_name = "core_l4_clkdm",
  1542. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1543. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. static struct clk gpt9_fck = {
  1547. .name = "gpt9_fck",
  1548. .ops = &clkops_omap2_dflt_wait,
  1549. .parent = &func_32k_ck,
  1550. .clkdm_name = "core_l4_clkdm",
  1551. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1552. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1553. .init = &omap2_init_clksel_parent,
  1554. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1555. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1556. .clksel = omap24xx_gpt_clksel,
  1557. .recalc = &omap2_clksel_recalc,
  1558. };
  1559. static struct clk gpt10_ick = {
  1560. .name = "gpt10_ick",
  1561. .ops = &clkops_omap2_dflt_wait,
  1562. .parent = &l4_ck,
  1563. .clkdm_name = "core_l4_clkdm",
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1565. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk gpt10_fck = {
  1569. .name = "gpt10_fck",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .parent = &func_32k_ck,
  1572. .clkdm_name = "core_l4_clkdm",
  1573. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1574. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1575. .init = &omap2_init_clksel_parent,
  1576. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1577. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1578. .clksel = omap24xx_gpt_clksel,
  1579. .recalc = &omap2_clksel_recalc,
  1580. };
  1581. static struct clk gpt11_ick = {
  1582. .name = "gpt11_ick",
  1583. .ops = &clkops_omap2_dflt_wait,
  1584. .parent = &l4_ck,
  1585. .clkdm_name = "core_l4_clkdm",
  1586. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1587. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1588. .recalc = &followparent_recalc,
  1589. };
  1590. static struct clk gpt11_fck = {
  1591. .name = "gpt11_fck",
  1592. .ops = &clkops_omap2_dflt_wait,
  1593. .parent = &func_32k_ck,
  1594. .clkdm_name = "core_l4_clkdm",
  1595. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1596. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1597. .init = &omap2_init_clksel_parent,
  1598. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1599. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1600. .clksel = omap24xx_gpt_clksel,
  1601. .recalc = &omap2_clksel_recalc,
  1602. };
  1603. static struct clk gpt12_ick = {
  1604. .name = "gpt12_ick",
  1605. .ops = &clkops_omap2_dflt_wait,
  1606. .parent = &l4_ck,
  1607. .clkdm_name = "core_l4_clkdm",
  1608. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1609. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1610. .recalc = &followparent_recalc,
  1611. };
  1612. static struct clk gpt12_fck = {
  1613. .name = "gpt12_fck",
  1614. .ops = &clkops_omap2_dflt_wait,
  1615. .parent = &func_32k_ck,
  1616. .clkdm_name = "core_l4_clkdm",
  1617. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1618. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1619. .init = &omap2_init_clksel_parent,
  1620. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1621. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1622. .clksel = omap24xx_gpt_clksel,
  1623. .recalc = &omap2_clksel_recalc,
  1624. };
  1625. static struct clk mcbsp1_ick = {
  1626. .name = "mcbsp_ick",
  1627. .ops = &clkops_omap2_dflt_wait,
  1628. .id = 1,
  1629. .parent = &l4_ck,
  1630. .clkdm_name = "core_l4_clkdm",
  1631. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1632. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1633. .recalc = &followparent_recalc,
  1634. };
  1635. static struct clk mcbsp1_fck = {
  1636. .name = "mcbsp_fck",
  1637. .ops = &clkops_omap2_dflt_wait,
  1638. .id = 1,
  1639. .parent = &func_96m_ck,
  1640. .clkdm_name = "core_l4_clkdm",
  1641. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1642. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1643. .recalc = &followparent_recalc,
  1644. };
  1645. static struct clk mcbsp2_ick = {
  1646. .name = "mcbsp_ick",
  1647. .ops = &clkops_omap2_dflt_wait,
  1648. .id = 2,
  1649. .parent = &l4_ck,
  1650. .clkdm_name = "core_l4_clkdm",
  1651. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1652. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1653. .recalc = &followparent_recalc,
  1654. };
  1655. static struct clk mcbsp2_fck = {
  1656. .name = "mcbsp_fck",
  1657. .ops = &clkops_omap2_dflt_wait,
  1658. .id = 2,
  1659. .parent = &func_96m_ck,
  1660. .clkdm_name = "core_l4_clkdm",
  1661. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1662. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1663. .recalc = &followparent_recalc,
  1664. };
  1665. static struct clk mcbsp3_ick = {
  1666. .name = "mcbsp_ick",
  1667. .ops = &clkops_omap2_dflt_wait,
  1668. .id = 3,
  1669. .parent = &l4_ck,
  1670. .clkdm_name = "core_l4_clkdm",
  1671. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1672. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1673. .recalc = &followparent_recalc,
  1674. };
  1675. static struct clk mcbsp3_fck = {
  1676. .name = "mcbsp_fck",
  1677. .ops = &clkops_omap2_dflt_wait,
  1678. .id = 3,
  1679. .parent = &func_96m_ck,
  1680. .clkdm_name = "core_l4_clkdm",
  1681. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1682. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1683. .recalc = &followparent_recalc,
  1684. };
  1685. static struct clk mcbsp4_ick = {
  1686. .name = "mcbsp_ick",
  1687. .ops = &clkops_omap2_dflt_wait,
  1688. .id = 4,
  1689. .parent = &l4_ck,
  1690. .clkdm_name = "core_l4_clkdm",
  1691. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1692. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1693. .recalc = &followparent_recalc,
  1694. };
  1695. static struct clk mcbsp4_fck = {
  1696. .name = "mcbsp_fck",
  1697. .ops = &clkops_omap2_dflt_wait,
  1698. .id = 4,
  1699. .parent = &func_96m_ck,
  1700. .clkdm_name = "core_l4_clkdm",
  1701. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1702. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1703. .recalc = &followparent_recalc,
  1704. };
  1705. static struct clk mcbsp5_ick = {
  1706. .name = "mcbsp_ick",
  1707. .ops = &clkops_omap2_dflt_wait,
  1708. .id = 5,
  1709. .parent = &l4_ck,
  1710. .clkdm_name = "core_l4_clkdm",
  1711. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1712. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1713. .recalc = &followparent_recalc,
  1714. };
  1715. static struct clk mcbsp5_fck = {
  1716. .name = "mcbsp_fck",
  1717. .ops = &clkops_omap2_dflt_wait,
  1718. .id = 5,
  1719. .parent = &func_96m_ck,
  1720. .clkdm_name = "core_l4_clkdm",
  1721. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1722. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1723. .recalc = &followparent_recalc,
  1724. };
  1725. static struct clk mcspi1_ick = {
  1726. .name = "mcspi_ick",
  1727. .ops = &clkops_omap2_dflt_wait,
  1728. .id = 1,
  1729. .parent = &l4_ck,
  1730. .clkdm_name = "core_l4_clkdm",
  1731. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1732. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1733. .recalc = &followparent_recalc,
  1734. };
  1735. static struct clk mcspi1_fck = {
  1736. .name = "mcspi_fck",
  1737. .ops = &clkops_omap2_dflt_wait,
  1738. .id = 1,
  1739. .parent = &func_48m_ck,
  1740. .clkdm_name = "core_l4_clkdm",
  1741. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1742. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1743. .recalc = &followparent_recalc,
  1744. };
  1745. static struct clk mcspi2_ick = {
  1746. .name = "mcspi_ick",
  1747. .ops = &clkops_omap2_dflt_wait,
  1748. .id = 2,
  1749. .parent = &l4_ck,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1752. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1753. .recalc = &followparent_recalc,
  1754. };
  1755. static struct clk mcspi2_fck = {
  1756. .name = "mcspi_fck",
  1757. .ops = &clkops_omap2_dflt_wait,
  1758. .id = 2,
  1759. .parent = &func_48m_ck,
  1760. .clkdm_name = "core_l4_clkdm",
  1761. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1762. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1763. .recalc = &followparent_recalc,
  1764. };
  1765. static struct clk mcspi3_ick = {
  1766. .name = "mcspi_ick",
  1767. .ops = &clkops_omap2_dflt_wait,
  1768. .id = 3,
  1769. .parent = &l4_ck,
  1770. .clkdm_name = "core_l4_clkdm",
  1771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1772. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1773. .recalc = &followparent_recalc,
  1774. };
  1775. static struct clk mcspi3_fck = {
  1776. .name = "mcspi_fck",
  1777. .ops = &clkops_omap2_dflt_wait,
  1778. .id = 3,
  1779. .parent = &func_48m_ck,
  1780. .clkdm_name = "core_l4_clkdm",
  1781. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1782. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1783. .recalc = &followparent_recalc,
  1784. };
  1785. static struct clk uart1_ick = {
  1786. .name = "uart1_ick",
  1787. .ops = &clkops_omap2_dflt_wait,
  1788. .parent = &l4_ck,
  1789. .clkdm_name = "core_l4_clkdm",
  1790. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1791. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk uart1_fck = {
  1795. .name = "uart1_fck",
  1796. .ops = &clkops_omap2_dflt_wait,
  1797. .parent = &func_48m_ck,
  1798. .clkdm_name = "core_l4_clkdm",
  1799. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1800. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk uart2_ick = {
  1804. .name = "uart2_ick",
  1805. .ops = &clkops_omap2_dflt_wait,
  1806. .parent = &l4_ck,
  1807. .clkdm_name = "core_l4_clkdm",
  1808. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1809. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk uart2_fck = {
  1813. .name = "uart2_fck",
  1814. .ops = &clkops_omap2_dflt_wait,
  1815. .parent = &func_48m_ck,
  1816. .clkdm_name = "core_l4_clkdm",
  1817. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1818. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1819. .recalc = &followparent_recalc,
  1820. };
  1821. static struct clk uart3_ick = {
  1822. .name = "uart3_ick",
  1823. .ops = &clkops_omap2_dflt_wait,
  1824. .parent = &l4_ck,
  1825. .clkdm_name = "core_l4_clkdm",
  1826. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1827. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. static struct clk uart3_fck = {
  1831. .name = "uart3_fck",
  1832. .ops = &clkops_omap2_dflt_wait,
  1833. .parent = &func_48m_ck,
  1834. .clkdm_name = "core_l4_clkdm",
  1835. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1836. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1837. .recalc = &followparent_recalc,
  1838. };
  1839. static struct clk gpios_ick = {
  1840. .name = "gpios_ick",
  1841. .ops = &clkops_omap2_dflt_wait,
  1842. .parent = &l4_ck,
  1843. .clkdm_name = "core_l4_clkdm",
  1844. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1845. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. static struct clk gpios_fck = {
  1849. .name = "gpios_fck",
  1850. .ops = &clkops_omap2_dflt_wait,
  1851. .parent = &func_32k_ck,
  1852. .clkdm_name = "wkup_clkdm",
  1853. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1854. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1855. .recalc = &followparent_recalc,
  1856. };
  1857. static struct clk mpu_wdt_ick = {
  1858. .name = "mpu_wdt_ick",
  1859. .ops = &clkops_omap2_dflt_wait,
  1860. .parent = &l4_ck,
  1861. .clkdm_name = "core_l4_clkdm",
  1862. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1863. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk mpu_wdt_fck = {
  1867. .name = "mpu_wdt_fck",
  1868. .ops = &clkops_omap2_dflt_wait,
  1869. .parent = &func_32k_ck,
  1870. .clkdm_name = "wkup_clkdm",
  1871. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1872. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk sync_32k_ick = {
  1876. .name = "sync_32k_ick",
  1877. .ops = &clkops_omap2_dflt_wait,
  1878. .parent = &l4_ck,
  1879. .flags = ENABLE_ON_INIT,
  1880. .clkdm_name = "core_l4_clkdm",
  1881. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1882. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. static struct clk wdt1_ick = {
  1886. .name = "wdt1_ick",
  1887. .ops = &clkops_omap2_dflt_wait,
  1888. .parent = &l4_ck,
  1889. .clkdm_name = "core_l4_clkdm",
  1890. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1891. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1892. .recalc = &followparent_recalc,
  1893. };
  1894. static struct clk omapctrl_ick = {
  1895. .name = "omapctrl_ick",
  1896. .ops = &clkops_omap2_dflt_wait,
  1897. .parent = &l4_ck,
  1898. .flags = ENABLE_ON_INIT,
  1899. .clkdm_name = "core_l4_clkdm",
  1900. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1901. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. static struct clk icr_ick = {
  1905. .name = "icr_ick",
  1906. .ops = &clkops_omap2_dflt_wait,
  1907. .parent = &l4_ck,
  1908. .clkdm_name = "core_l4_clkdm",
  1909. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1910. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk cam_ick = {
  1914. .name = "cam_ick",
  1915. .ops = &clkops_omap2_dflt,
  1916. .parent = &l4_ck,
  1917. .clkdm_name = "core_l4_clkdm",
  1918. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1919. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1920. .recalc = &followparent_recalc,
  1921. };
  1922. /*
  1923. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1924. * split into two separate clocks, since the parent clocks are different
  1925. * and the clockdomains are also different.
  1926. */
  1927. static struct clk cam_fck = {
  1928. .name = "cam_fck",
  1929. .ops = &clkops_omap2_dflt,
  1930. .parent = &func_96m_ck,
  1931. .clkdm_name = "core_l3_clkdm",
  1932. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1933. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1934. .recalc = &followparent_recalc,
  1935. };
  1936. static struct clk mailboxes_ick = {
  1937. .name = "mailboxes_ick",
  1938. .ops = &clkops_omap2_dflt_wait,
  1939. .parent = &l4_ck,
  1940. .clkdm_name = "core_l4_clkdm",
  1941. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1942. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1943. .recalc = &followparent_recalc,
  1944. };
  1945. static struct clk wdt4_ick = {
  1946. .name = "wdt4_ick",
  1947. .ops = &clkops_omap2_dflt_wait,
  1948. .parent = &l4_ck,
  1949. .clkdm_name = "core_l4_clkdm",
  1950. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1951. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1952. .recalc = &followparent_recalc,
  1953. };
  1954. static struct clk wdt4_fck = {
  1955. .name = "wdt4_fck",
  1956. .ops = &clkops_omap2_dflt_wait,
  1957. .parent = &func_32k_ck,
  1958. .clkdm_name = "core_l4_clkdm",
  1959. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1960. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1961. .recalc = &followparent_recalc,
  1962. };
  1963. static struct clk wdt3_ick = {
  1964. .name = "wdt3_ick",
  1965. .ops = &clkops_omap2_dflt_wait,
  1966. .parent = &l4_ck,
  1967. .clkdm_name = "core_l4_clkdm",
  1968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1969. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. static struct clk wdt3_fck = {
  1973. .name = "wdt3_fck",
  1974. .ops = &clkops_omap2_dflt_wait,
  1975. .parent = &func_32k_ck,
  1976. .clkdm_name = "core_l4_clkdm",
  1977. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1978. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1979. .recalc = &followparent_recalc,
  1980. };
  1981. static struct clk mspro_ick = {
  1982. .name = "mspro_ick",
  1983. .ops = &clkops_omap2_dflt_wait,
  1984. .parent = &l4_ck,
  1985. .clkdm_name = "core_l4_clkdm",
  1986. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1987. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1988. .recalc = &followparent_recalc,
  1989. };
  1990. static struct clk mspro_fck = {
  1991. .name = "mspro_fck",
  1992. .ops = &clkops_omap2_dflt_wait,
  1993. .parent = &func_96m_ck,
  1994. .clkdm_name = "core_l4_clkdm",
  1995. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1996. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1997. .recalc = &followparent_recalc,
  1998. };
  1999. static struct clk mmc_ick = {
  2000. .name = "mmc_ick",
  2001. .ops = &clkops_omap2_dflt_wait,
  2002. .parent = &l4_ck,
  2003. .clkdm_name = "core_l4_clkdm",
  2004. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2005. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2006. .recalc = &followparent_recalc,
  2007. };
  2008. static struct clk mmc_fck = {
  2009. .name = "mmc_fck",
  2010. .ops = &clkops_omap2_dflt_wait,
  2011. .parent = &func_96m_ck,
  2012. .clkdm_name = "core_l4_clkdm",
  2013. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2014. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2015. .recalc = &followparent_recalc,
  2016. };
  2017. static struct clk fac_ick = {
  2018. .name = "fac_ick",
  2019. .ops = &clkops_omap2_dflt_wait,
  2020. .parent = &l4_ck,
  2021. .clkdm_name = "core_l4_clkdm",
  2022. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2023. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2024. .recalc = &followparent_recalc,
  2025. };
  2026. static struct clk fac_fck = {
  2027. .name = "fac_fck",
  2028. .ops = &clkops_omap2_dflt_wait,
  2029. .parent = &func_12m_ck,
  2030. .clkdm_name = "core_l4_clkdm",
  2031. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2032. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2033. .recalc = &followparent_recalc,
  2034. };
  2035. static struct clk eac_ick = {
  2036. .name = "eac_ick",
  2037. .ops = &clkops_omap2_dflt_wait,
  2038. .parent = &l4_ck,
  2039. .clkdm_name = "core_l4_clkdm",
  2040. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2041. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2042. .recalc = &followparent_recalc,
  2043. };
  2044. static struct clk eac_fck = {
  2045. .name = "eac_fck",
  2046. .ops = &clkops_omap2_dflt_wait,
  2047. .parent = &func_96m_ck,
  2048. .clkdm_name = "core_l4_clkdm",
  2049. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2050. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2051. .recalc = &followparent_recalc,
  2052. };
  2053. static struct clk hdq_ick = {
  2054. .name = "hdq_ick",
  2055. .ops = &clkops_omap2_dflt_wait,
  2056. .parent = &l4_ck,
  2057. .clkdm_name = "core_l4_clkdm",
  2058. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2059. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2060. .recalc = &followparent_recalc,
  2061. };
  2062. static struct clk hdq_fck = {
  2063. .name = "hdq_fck",
  2064. .ops = &clkops_omap2_dflt_wait,
  2065. .parent = &func_12m_ck,
  2066. .clkdm_name = "core_l4_clkdm",
  2067. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2068. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2069. .recalc = &followparent_recalc,
  2070. };
  2071. static struct clk i2c2_ick = {
  2072. .name = "i2c_ick",
  2073. .ops = &clkops_omap2_dflt_wait,
  2074. .id = 2,
  2075. .parent = &l4_ck,
  2076. .clkdm_name = "core_l4_clkdm",
  2077. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2078. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2079. .recalc = &followparent_recalc,
  2080. };
  2081. static struct clk i2c2_fck = {
  2082. .name = "i2c_fck",
  2083. .ops = &clkops_omap2_dflt_wait,
  2084. .id = 2,
  2085. .parent = &func_12m_ck,
  2086. .clkdm_name = "core_l4_clkdm",
  2087. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2088. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2089. .recalc = &followparent_recalc,
  2090. };
  2091. static struct clk i2chs2_fck = {
  2092. .name = "i2c_fck",
  2093. .ops = &clkops_omap2_dflt_wait,
  2094. .id = 2,
  2095. .parent = &func_96m_ck,
  2096. .clkdm_name = "core_l4_clkdm",
  2097. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2098. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  2099. .recalc = &followparent_recalc,
  2100. };
  2101. static struct clk i2c1_ick = {
  2102. .name = "i2c_ick",
  2103. .ops = &clkops_omap2_dflt_wait,
  2104. .id = 1,
  2105. .parent = &l4_ck,
  2106. .clkdm_name = "core_l4_clkdm",
  2107. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2108. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2109. .recalc = &followparent_recalc,
  2110. };
  2111. static struct clk i2c1_fck = {
  2112. .name = "i2c_fck",
  2113. .ops = &clkops_omap2_dflt_wait,
  2114. .id = 1,
  2115. .parent = &func_12m_ck,
  2116. .clkdm_name = "core_l4_clkdm",
  2117. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2118. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2119. .recalc = &followparent_recalc,
  2120. };
  2121. static struct clk i2chs1_fck = {
  2122. .name = "i2c_fck",
  2123. .ops = &clkops_omap2_dflt_wait,
  2124. .id = 1,
  2125. .parent = &func_96m_ck,
  2126. .clkdm_name = "core_l4_clkdm",
  2127. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2128. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2129. .recalc = &followparent_recalc,
  2130. };
  2131. static struct clk gpmc_fck = {
  2132. .name = "gpmc_fck",
  2133. .ops = &clkops_null, /* RMK: missing? */
  2134. .parent = &core_l3_ck,
  2135. .flags = ENABLE_ON_INIT,
  2136. .clkdm_name = "core_l3_clkdm",
  2137. .recalc = &followparent_recalc,
  2138. };
  2139. static struct clk sdma_fck = {
  2140. .name = "sdma_fck",
  2141. .ops = &clkops_null, /* RMK: missing? */
  2142. .parent = &core_l3_ck,
  2143. .clkdm_name = "core_l3_clkdm",
  2144. .recalc = &followparent_recalc,
  2145. };
  2146. static struct clk sdma_ick = {
  2147. .name = "sdma_ick",
  2148. .ops = &clkops_null, /* RMK: missing? */
  2149. .parent = &l4_ck,
  2150. .clkdm_name = "core_l3_clkdm",
  2151. .recalc = &followparent_recalc,
  2152. };
  2153. static struct clk vlynq_ick = {
  2154. .name = "vlynq_ick",
  2155. .ops = &clkops_omap2_dflt_wait,
  2156. .parent = &core_l3_ck,
  2157. .clkdm_name = "core_l3_clkdm",
  2158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2159. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2160. .recalc = &followparent_recalc,
  2161. };
  2162. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2163. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2164. { .div = 0 }
  2165. };
  2166. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2167. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2168. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2169. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2170. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2171. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2172. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2173. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2174. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2175. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2176. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2177. { .div = 0 }
  2178. };
  2179. static const struct clksel vlynq_fck_clksel[] = {
  2180. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2181. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2182. { .parent = NULL }
  2183. };
  2184. static struct clk vlynq_fck = {
  2185. .name = "vlynq_fck",
  2186. .ops = &clkops_omap2_dflt_wait,
  2187. .parent = &func_96m_ck,
  2188. .flags = DELAYED_APP,
  2189. .clkdm_name = "core_l3_clkdm",
  2190. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2191. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2192. .init = &omap2_init_clksel_parent,
  2193. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2194. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2195. .clksel = vlynq_fck_clksel,
  2196. .recalc = &omap2_clksel_recalc,
  2197. .round_rate = &omap2_clksel_round_rate,
  2198. .set_rate = &omap2_clksel_set_rate
  2199. };
  2200. static struct clk sdrc_ick = {
  2201. .name = "sdrc_ick",
  2202. .ops = &clkops_omap2_dflt_wait,
  2203. .parent = &l4_ck,
  2204. .flags = ENABLE_ON_INIT,
  2205. .clkdm_name = "core_l4_clkdm",
  2206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2207. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2208. .recalc = &followparent_recalc,
  2209. };
  2210. static struct clk des_ick = {
  2211. .name = "des_ick",
  2212. .ops = &clkops_omap2_dflt_wait,
  2213. .parent = &l4_ck,
  2214. .clkdm_name = "core_l4_clkdm",
  2215. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2216. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2217. .recalc = &followparent_recalc,
  2218. };
  2219. static struct clk sha_ick = {
  2220. .name = "sha_ick",
  2221. .ops = &clkops_omap2_dflt_wait,
  2222. .parent = &l4_ck,
  2223. .clkdm_name = "core_l4_clkdm",
  2224. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2225. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2226. .recalc = &followparent_recalc,
  2227. };
  2228. static struct clk rng_ick = {
  2229. .name = "rng_ick",
  2230. .ops = &clkops_omap2_dflt_wait,
  2231. .parent = &l4_ck,
  2232. .clkdm_name = "core_l4_clkdm",
  2233. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2234. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2235. .recalc = &followparent_recalc,
  2236. };
  2237. static struct clk aes_ick = {
  2238. .name = "aes_ick",
  2239. .ops = &clkops_omap2_dflt_wait,
  2240. .parent = &l4_ck,
  2241. .clkdm_name = "core_l4_clkdm",
  2242. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2243. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2244. .recalc = &followparent_recalc,
  2245. };
  2246. static struct clk pka_ick = {
  2247. .name = "pka_ick",
  2248. .ops = &clkops_omap2_dflt_wait,
  2249. .parent = &l4_ck,
  2250. .clkdm_name = "core_l4_clkdm",
  2251. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2252. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2253. .recalc = &followparent_recalc,
  2254. };
  2255. static struct clk usb_fck = {
  2256. .name = "usb_fck",
  2257. .ops = &clkops_omap2_dflt_wait,
  2258. .parent = &func_48m_ck,
  2259. .clkdm_name = "core_l3_clkdm",
  2260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2261. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2262. .recalc = &followparent_recalc,
  2263. };
  2264. static struct clk usbhs_ick = {
  2265. .name = "usbhs_ick",
  2266. .ops = &clkops_omap2_dflt_wait,
  2267. .parent = &core_l3_ck,
  2268. .clkdm_name = "core_l3_clkdm",
  2269. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2270. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2271. .recalc = &followparent_recalc,
  2272. };
  2273. static struct clk mmchs1_ick = {
  2274. .name = "mmchs_ick",
  2275. .ops = &clkops_omap2_dflt_wait,
  2276. .parent = &l4_ck,
  2277. .clkdm_name = "core_l4_clkdm",
  2278. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2279. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2280. .recalc = &followparent_recalc,
  2281. };
  2282. static struct clk mmchs1_fck = {
  2283. .name = "mmchs_fck",
  2284. .ops = &clkops_omap2_dflt_wait,
  2285. .parent = &func_96m_ck,
  2286. .clkdm_name = "core_l3_clkdm",
  2287. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2288. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2289. .recalc = &followparent_recalc,
  2290. };
  2291. static struct clk mmchs2_ick = {
  2292. .name = "mmchs_ick",
  2293. .ops = &clkops_omap2_dflt_wait,
  2294. .id = 1,
  2295. .parent = &l4_ck,
  2296. .clkdm_name = "core_l4_clkdm",
  2297. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2298. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2299. .recalc = &followparent_recalc,
  2300. };
  2301. static struct clk mmchs2_fck = {
  2302. .name = "mmchs_fck",
  2303. .ops = &clkops_omap2_dflt_wait,
  2304. .id = 1,
  2305. .parent = &func_96m_ck,
  2306. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2307. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2308. .recalc = &followparent_recalc,
  2309. };
  2310. static struct clk gpio5_ick = {
  2311. .name = "gpio5_ick",
  2312. .ops = &clkops_omap2_dflt_wait,
  2313. .parent = &l4_ck,
  2314. .clkdm_name = "core_l4_clkdm",
  2315. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2316. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2317. .recalc = &followparent_recalc,
  2318. };
  2319. static struct clk gpio5_fck = {
  2320. .name = "gpio5_fck",
  2321. .ops = &clkops_omap2_dflt_wait,
  2322. .parent = &func_32k_ck,
  2323. .clkdm_name = "core_l4_clkdm",
  2324. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2325. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2326. .recalc = &followparent_recalc,
  2327. };
  2328. static struct clk mdm_intc_ick = {
  2329. .name = "mdm_intc_ick",
  2330. .ops = &clkops_omap2_dflt_wait,
  2331. .parent = &l4_ck,
  2332. .clkdm_name = "core_l4_clkdm",
  2333. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2334. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2335. .recalc = &followparent_recalc,
  2336. };
  2337. static struct clk mmchsdb1_fck = {
  2338. .name = "mmchsdb_fck",
  2339. .ops = &clkops_omap2_dflt_wait,
  2340. .parent = &func_32k_ck,
  2341. .clkdm_name = "core_l4_clkdm",
  2342. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2343. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2344. .recalc = &followparent_recalc,
  2345. };
  2346. static struct clk mmchsdb2_fck = {
  2347. .name = "mmchsdb_fck",
  2348. .ops = &clkops_omap2_dflt_wait,
  2349. .id = 1,
  2350. .parent = &func_32k_ck,
  2351. .clkdm_name = "core_l4_clkdm",
  2352. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2353. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2354. .recalc = &followparent_recalc,
  2355. };
  2356. /*
  2357. * This clock is a composite clock which does entire set changes then
  2358. * forces a rebalance. It keys on the MPU speed, but it really could
  2359. * be any key speed part of a set in the rate table.
  2360. *
  2361. * to really change a set, you need memory table sets which get changed
  2362. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2363. * having low level display recalc's won't work... this is why dpm notifiers
  2364. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2365. * the bus.
  2366. *
  2367. * This clock should have no parent. It embodies the entire upper level
  2368. * active set. A parent will mess up some of the init also.
  2369. */
  2370. static struct clk virt_prcm_set = {
  2371. .name = "virt_prcm_set",
  2372. .ops = &clkops_null,
  2373. .flags = DELAYED_APP,
  2374. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2375. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2376. .set_rate = &omap2_select_table_rate,
  2377. .round_rate = &omap2_round_to_table_rate,
  2378. };
  2379. #endif