makefiles.txt 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. Linux Kernel Makefiles
  2. This document describes the Linux kernel Makefiles.
  3. === Table of Contents
  4. === 1 Overview
  5. === 2 Who does what
  6. === 3 The kbuild files
  7. --- 3.1 Goal definitions
  8. --- 3.2 Built-in object goals - obj-y
  9. --- 3.3 Loadable module goals - obj-m
  10. --- 3.4 Objects which export symbols
  11. --- 3.5 Library file goals - lib-y
  12. --- 3.6 Descending down in directories
  13. --- 3.7 Compilation flags
  14. --- 3.8 Command line dependency
  15. --- 3.9 Dependency tracking
  16. --- 3.10 Special Rules
  17. --- 3.11 $(CC) support functions
  18. === 4 Host Program support
  19. --- 4.1 Simple Host Program
  20. --- 4.2 Composite Host Programs
  21. --- 4.3 Defining shared libraries
  22. --- 4.4 Using C++ for host programs
  23. --- 4.5 Controlling compiler options for host programs
  24. --- 4.6 When host programs are actually built
  25. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  26. === 5 Kbuild clean infrastructure
  27. === 6 Architecture Makefiles
  28. --- 6.1 Set variables to tweak the build to the architecture
  29. --- 6.2 Add prerequisites to archprepare:
  30. --- 6.3 List directories to visit when descending
  31. --- 6.4 Architecture-specific boot images
  32. --- 6.5 Building non-kbuild targets
  33. --- 6.6 Commands useful for building a boot image
  34. --- 6.7 Custom kbuild commands
  35. --- 6.8 Preprocessing linker scripts
  36. === 7 Kbuild syntax for exported headers
  37. --- 7.1 header-y
  38. --- 7.2 objhdr-y
  39. --- 7.3 destination-y
  40. --- 7.4 unifdef-y (deprecated)
  41. === 8 Kbuild Variables
  42. === 9 Makefile language
  43. === 10 Credits
  44. === 11 TODO
  45. === 1 Overview
  46. The Makefiles have five parts:
  47. Makefile the top Makefile.
  48. .config the kernel configuration file.
  49. arch/$(ARCH)/Makefile the arch Makefile.
  50. scripts/Makefile.* common rules etc. for all kbuild Makefiles.
  51. kbuild Makefiles there are about 500 of these.
  52. The top Makefile reads the .config file, which comes from the kernel
  53. configuration process.
  54. The top Makefile is responsible for building two major products: vmlinux
  55. (the resident kernel image) and modules (any module files).
  56. It builds these goals by recursively descending into the subdirectories of
  57. the kernel source tree.
  58. The list of subdirectories which are visited depends upon the kernel
  59. configuration. The top Makefile textually includes an arch Makefile
  60. with the name arch/$(ARCH)/Makefile. The arch Makefile supplies
  61. architecture-specific information to the top Makefile.
  62. Each subdirectory has a kbuild Makefile which carries out the commands
  63. passed down from above. The kbuild Makefile uses information from the
  64. .config file to construct various file lists used by kbuild to build
  65. any built-in or modular targets.
  66. scripts/Makefile.* contains all the definitions/rules etc. that
  67. are used to build the kernel based on the kbuild makefiles.
  68. === 2 Who does what
  69. People have four different relationships with the kernel Makefiles.
  70. *Users* are people who build kernels. These people type commands such as
  71. "make menuconfig" or "make". They usually do not read or edit
  72. any kernel Makefiles (or any other source files).
  73. *Normal developers* are people who work on features such as device
  74. drivers, file systems, and network protocols. These people need to
  75. maintain the kbuild Makefiles for the subsystem they are
  76. working on. In order to do this effectively, they need some overall
  77. knowledge about the kernel Makefiles, plus detailed knowledge about the
  78. public interface for kbuild.
  79. *Arch developers* are people who work on an entire architecture, such
  80. as sparc or ia64. Arch developers need to know about the arch Makefile
  81. as well as kbuild Makefiles.
  82. *Kbuild developers* are people who work on the kernel build system itself.
  83. These people need to know about all aspects of the kernel Makefiles.
  84. This document is aimed towards normal developers and arch developers.
  85. === 3 The kbuild files
  86. Most Makefiles within the kernel are kbuild Makefiles that use the
  87. kbuild infrastructure. This chapter introduces the syntax used in the
  88. kbuild makefiles.
  89. The preferred name for the kbuild files are 'Makefile' but 'Kbuild' can
  90. be used and if both a 'Makefile' and a 'Kbuild' file exists, then the 'Kbuild'
  91. file will be used.
  92. Section 3.1 "Goal definitions" is a quick intro, further chapters provide
  93. more details, with real examples.
  94. --- 3.1 Goal definitions
  95. Goal definitions are the main part (heart) of the kbuild Makefile.
  96. These lines define the files to be built, any special compilation
  97. options, and any subdirectories to be entered recursively.
  98. The most simple kbuild makefile contains one line:
  99. Example:
  100. obj-y += foo.o
  101. This tells kbuild that there is one object in that directory, named
  102. foo.o. foo.o will be built from foo.c or foo.S.
  103. If foo.o shall be built as a module, the variable obj-m is used.
  104. Therefore the following pattern is often used:
  105. Example:
  106. obj-$(CONFIG_FOO) += foo.o
  107. $(CONFIG_FOO) evaluates to either y (for built-in) or m (for module).
  108. If CONFIG_FOO is neither y nor m, then the file will not be compiled
  109. nor linked.
  110. --- 3.2 Built-in object goals - obj-y
  111. The kbuild Makefile specifies object files for vmlinux
  112. in the $(obj-y) lists. These lists depend on the kernel
  113. configuration.
  114. Kbuild compiles all the $(obj-y) files. It then calls
  115. "$(LD) -r" to merge these files into one built-in.o file.
  116. built-in.o is later linked into vmlinux by the parent Makefile.
  117. The order of files in $(obj-y) is significant. Duplicates in
  118. the lists are allowed: the first instance will be linked into
  119. built-in.o and succeeding instances will be ignored.
  120. Link order is significant, because certain functions
  121. (module_init() / __initcall) will be called during boot in the
  122. order they appear. So keep in mind that changing the link
  123. order may e.g. change the order in which your SCSI
  124. controllers are detected, and thus your disks are renumbered.
  125. Example:
  126. #drivers/isdn/i4l/Makefile
  127. # Makefile for the kernel ISDN subsystem and device drivers.
  128. # Each configuration option enables a list of files.
  129. obj-$(CONFIG_ISDN) += isdn.o
  130. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  131. --- 3.3 Loadable module goals - obj-m
  132. $(obj-m) specify object files which are built as loadable
  133. kernel modules.
  134. A module may be built from one source file or several source
  135. files. In the case of one source file, the kbuild makefile
  136. simply adds the file to $(obj-m).
  137. Example:
  138. #drivers/isdn/i4l/Makefile
  139. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  140. Note: In this example $(CONFIG_ISDN_PPP_BSDCOMP) evaluates to 'm'
  141. If a kernel module is built from several source files, you specify
  142. that you want to build a module in the same way as above.
  143. Kbuild needs to know which the parts that you want to build your
  144. module from, so you have to tell it by setting an
  145. $(<module_name>-objs) variable.
  146. Example:
  147. #drivers/isdn/i4l/Makefile
  148. obj-$(CONFIG_ISDN) += isdn.o
  149. isdn-objs := isdn_net_lib.o isdn_v110.o isdn_common.o
  150. In this example, the module name will be isdn.o. Kbuild will
  151. compile the objects listed in $(isdn-objs) and then run
  152. "$(LD) -r" on the list of these files to generate isdn.o.
  153. Kbuild recognises objects used for composite objects by the suffix
  154. -objs, and the suffix -y. This allows the Makefiles to use
  155. the value of a CONFIG_ symbol to determine if an object is part
  156. of a composite object.
  157. Example:
  158. #fs/ext2/Makefile
  159. obj-$(CONFIG_EXT2_FS) += ext2.o
  160. ext2-y := balloc.o bitmap.o
  161. ext2-$(CONFIG_EXT2_FS_XATTR) += xattr.o
  162. In this example, xattr.o is only part of the composite object
  163. ext2.o if $(CONFIG_EXT2_FS_XATTR) evaluates to 'y'.
  164. Note: Of course, when you are building objects into the kernel,
  165. the syntax above will also work. So, if you have CONFIG_EXT2_FS=y,
  166. kbuild will build an ext2.o file for you out of the individual
  167. parts and then link this into built-in.o, as you would expect.
  168. --- 3.4 Objects which export symbols
  169. No special notation is required in the makefiles for
  170. modules exporting symbols.
  171. --- 3.5 Library file goals - lib-y
  172. Objects listed with obj-* are used for modules, or
  173. combined in a built-in.o for that specific directory.
  174. There is also the possibility to list objects that will
  175. be included in a library, lib.a.
  176. All objects listed with lib-y are combined in a single
  177. library for that directory.
  178. Objects that are listed in obj-y and additionally listed in
  179. lib-y will not be included in the library, since they will
  180. be accessible anyway.
  181. For consistency, objects listed in lib-m will be included in lib.a.
  182. Note that the same kbuild makefile may list files to be built-in
  183. and to be part of a library. Therefore the same directory
  184. may contain both a built-in.o and a lib.a file.
  185. Example:
  186. #arch/i386/lib/Makefile
  187. lib-y := checksum.o delay.o
  188. This will create a library lib.a based on checksum.o and delay.o.
  189. For kbuild to actually recognize that there is a lib.a being built,
  190. the directory shall be listed in libs-y.
  191. See also "6.3 List directories to visit when descending".
  192. Use of lib-y is normally restricted to lib/ and arch/*/lib.
  193. --- 3.6 Descending down in directories
  194. A Makefile is only responsible for building objects in its own
  195. directory. Files in subdirectories should be taken care of by
  196. Makefiles in these subdirs. The build system will automatically
  197. invoke make recursively in subdirectories, provided you let it know of
  198. them.
  199. To do so, obj-y and obj-m are used.
  200. ext2 lives in a separate directory, and the Makefile present in fs/
  201. tells kbuild to descend down using the following assignment.
  202. Example:
  203. #fs/Makefile
  204. obj-$(CONFIG_EXT2_FS) += ext2/
  205. If CONFIG_EXT2_FS is set to either 'y' (built-in) or 'm' (modular)
  206. the corresponding obj- variable will be set, and kbuild will descend
  207. down in the ext2 directory.
  208. Kbuild only uses this information to decide that it needs to visit
  209. the directory, it is the Makefile in the subdirectory that
  210. specifies what is modules and what is built-in.
  211. It is good practice to use a CONFIG_ variable when assigning directory
  212. names. This allows kbuild to totally skip the directory if the
  213. corresponding CONFIG_ option is neither 'y' nor 'm'.
  214. --- 3.7 Compilation flags
  215. ccflags-y, asflags-y and ldflags-y
  216. The three flags listed above applies only to the kbuild makefile
  217. where they are assigned. They are used for all the normal
  218. cc, as and ld invocation happenign during a recursive build.
  219. Note: Flags with the same behaviour were previously named:
  220. EXTRA_CFLAGS, EXTRA_AFLAGS and EXTRA_LDFLAGS.
  221. They are yet supported but their use are deprecated.
  222. ccflags-y specifies options for compiling C files with $(CC).
  223. Example:
  224. # drivers/sound/emu10k1/Makefile
  225. ccflags-y += -I$(obj)
  226. ccflags-$(DEBUG) += -DEMU10K1_DEBUG
  227. This variable is necessary because the top Makefile owns the
  228. variable $(KBUILD_CFLAGS) and uses it for compilation flags for the
  229. entire tree.
  230. asflags-y is a similar string for per-directory options
  231. when compiling assembly language source.
  232. Example:
  233. #arch/x86_64/kernel/Makefile
  234. asflags-y := -traditional
  235. ldflags-y is a string for per-directory options to $(LD).
  236. Example:
  237. #arch/m68k/fpsp040/Makefile
  238. ldflags-y := -x
  239. CFLAGS_$@, AFLAGS_$@
  240. CFLAGS_$@ and AFLAGS_$@ only apply to commands in current
  241. kbuild makefile.
  242. $(CFLAGS_$@) specifies per-file options for $(CC). The $@
  243. part has a literal value which specifies the file that it is for.
  244. Example:
  245. # drivers/scsi/Makefile
  246. CFLAGS_aha152x.o = -DAHA152X_STAT -DAUTOCONF
  247. CFLAGS_gdth.o = # -DDEBUG_GDTH=2 -D__SERIAL__ -D__COM2__ \
  248. -DGDTH_STATISTICS
  249. CFLAGS_seagate.o = -DARBITRATE -DPARITY -DSEAGATE_USE_ASM
  250. These three lines specify compilation flags for aha152x.o,
  251. gdth.o, and seagate.o
  252. $(AFLAGS_$@) is a similar feature for source files in assembly
  253. languages.
  254. Example:
  255. # arch/arm/kernel/Makefile
  256. AFLAGS_head-armv.o := -DTEXTADDR=$(TEXTADDR) -traditional
  257. AFLAGS_head-armo.o := -DTEXTADDR=$(TEXTADDR) -traditional
  258. --- 3.9 Dependency tracking
  259. Kbuild tracks dependencies on the following:
  260. 1) All prerequisite files (both *.c and *.h)
  261. 2) CONFIG_ options used in all prerequisite files
  262. 3) Command-line used to compile target
  263. Thus, if you change an option to $(CC) all affected files will
  264. be re-compiled.
  265. --- 3.10 Special Rules
  266. Special rules are used when the kbuild infrastructure does
  267. not provide the required support. A typical example is
  268. header files generated during the build process.
  269. Another example are the architecture-specific Makefiles which
  270. need special rules to prepare boot images etc.
  271. Special rules are written as normal Make rules.
  272. Kbuild is not executing in the directory where the Makefile is
  273. located, so all special rules shall provide a relative
  274. path to prerequisite files and target files.
  275. Two variables are used when defining special rules:
  276. $(src)
  277. $(src) is a relative path which points to the directory
  278. where the Makefile is located. Always use $(src) when
  279. referring to files located in the src tree.
  280. $(obj)
  281. $(obj) is a relative path which points to the directory
  282. where the target is saved. Always use $(obj) when
  283. referring to generated files.
  284. Example:
  285. #drivers/scsi/Makefile
  286. $(obj)/53c8xx_d.h: $(src)/53c7,8xx.scr $(src)/script_asm.pl
  287. $(CPP) -DCHIP=810 - < $< | ... $(src)/script_asm.pl
  288. This is a special rule, following the normal syntax
  289. required by make.
  290. The target file depends on two prerequisite files. References
  291. to the target file are prefixed with $(obj), references
  292. to prerequisites are referenced with $(src) (because they are not
  293. generated files).
  294. $(kecho)
  295. echoing information to user in a rule is often a good practice
  296. but when execution "make -s" one does not expect to see any output
  297. except for warnings/errors.
  298. To support this kbuild define $(kecho) which will echo out the
  299. text following $(kecho) to stdout except if "make -s" is used.
  300. Example:
  301. #arch/blackfin/boot/Makefile
  302. $(obj)/vmImage: $(obj)/vmlinux.gz
  303. $(call if_changed,uimage)
  304. @$(kecho) 'Kernel: $@ is ready'
  305. --- 3.11 $(CC) support functions
  306. The kernel may be built with several different versions of
  307. $(CC), each supporting a unique set of features and options.
  308. kbuild provide basic support to check for valid options for $(CC).
  309. $(CC) is usually the gcc compiler, but other alternatives are
  310. available.
  311. as-option
  312. as-option is used to check if $(CC) -- when used to compile
  313. assembler (*.S) files -- supports the given option. An optional
  314. second option may be specified if the first option is not supported.
  315. Example:
  316. #arch/sh/Makefile
  317. cflags-y += $(call as-option,-Wa$(comma)-isa=$(isa-y),)
  318. In the above example, cflags-y will be assigned the option
  319. -Wa$(comma)-isa=$(isa-y) if it is supported by $(CC).
  320. The second argument is optional, and if supplied will be used
  321. if first argument is not supported.
  322. ld-option
  323. ld-option is used to check if $(CC) when used to link object files
  324. supports the given option. An optional second option may be
  325. specified if first option are not supported.
  326. Example:
  327. #arch/i386/kernel/Makefile
  328. vsyscall-flags += $(call ld-option, -Wl$(comma)--hash-style=sysv)
  329. In the above example, vsyscall-flags will be assigned the option
  330. -Wl$(comma)--hash-style=sysv if it is supported by $(CC).
  331. The second argument is optional, and if supplied will be used
  332. if first argument is not supported.
  333. as-instr
  334. as-instr checks if the assembler reports a specific instruction
  335. and then outputs either option1 or option2
  336. C escapes are supported in the test instruction
  337. Note: as-instr-option uses KBUILD_AFLAGS for $(AS) options
  338. cc-option
  339. cc-option is used to check if $(CC) supports a given option, and not
  340. supported to use an optional second option.
  341. Example:
  342. #arch/i386/Makefile
  343. cflags-y += $(call cc-option,-march=pentium-mmx,-march=i586)
  344. In the above example, cflags-y will be assigned the option
  345. -march=pentium-mmx if supported by $(CC), otherwise -march=i586.
  346. The second argument to cc-option is optional, and if omitted,
  347. cflags-y will be assigned no value if first option is not supported.
  348. Note: cc-option uses KBUILD_CFLAGS for $(CC) options
  349. cc-option-yn
  350. cc-option-yn is used to check if gcc supports a given option
  351. and return 'y' if supported, otherwise 'n'.
  352. Example:
  353. #arch/ppc/Makefile
  354. biarch := $(call cc-option-yn, -m32)
  355. aflags-$(biarch) += -a32
  356. cflags-$(biarch) += -m32
  357. In the above example, $(biarch) is set to y if $(CC) supports the -m32
  358. option. When $(biarch) equals 'y', the expanded variables $(aflags-y)
  359. and $(cflags-y) will be assigned the values -a32 and -m32,
  360. respectively.
  361. Note: cc-option-yn uses KBUILD_CFLAGS for $(CC) options
  362. cc-option-align
  363. gcc versions >= 3.0 changed the type of options used to specify
  364. alignment of functions, loops etc. $(cc-option-align), when used
  365. as prefix to the align options, will select the right prefix:
  366. gcc < 3.00
  367. cc-option-align = -malign
  368. gcc >= 3.00
  369. cc-option-align = -falign
  370. Example:
  371. KBUILD_CFLAGS += $(cc-option-align)-functions=4
  372. In the above example, the option -falign-functions=4 is used for
  373. gcc >= 3.00. For gcc < 3.00, -malign-functions=4 is used.
  374. Note: cc-option-align uses KBUILD_CFLAGS for $(CC) options
  375. cc-version
  376. cc-version returns a numerical version of the $(CC) compiler version.
  377. The format is <major><minor> where both are two digits. So for example
  378. gcc 3.41 would return 0341.
  379. cc-version is useful when a specific $(CC) version is faulty in one
  380. area, for example -mregparm=3 was broken in some gcc versions
  381. even though the option was accepted by gcc.
  382. Example:
  383. #arch/i386/Makefile
  384. cflags-y += $(shell \
  385. if [ $(call cc-version) -ge 0300 ] ; then \
  386. echo "-mregparm=3"; fi ;)
  387. In the above example, -mregparm=3 is only used for gcc version greater
  388. than or equal to gcc 3.0.
  389. cc-ifversion
  390. cc-ifversion tests the version of $(CC) and equals last argument if
  391. version expression is true.
  392. Example:
  393. #fs/reiserfs/Makefile
  394. ccflags-y := $(call cc-ifversion, -lt, 0402, -O1)
  395. In this example, ccflags-y will be assigned the value -O1 if the
  396. $(CC) version is less than 4.2.
  397. cc-ifversion takes all the shell operators:
  398. -eq, -ne, -lt, -le, -gt, and -ge
  399. The third parameter may be a text as in this example, but it may also
  400. be an expanded variable or a macro.
  401. cc-fullversion
  402. cc-fullversion is useful when the exact version of gcc is needed.
  403. One typical use-case is when a specific GCC version is broken.
  404. cc-fullversion points out a more specific version than cc-version does.
  405. Example:
  406. #arch/powerpc/Makefile
  407. $(Q)if test "$(call cc-fullversion)" = "040200" ; then \
  408. echo -n '*** GCC-4.2.0 cannot compile the 64-bit powerpc ' ; \
  409. false ; \
  410. fi
  411. In this example for a specific GCC version the build will error out explaining
  412. to the user why it stops.
  413. cc-cross-prefix
  414. cc-cross-prefix is used to check if there exists a $(CC) in path with
  415. one of the listed prefixes. The first prefix where there exist a
  416. prefix$(CC) in the PATH is returned - and if no prefix$(CC) is found
  417. then nothing is returned.
  418. Additional prefixes are separated by a single space in the
  419. call of cc-cross-prefix.
  420. This functionality is useful for architecture Makefiles that try
  421. to set CROSS_COMPILE to well-known values but may have several
  422. values to select between.
  423. It is recommended only to try to set CROSS_COMPILE if it is a cross
  424. build (host arch is different from target arch). And if CROSS_COMPILE
  425. is already set then leave it with the old value.
  426. Example:
  427. #arch/m68k/Makefile
  428. ifneq ($(SUBARCH),$(ARCH))
  429. ifeq ($(CROSS_COMPILE),)
  430. CROSS_COMPILE := $(call cc-cross-prefix, m68k-linux-gnu-)
  431. endif
  432. endif
  433. === 4 Host Program support
  434. Kbuild supports building executables on the host for use during the
  435. compilation stage.
  436. Two steps are required in order to use a host executable.
  437. The first step is to tell kbuild that a host program exists. This is
  438. done utilising the variable hostprogs-y.
  439. The second step is to add an explicit dependency to the executable.
  440. This can be done in two ways. Either add the dependency in a rule,
  441. or utilise the variable $(always).
  442. Both possibilities are described in the following.
  443. --- 4.1 Simple Host Program
  444. In some cases there is a need to compile and run a program on the
  445. computer where the build is running.
  446. The following line tells kbuild that the program bin2hex shall be
  447. built on the build host.
  448. Example:
  449. hostprogs-y := bin2hex
  450. Kbuild assumes in the above example that bin2hex is made from a single
  451. c-source file named bin2hex.c located in the same directory as
  452. the Makefile.
  453. --- 4.2 Composite Host Programs
  454. Host programs can be made up based on composite objects.
  455. The syntax used to define composite objects for host programs is
  456. similar to the syntax used for kernel objects.
  457. $(<executable>-objs) lists all objects used to link the final
  458. executable.
  459. Example:
  460. #scripts/lxdialog/Makefile
  461. hostprogs-y := lxdialog
  462. lxdialog-objs := checklist.o lxdialog.o
  463. Objects with extension .o are compiled from the corresponding .c
  464. files. In the above example, checklist.c is compiled to checklist.o
  465. and lxdialog.c is compiled to lxdialog.o.
  466. Finally, the two .o files are linked to the executable, lxdialog.
  467. Note: The syntax <executable>-y is not permitted for host-programs.
  468. --- 4.3 Defining shared libraries
  469. Objects with extension .so are considered shared libraries, and
  470. will be compiled as position independent objects.
  471. Kbuild provides support for shared libraries, but the usage
  472. shall be restricted.
  473. In the following example the libkconfig.so shared library is used
  474. to link the executable conf.
  475. Example:
  476. #scripts/kconfig/Makefile
  477. hostprogs-y := conf
  478. conf-objs := conf.o libkconfig.so
  479. libkconfig-objs := expr.o type.o
  480. Shared libraries always require a corresponding -objs line, and
  481. in the example above the shared library libkconfig is composed by
  482. the two objects expr.o and type.o.
  483. expr.o and type.o will be built as position independent code and
  484. linked as a shared library libkconfig.so. C++ is not supported for
  485. shared libraries.
  486. --- 4.4 Using C++ for host programs
  487. kbuild offers support for host programs written in C++. This was
  488. introduced solely to support kconfig, and is not recommended
  489. for general use.
  490. Example:
  491. #scripts/kconfig/Makefile
  492. hostprogs-y := qconf
  493. qconf-cxxobjs := qconf.o
  494. In the example above the executable is composed of the C++ file
  495. qconf.cc - identified by $(qconf-cxxobjs).
  496. If qconf is composed by a mixture of .c and .cc files, then an
  497. additional line can be used to identify this.
  498. Example:
  499. #scripts/kconfig/Makefile
  500. hostprogs-y := qconf
  501. qconf-cxxobjs := qconf.o
  502. qconf-objs := check.o
  503. --- 4.5 Controlling compiler options for host programs
  504. When compiling host programs, it is possible to set specific flags.
  505. The programs will always be compiled utilising $(HOSTCC) passed
  506. the options specified in $(HOSTCFLAGS).
  507. To set flags that will take effect for all host programs created
  508. in that Makefile, use the variable HOST_EXTRACFLAGS.
  509. Example:
  510. #scripts/lxdialog/Makefile
  511. HOST_EXTRACFLAGS += -I/usr/include/ncurses
  512. To set specific flags for a single file the following construction
  513. is used:
  514. Example:
  515. #arch/ppc64/boot/Makefile
  516. HOSTCFLAGS_piggyback.o := -DKERNELBASE=$(KERNELBASE)
  517. It is also possible to specify additional options to the linker.
  518. Example:
  519. #scripts/kconfig/Makefile
  520. HOSTLOADLIBES_qconf := -L$(QTDIR)/lib
  521. When linking qconf, it will be passed the extra option
  522. "-L$(QTDIR)/lib".
  523. --- 4.6 When host programs are actually built
  524. Kbuild will only build host-programs when they are referenced
  525. as a prerequisite.
  526. This is possible in two ways:
  527. (1) List the prerequisite explicitly in a special rule.
  528. Example:
  529. #drivers/pci/Makefile
  530. hostprogs-y := gen-devlist
  531. $(obj)/devlist.h: $(src)/pci.ids $(obj)/gen-devlist
  532. ( cd $(obj); ./gen-devlist ) < $<
  533. The target $(obj)/devlist.h will not be built before
  534. $(obj)/gen-devlist is updated. Note that references to
  535. the host programs in special rules must be prefixed with $(obj).
  536. (2) Use $(always)
  537. When there is no suitable special rule, and the host program
  538. shall be built when a makefile is entered, the $(always)
  539. variable shall be used.
  540. Example:
  541. #scripts/lxdialog/Makefile
  542. hostprogs-y := lxdialog
  543. always := $(hostprogs-y)
  544. This will tell kbuild to build lxdialog even if not referenced in
  545. any rule.
  546. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  547. A typical pattern in a Kbuild file looks like this:
  548. Example:
  549. #scripts/Makefile
  550. hostprogs-$(CONFIG_KALLSYMS) += kallsyms
  551. Kbuild knows about both 'y' for built-in and 'm' for module.
  552. So if a config symbol evaluate to 'm', kbuild will still build
  553. the binary. In other words, Kbuild handles hostprogs-m exactly
  554. like hostprogs-y. But only hostprogs-y is recommended to be used
  555. when no CONFIG symbols are involved.
  556. === 5 Kbuild clean infrastructure
  557. "make clean" deletes most generated files in the obj tree where the kernel
  558. is compiled. This includes generated files such as host programs.
  559. Kbuild knows targets listed in $(hostprogs-y), $(hostprogs-m), $(always),
  560. $(extra-y) and $(targets). They are all deleted during "make clean".
  561. Files matching the patterns "*.[oas]", "*.ko", plus some additional files
  562. generated by kbuild are deleted all over the kernel src tree when
  563. "make clean" is executed.
  564. Additional files can be specified in kbuild makefiles by use of $(clean-files).
  565. Example:
  566. #drivers/pci/Makefile
  567. clean-files := devlist.h classlist.h
  568. When executing "make clean", the two files "devlist.h classlist.h" will
  569. be deleted. Kbuild will assume files to be in same relative directory as the
  570. Makefile except if an absolute path is specified (path starting with '/').
  571. To delete a directory hierarchy use:
  572. Example:
  573. #scripts/package/Makefile
  574. clean-dirs := $(objtree)/debian/
  575. This will delete the directory debian, including all subdirectories.
  576. Kbuild will assume the directories to be in the same relative path as the
  577. Makefile if no absolute path is specified (path does not start with '/').
  578. Usually kbuild descends down in subdirectories due to "obj-* := dir/",
  579. but in the architecture makefiles where the kbuild infrastructure
  580. is not sufficient this sometimes needs to be explicit.
  581. Example:
  582. #arch/i386/boot/Makefile
  583. subdir- := compressed/
  584. The above assignment instructs kbuild to descend down in the
  585. directory compressed/ when "make clean" is executed.
  586. To support the clean infrastructure in the Makefiles that builds the
  587. final bootimage there is an optional target named archclean:
  588. Example:
  589. #arch/i386/Makefile
  590. archclean:
  591. $(Q)$(MAKE) $(clean)=arch/i386/boot
  592. When "make clean" is executed, make will descend down in arch/i386/boot,
  593. and clean as usual. The Makefile located in arch/i386/boot/ may use
  594. the subdir- trick to descend further down.
  595. Note 1: arch/$(ARCH)/Makefile cannot use "subdir-", because that file is
  596. included in the top level makefile, and the kbuild infrastructure
  597. is not operational at that point.
  598. Note 2: All directories listed in core-y, libs-y, drivers-y and net-y will
  599. be visited during "make clean".
  600. === 6 Architecture Makefiles
  601. The top level Makefile sets up the environment and does the preparation,
  602. before starting to descend down in the individual directories.
  603. The top level makefile contains the generic part, whereas
  604. arch/$(ARCH)/Makefile contains what is required to set up kbuild
  605. for said architecture.
  606. To do so, arch/$(ARCH)/Makefile sets up a number of variables and defines
  607. a few targets.
  608. When kbuild executes, the following steps are followed (roughly):
  609. 1) Configuration of the kernel => produce .config
  610. 2) Store kernel version in include/linux/version.h
  611. 3) Symlink include/asm to include/asm-$(ARCH)
  612. 4) Updating all other prerequisites to the target prepare:
  613. - Additional prerequisites are specified in arch/$(ARCH)/Makefile
  614. 5) Recursively descend down in all directories listed in
  615. init-* core* drivers-* net-* libs-* and build all targets.
  616. - The values of the above variables are expanded in arch/$(ARCH)/Makefile.
  617. 6) All object files are then linked and the resulting file vmlinux is
  618. located at the root of the obj tree.
  619. The very first objects linked are listed in head-y, assigned by
  620. arch/$(ARCH)/Makefile.
  621. 7) Finally, the architecture-specific part does any required post processing
  622. and builds the final bootimage.
  623. - This includes building boot records
  624. - Preparing initrd images and the like
  625. --- 6.1 Set variables to tweak the build to the architecture
  626. LDFLAGS Generic $(LD) options
  627. Flags used for all invocations of the linker.
  628. Often specifying the emulation is sufficient.
  629. Example:
  630. #arch/s390/Makefile
  631. LDFLAGS := -m elf_s390
  632. Note: ldflags-y can be used to further customise
  633. the flags used. See chapter 3.7.
  634. LDFLAGS_MODULE Options for $(LD) when linking modules
  635. LDFLAGS_MODULE is used to set specific flags for $(LD) when
  636. linking the .ko files used for modules.
  637. Default is "-r", for relocatable output.
  638. LDFLAGS_vmlinux Options for $(LD) when linking vmlinux
  639. LDFLAGS_vmlinux is used to specify additional flags to pass to
  640. the linker when linking the final vmlinux image.
  641. LDFLAGS_vmlinux uses the LDFLAGS_$@ support.
  642. Example:
  643. #arch/i386/Makefile
  644. LDFLAGS_vmlinux := -e stext
  645. OBJCOPYFLAGS objcopy flags
  646. When $(call if_changed,objcopy) is used to translate a .o file,
  647. the flags specified in OBJCOPYFLAGS will be used.
  648. $(call if_changed,objcopy) is often used to generate raw binaries on
  649. vmlinux.
  650. Example:
  651. #arch/s390/Makefile
  652. OBJCOPYFLAGS := -O binary
  653. #arch/s390/boot/Makefile
  654. $(obj)/image: vmlinux FORCE
  655. $(call if_changed,objcopy)
  656. In this example, the binary $(obj)/image is a binary version of
  657. vmlinux. The usage of $(call if_changed,xxx) will be described later.
  658. KBUILD_AFLAGS $(AS) assembler flags
  659. Default value - see top level Makefile
  660. Append or modify as required per architecture.
  661. Example:
  662. #arch/sparc64/Makefile
  663. KBUILD_AFLAGS += -m64 -mcpu=ultrasparc
  664. KBUILD_CFLAGS $(CC) compiler flags
  665. Default value - see top level Makefile
  666. Append or modify as required per architecture.
  667. Often, the KBUILD_CFLAGS variable depends on the configuration.
  668. Example:
  669. #arch/i386/Makefile
  670. cflags-$(CONFIG_M386) += -march=i386
  671. KBUILD_CFLAGS += $(cflags-y)
  672. Many arch Makefiles dynamically run the target C compiler to
  673. probe supported options:
  674. #arch/i386/Makefile
  675. ...
  676. cflags-$(CONFIG_MPENTIUMII) += $(call cc-option,\
  677. -march=pentium2,-march=i686)
  678. ...
  679. # Disable unit-at-a-time mode ...
  680. KBUILD_CFLAGS += $(call cc-option,-fno-unit-at-a-time)
  681. ...
  682. The first example utilises the trick that a config option expands
  683. to 'y' when selected.
  684. CFLAGS_KERNEL $(CC) options specific for built-in
  685. $(CFLAGS_KERNEL) contains extra C compiler flags used to compile
  686. resident kernel code.
  687. CFLAGS_MODULE $(CC) options specific for modules
  688. $(CFLAGS_MODULE) contains extra C compiler flags used to compile code
  689. for loadable kernel modules.
  690. --- 6.2 Add prerequisites to archprepare:
  691. The archprepare: rule is used to list prerequisites that need to be
  692. built before starting to descend down in the subdirectories.
  693. This is usually used for header files containing assembler constants.
  694. Example:
  695. #arch/arm/Makefile
  696. archprepare: maketools
  697. In this example, the file target maketools will be processed
  698. before descending down in the subdirectories.
  699. See also chapter XXX-TODO that describe how kbuild supports
  700. generating offset header files.
  701. --- 6.3 List directories to visit when descending
  702. An arch Makefile cooperates with the top Makefile to define variables
  703. which specify how to build the vmlinux file. Note that there is no
  704. corresponding arch-specific section for modules; the module-building
  705. machinery is all architecture-independent.
  706. head-y, init-y, core-y, libs-y, drivers-y, net-y
  707. $(head-y) lists objects to be linked first in vmlinux.
  708. $(libs-y) lists directories where a lib.a archive can be located.
  709. The rest list directories where a built-in.o object file can be
  710. located.
  711. $(init-y) objects will be located after $(head-y).
  712. Then the rest follows in this order:
  713. $(core-y), $(libs-y), $(drivers-y) and $(net-y).
  714. The top level Makefile defines values for all generic directories,
  715. and arch/$(ARCH)/Makefile only adds architecture-specific directories.
  716. Example:
  717. #arch/sparc64/Makefile
  718. core-y += arch/sparc64/kernel/
  719. libs-y += arch/sparc64/prom/ arch/sparc64/lib/
  720. drivers-$(CONFIG_OPROFILE) += arch/sparc64/oprofile/
  721. --- 6.4 Architecture-specific boot images
  722. An arch Makefile specifies goals that take the vmlinux file, compress
  723. it, wrap it in bootstrapping code, and copy the resulting files
  724. somewhere. This includes various kinds of installation commands.
  725. The actual goals are not standardized across architectures.
  726. It is common to locate any additional processing in a boot/
  727. directory below arch/$(ARCH)/.
  728. Kbuild does not provide any smart way to support building a
  729. target specified in boot/. Therefore arch/$(ARCH)/Makefile shall
  730. call make manually to build a target in boot/.
  731. The recommended approach is to include shortcuts in
  732. arch/$(ARCH)/Makefile, and use the full path when calling down
  733. into the arch/$(ARCH)/boot/Makefile.
  734. Example:
  735. #arch/i386/Makefile
  736. boot := arch/i386/boot
  737. bzImage: vmlinux
  738. $(Q)$(MAKE) $(build)=$(boot) $(boot)/$@
  739. "$(Q)$(MAKE) $(build)=<dir>" is the recommended way to invoke
  740. make in a subdirectory.
  741. There are no rules for naming architecture-specific targets,
  742. but executing "make help" will list all relevant targets.
  743. To support this, $(archhelp) must be defined.
  744. Example:
  745. #arch/i386/Makefile
  746. define archhelp
  747. echo '* bzImage - Image (arch/$(ARCH)/boot/bzImage)'
  748. endif
  749. When make is executed without arguments, the first goal encountered
  750. will be built. In the top level Makefile the first goal present
  751. is all:.
  752. An architecture shall always, per default, build a bootable image.
  753. In "make help", the default goal is highlighted with a '*'.
  754. Add a new prerequisite to all: to select a default goal different
  755. from vmlinux.
  756. Example:
  757. #arch/i386/Makefile
  758. all: bzImage
  759. When "make" is executed without arguments, bzImage will be built.
  760. --- 6.5 Building non-kbuild targets
  761. extra-y
  762. extra-y specify additional targets created in the current
  763. directory, in addition to any targets specified by obj-*.
  764. Listing all targets in extra-y is required for two purposes:
  765. 1) Enable kbuild to check changes in command lines
  766. - When $(call if_changed,xxx) is used
  767. 2) kbuild knows what files to delete during "make clean"
  768. Example:
  769. #arch/i386/kernel/Makefile
  770. extra-y := head.o init_task.o
  771. In this example, extra-y is used to list object files that
  772. shall be built, but shall not be linked as part of built-in.o.
  773. --- 6.6 Commands useful for building a boot image
  774. Kbuild provides a few macros that are useful when building a
  775. boot image.
  776. if_changed
  777. if_changed is the infrastructure used for the following commands.
  778. Usage:
  779. target: source(s) FORCE
  780. $(call if_changed,ld/objcopy/gzip)
  781. When the rule is evaluated, it is checked to see if any files
  782. need an update, or the command line has changed since the last
  783. invocation. The latter will force a rebuild if any options
  784. to the executable have changed.
  785. Any target that utilises if_changed must be listed in $(targets),
  786. otherwise the command line check will fail, and the target will
  787. always be built.
  788. Assignments to $(targets) are without $(obj)/ prefix.
  789. if_changed may be used in conjunction with custom commands as
  790. defined in 6.7 "Custom kbuild commands".
  791. Note: It is a typical mistake to forget the FORCE prerequisite.
  792. Another common pitfall is that whitespace is sometimes
  793. significant; for instance, the below will fail (note the extra space
  794. after the comma):
  795. target: source(s) FORCE
  796. #WRONG!# $(call if_changed, ld/objcopy/gzip)
  797. ld
  798. Link target. Often, LDFLAGS_$@ is used to set specific options to ld.
  799. objcopy
  800. Copy binary. Uses OBJCOPYFLAGS usually specified in
  801. arch/$(ARCH)/Makefile.
  802. OBJCOPYFLAGS_$@ may be used to set additional options.
  803. gzip
  804. Compress target. Use maximum compression to compress target.
  805. Example:
  806. #arch/i386/boot/Makefile
  807. LDFLAGS_bootsect := -Ttext 0x0 -s --oformat binary
  808. LDFLAGS_setup := -Ttext 0x0 -s --oformat binary -e begtext
  809. targets += setup setup.o bootsect bootsect.o
  810. $(obj)/setup $(obj)/bootsect: %: %.o FORCE
  811. $(call if_changed,ld)
  812. In this example, there are two possible targets, requiring different
  813. options to the linker. The linker options are specified using the
  814. LDFLAGS_$@ syntax - one for each potential target.
  815. $(targets) are assigned all potential targets, by which kbuild knows
  816. the targets and will:
  817. 1) check for commandline changes
  818. 2) delete target during make clean
  819. The ": %: %.o" part of the prerequisite is a shorthand that
  820. free us from listing the setup.o and bootsect.o files.
  821. Note: It is a common mistake to forget the "target :=" assignment,
  822. resulting in the target file being recompiled for no
  823. obvious reason.
  824. --- 6.7 Custom kbuild commands
  825. When kbuild is executing with KBUILD_VERBOSE=0, then only a shorthand
  826. of a command is normally displayed.
  827. To enable this behaviour for custom commands kbuild requires
  828. two variables to be set:
  829. quiet_cmd_<command> - what shall be echoed
  830. cmd_<command> - the command to execute
  831. Example:
  832. #
  833. quiet_cmd_image = BUILD $@
  834. cmd_image = $(obj)/tools/build $(BUILDFLAGS) \
  835. $(obj)/vmlinux.bin > $@
  836. targets += bzImage
  837. $(obj)/bzImage: $(obj)/vmlinux.bin $(obj)/tools/build FORCE
  838. $(call if_changed,image)
  839. @echo 'Kernel: $@ is ready'
  840. When updating the $(obj)/bzImage target, the line
  841. BUILD arch/i386/boot/bzImage
  842. will be displayed with "make KBUILD_VERBOSE=0".
  843. --- 6.8 Preprocessing linker scripts
  844. When the vmlinux image is built, the linker script
  845. arch/$(ARCH)/kernel/vmlinux.lds is used.
  846. The script is a preprocessed variant of the file vmlinux.lds.S
  847. located in the same directory.
  848. kbuild knows .lds files and includes a rule *lds.S -> *lds.
  849. Example:
  850. #arch/i386/kernel/Makefile
  851. always := vmlinux.lds
  852. #Makefile
  853. export CPPFLAGS_vmlinux.lds += -P -C -U$(ARCH)
  854. The assignment to $(always) is used to tell kbuild to build the
  855. target vmlinux.lds.
  856. The assignment to $(CPPFLAGS_vmlinux.lds) tells kbuild to use the
  857. specified options when building the target vmlinux.lds.
  858. When building the *.lds target, kbuild uses the variables:
  859. KBUILD_CPPFLAGS : Set in top-level Makefile
  860. cppflags-y : May be set in the kbuild makefile
  861. CPPFLAGS_$(@F) : Target specific flags.
  862. Note that the full filename is used in this
  863. assignment.
  864. The kbuild infrastructure for *lds file are used in several
  865. architecture-specific files.
  866. === 7 Kbuild syntax for exported headers
  867. The kernel include a set of headers that is exported to userspace.
  868. Many headers can be exported as-is but other headers requires a
  869. minimal pre-processing before they are ready for user-space.
  870. The pre-processing does:
  871. - drop kernel specific annotations
  872. - drop include of compiler.h
  873. - drop all sections that is kernel internat (guarded by ifdef __KERNEL__)
  874. Each relevant directory contain a file name "Kbuild" which specify the
  875. headers to be exported.
  876. See subsequent chapter for the syntax of the Kbuild file.
  877. --- 7.1 header-y
  878. header-y specify header files to be exported.
  879. Example:
  880. #include/linux/Kbuild
  881. header-y += usb/
  882. header-y += aio_abi.h
  883. The convention is to list one file per line and
  884. preferably in alphabetic order.
  885. header-y also specify which subdirectories to visit.
  886. A subdirectory is identified by a trailing '/' which
  887. can be seen in the example above for the usb subdirectory.
  888. Subdirectories are visited before their parent directories.
  889. --- 7.2 objhdr-y
  890. objhdr-y specifies generated files to be exported.
  891. Generated files are special as they need to be looked
  892. up in another directory when doing 'make O=...' builds.
  893. Example:
  894. #include/linux/Kbuild
  895. objhdr-y += version.h
  896. --- 7.3 destination-y
  897. When an architecture have a set of exported headers that needs to be
  898. exported to a different directory destination-y is used.
  899. destination-y specify the destination directory for all exported
  900. headers in the file where it is present.
  901. Example:
  902. #arch/xtensa/platforms/s6105/include/platform/Kbuild
  903. destination-y := include/linux
  904. In the example above all exported headers in the Kbuild file
  905. will be located in the directory "include/linux" when exported.
  906. --- 7.4 unifdef-y (deprecated)
  907. unifdef-y is deprecated. A direct replacement is header-y.
  908. === 8 Kbuild Variables
  909. The top Makefile exports the following variables:
  910. VERSION, PATCHLEVEL, SUBLEVEL, EXTRAVERSION
  911. These variables define the current kernel version. A few arch
  912. Makefiles actually use these values directly; they should use
  913. $(KERNELRELEASE) instead.
  914. $(VERSION), $(PATCHLEVEL), and $(SUBLEVEL) define the basic
  915. three-part version number, such as "2", "4", and "0". These three
  916. values are always numeric.
  917. $(EXTRAVERSION) defines an even tinier sublevel for pre-patches
  918. or additional patches. It is usually some non-numeric string
  919. such as "-pre4", and is often blank.
  920. KERNELRELEASE
  921. $(KERNELRELEASE) is a single string such as "2.4.0-pre4", suitable
  922. for constructing installation directory names or showing in
  923. version strings. Some arch Makefiles use it for this purpose.
  924. ARCH
  925. This variable defines the target architecture, such as "i386",
  926. "arm", or "sparc". Some kbuild Makefiles test $(ARCH) to
  927. determine which files to compile.
  928. By default, the top Makefile sets $(ARCH) to be the same as the
  929. host system architecture. For a cross build, a user may
  930. override the value of $(ARCH) on the command line:
  931. make ARCH=m68k ...
  932. INSTALL_PATH
  933. This variable defines a place for the arch Makefiles to install
  934. the resident kernel image and System.map file.
  935. Use this for architecture-specific install targets.
  936. INSTALL_MOD_PATH, MODLIB
  937. $(INSTALL_MOD_PATH) specifies a prefix to $(MODLIB) for module
  938. installation. This variable is not defined in the Makefile but
  939. may be passed in by the user if desired.
  940. $(MODLIB) specifies the directory for module installation.
  941. The top Makefile defines $(MODLIB) to
  942. $(INSTALL_MOD_PATH)/lib/modules/$(KERNELRELEASE). The user may
  943. override this value on the command line if desired.
  944. INSTALL_MOD_STRIP
  945. If this variable is specified, will cause modules to be stripped
  946. after they are installed. If INSTALL_MOD_STRIP is '1', then the
  947. default option --strip-debug will be used. Otherwise,
  948. INSTALL_MOD_STRIP will used as the option(s) to the strip command.
  949. === 9 Makefile language
  950. The kernel Makefiles are designed to be run with GNU Make. The Makefiles
  951. use only the documented features of GNU Make, but they do use many
  952. GNU extensions.
  953. GNU Make supports elementary list-processing functions. The kernel
  954. Makefiles use a novel style of list building and manipulation with few
  955. "if" statements.
  956. GNU Make has two assignment operators, ":=" and "=". ":=" performs
  957. immediate evaluation of the right-hand side and stores an actual string
  958. into the left-hand side. "=" is like a formula definition; it stores the
  959. right-hand side in an unevaluated form and then evaluates this form each
  960. time the left-hand side is used.
  961. There are some cases where "=" is appropriate. Usually, though, ":="
  962. is the right choice.
  963. === 10 Credits
  964. Original version made by Michael Elizabeth Chastain, <mailto:mec@shout.net>
  965. Updates by Kai Germaschewski <kai@tp1.ruhr-uni-bochum.de>
  966. Updates by Sam Ravnborg <sam@ravnborg.org>
  967. Language QA by Jan Engelhardt <jengelh@gmx.de>
  968. === 11 TODO
  969. - Describe how kbuild supports shipped files with _shipped.
  970. - Generating offset header files.
  971. - Add more variables to section 7?