ux500_msp_i2s.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
  5. * for ST-Ericsson.
  6. *
  7. * License terms:
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #ifndef UX500_MSP_I2S_H
  14. #define UX500_MSP_I2S_H
  15. #include <linux/platform_device.h>
  16. #define MSP_INPUT_FREQ_APB 48000000
  17. /*** Stereo mode. Used for APB data accesses as 16 bits accesses (mono),
  18. * 32 bits accesses (stereo).
  19. ***/
  20. enum msp_stereo_mode {
  21. MSP_MONO,
  22. MSP_STEREO
  23. };
  24. /* Direction (Transmit/Receive mode) */
  25. enum msp_direction {
  26. MSP_TX = 1,
  27. MSP_RX = 2
  28. };
  29. /* Transmit and receive configuration register */
  30. #define MSP_BIG_ENDIAN 0x00000000
  31. #define MSP_LITTLE_ENDIAN 0x00001000
  32. #define MSP_UNEXPECTED_FS_ABORT 0x00000000
  33. #define MSP_UNEXPECTED_FS_IGNORE 0x00008000
  34. #define MSP_NON_MODE_BIT_MASK 0x00009000
  35. /* Global configuration register */
  36. #define RX_ENABLE 0x00000001
  37. #define RX_FIFO_ENABLE 0x00000002
  38. #define RX_SYNC_SRG 0x00000010
  39. #define RX_CLK_POL_RISING 0x00000020
  40. #define RX_CLK_SEL_SRG 0x00000040
  41. #define TX_ENABLE 0x00000100
  42. #define TX_FIFO_ENABLE 0x00000200
  43. #define TX_SYNC_SRG_PROG 0x00001800
  44. #define TX_SYNC_SRG_AUTO 0x00001000
  45. #define TX_CLK_POL_RISING 0x00002000
  46. #define TX_CLK_SEL_SRG 0x00004000
  47. #define TX_EXTRA_DELAY_ENABLE 0x00008000
  48. #define SRG_ENABLE 0x00010000
  49. #define FRAME_GEN_ENABLE 0x00100000
  50. #define SRG_CLK_SEL_APB 0x00000000
  51. #define RX_FIFO_SYNC_HI 0x00000000
  52. #define TX_FIFO_SYNC_HI 0x00000000
  53. #define SPI_CLK_MODE_NORMAL 0x00000000
  54. #define MSP_FRAME_SIZE_AUTO -1
  55. #define MSP_DR 0x00
  56. #define MSP_GCR 0x04
  57. #define MSP_TCF 0x08
  58. #define MSP_RCF 0x0c
  59. #define MSP_SRG 0x10
  60. #define MSP_FLR 0x14
  61. #define MSP_DMACR 0x18
  62. #define MSP_IMSC 0x20
  63. #define MSP_RIS 0x24
  64. #define MSP_MIS 0x28
  65. #define MSP_ICR 0x2c
  66. #define MSP_MCR 0x30
  67. #define MSP_RCV 0x34
  68. #define MSP_RCM 0x38
  69. #define MSP_TCE0 0x40
  70. #define MSP_TCE1 0x44
  71. #define MSP_TCE2 0x48
  72. #define MSP_TCE3 0x4c
  73. #define MSP_RCE0 0x60
  74. #define MSP_RCE1 0x64
  75. #define MSP_RCE2 0x68
  76. #define MSP_RCE3 0x6c
  77. #define MSP_IODLY 0x70
  78. #define MSP_ITCR 0x80
  79. #define MSP_ITIP 0x84
  80. #define MSP_ITOP 0x88
  81. #define MSP_TSTDR 0x8c
  82. #define MSP_PID0 0xfe0
  83. #define MSP_PID1 0xfe4
  84. #define MSP_PID2 0xfe8
  85. #define MSP_PID3 0xfec
  86. #define MSP_CID0 0xff0
  87. #define MSP_CID1 0xff4
  88. #define MSP_CID2 0xff8
  89. #define MSP_CID3 0xffc
  90. /* Protocol dependant parameters list */
  91. #define RX_ENABLE_MASK BIT(0)
  92. #define RX_FIFO_ENABLE_MASK BIT(1)
  93. #define RX_FSYNC_MASK BIT(2)
  94. #define DIRECT_COMPANDING_MASK BIT(3)
  95. #define RX_SYNC_SEL_MASK BIT(4)
  96. #define RX_CLK_POL_MASK BIT(5)
  97. #define RX_CLK_SEL_MASK BIT(6)
  98. #define LOOPBACK_MASK BIT(7)
  99. #define TX_ENABLE_MASK BIT(8)
  100. #define TX_FIFO_ENABLE_MASK BIT(9)
  101. #define TX_FSYNC_MASK BIT(10)
  102. #define TX_MSP_TDR_TSR BIT(11)
  103. #define TX_SYNC_SEL_MASK (BIT(12) | BIT(11))
  104. #define TX_CLK_POL_MASK BIT(13)
  105. #define TX_CLK_SEL_MASK BIT(14)
  106. #define TX_EXTRA_DELAY_MASK BIT(15)
  107. #define SRG_ENABLE_MASK BIT(16)
  108. #define SRG_CLK_POL_MASK BIT(17)
  109. #define SRG_CLK_SEL_MASK (BIT(19) | BIT(18))
  110. #define FRAME_GEN_EN_MASK BIT(20)
  111. #define SPI_CLK_MODE_MASK (BIT(22) | BIT(21))
  112. #define SPI_BURST_MODE_MASK BIT(23)
  113. #define RXEN_SHIFT 0
  114. #define RFFEN_SHIFT 1
  115. #define RFSPOL_SHIFT 2
  116. #define DCM_SHIFT 3
  117. #define RFSSEL_SHIFT 4
  118. #define RCKPOL_SHIFT 5
  119. #define RCKSEL_SHIFT 6
  120. #define LBM_SHIFT 7
  121. #define TXEN_SHIFT 8
  122. #define TFFEN_SHIFT 9
  123. #define TFSPOL_SHIFT 10
  124. #define TFSSEL_SHIFT 11
  125. #define TCKPOL_SHIFT 13
  126. #define TCKSEL_SHIFT 14
  127. #define TXDDL_SHIFT 15
  128. #define SGEN_SHIFT 16
  129. #define SCKPOL_SHIFT 17
  130. #define SCKSEL_SHIFT 18
  131. #define FGEN_SHIFT 20
  132. #define SPICKM_SHIFT 21
  133. #define TBSWAP_SHIFT 28
  134. #define RCKPOL_MASK BIT(0)
  135. #define TCKPOL_MASK BIT(0)
  136. #define SPICKM_MASK (BIT(1) | BIT(0))
  137. #define MSP_RX_CLKPOL_BIT(n) ((n & RCKPOL_MASK) << RCKPOL_SHIFT)
  138. #define MSP_TX_CLKPOL_BIT(n) ((n & TCKPOL_MASK) << TCKPOL_SHIFT)
  139. #define P1ELEN_SHIFT 0
  140. #define P1FLEN_SHIFT 3
  141. #define DTYP_SHIFT 10
  142. #define ENDN_SHIFT 12
  143. #define DDLY_SHIFT 13
  144. #define FSIG_SHIFT 15
  145. #define P2ELEN_SHIFT 16
  146. #define P2FLEN_SHIFT 19
  147. #define P2SM_SHIFT 26
  148. #define P2EN_SHIFT 27
  149. #define FSYNC_SHIFT 15
  150. #define P1ELEN_MASK 0x00000007
  151. #define P2ELEN_MASK 0x00070000
  152. #define P1FLEN_MASK 0x00000378
  153. #define P2FLEN_MASK 0x03780000
  154. #define DDLY_MASK 0x00003000
  155. #define DTYP_MASK 0x00000600
  156. #define P2SM_MASK 0x04000000
  157. #define P2EN_MASK 0x08000000
  158. #define ENDN_MASK 0x00001000
  159. #define TFSPOL_MASK 0x00000400
  160. #define TBSWAP_MASK 0x30000000
  161. #define COMPANDING_MODE_MASK 0x00000c00
  162. #define FSYNC_MASK 0x00008000
  163. #define MSP_P1_ELEM_LEN_BITS(n) (n & P1ELEN_MASK)
  164. #define MSP_P2_ELEM_LEN_BITS(n) (((n) << P2ELEN_SHIFT) & P2ELEN_MASK)
  165. #define MSP_P1_FRAME_LEN_BITS(n) (((n) << P1FLEN_SHIFT) & P1FLEN_MASK)
  166. #define MSP_P2_FRAME_LEN_BITS(n) (((n) << P2FLEN_SHIFT) & P2FLEN_MASK)
  167. #define MSP_DATA_DELAY_BITS(n) (((n) << DDLY_SHIFT) & DDLY_MASK)
  168. #define MSP_DATA_TYPE_BITS(n) (((n) << DTYP_SHIFT) & DTYP_MASK)
  169. #define MSP_P2_START_MODE_BIT(n) ((n << P2SM_SHIFT) & P2SM_MASK)
  170. #define MSP_P2_ENABLE_BIT(n) ((n << P2EN_SHIFT) & P2EN_MASK)
  171. #define MSP_SET_ENDIANNES_BIT(n) ((n << ENDN_SHIFT) & ENDN_MASK)
  172. #define MSP_FSYNC_POL(n) ((n << TFSPOL_SHIFT) & TFSPOL_MASK)
  173. #define MSP_DATA_WORD_SWAP(n) ((n << TBSWAP_SHIFT) & TBSWAP_MASK)
  174. #define MSP_SET_COMPANDING_MODE(n) ((n << DTYP_SHIFT) & \
  175. COMPANDING_MODE_MASK)
  176. #define MSP_SET_FSYNC_IGNORE(n) ((n << FSYNC_SHIFT) & FSYNC_MASK)
  177. /* Flag register */
  178. #define RX_BUSY BIT(0)
  179. #define RX_FIFO_EMPTY BIT(1)
  180. #define RX_FIFO_FULL BIT(2)
  181. #define TX_BUSY BIT(3)
  182. #define TX_FIFO_EMPTY BIT(4)
  183. #define TX_FIFO_FULL BIT(5)
  184. #define RBUSY_SHIFT 0
  185. #define RFE_SHIFT 1
  186. #define RFU_SHIFT 2
  187. #define TBUSY_SHIFT 3
  188. #define TFE_SHIFT 4
  189. #define TFU_SHIFT 5
  190. /* Multichannel control register */
  191. #define RMCEN_SHIFT 0
  192. #define RMCSF_SHIFT 1
  193. #define RCMPM_SHIFT 3
  194. #define TMCEN_SHIFT 5
  195. #define TNCSF_SHIFT 6
  196. /* Sample rate generator register */
  197. #define SCKDIV_SHIFT 0
  198. #define FRWID_SHIFT 10
  199. #define FRPER_SHIFT 16
  200. #define SCK_DIV_MASK 0x0000003FF
  201. #define FRAME_WIDTH_BITS(n) (((n) << FRWID_SHIFT) & 0x0000FC00)
  202. #define FRAME_PERIOD_BITS(n) (((n) << FRPER_SHIFT) & 0x1FFF0000)
  203. /* DMA controller register */
  204. #define RX_DMA_ENABLE BIT(0)
  205. #define TX_DMA_ENABLE BIT(1)
  206. #define RDMAE_SHIFT 0
  207. #define TDMAE_SHIFT 1
  208. /* Interrupt Register */
  209. #define RX_SERVICE_INT BIT(0)
  210. #define RX_OVERRUN_ERROR_INT BIT(1)
  211. #define RX_FSYNC_ERR_INT BIT(2)
  212. #define RX_FSYNC_INT BIT(3)
  213. #define TX_SERVICE_INT BIT(4)
  214. #define TX_UNDERRUN_ERR_INT BIT(5)
  215. #define TX_FSYNC_ERR_INT BIT(6)
  216. #define TX_FSYNC_INT BIT(7)
  217. #define ALL_INT 0x000000ff
  218. /* MSP test control register */
  219. #define MSP_ITCR_ITEN BIT(0)
  220. #define MSP_ITCR_TESTFIFO BIT(1)
  221. #define RMCEN_BIT 0
  222. #define RMCSF_BIT 1
  223. #define RCMPM_BIT 3
  224. #define TMCEN_BIT 5
  225. #define TNCSF_BIT 6
  226. /* Single or dual phase mode */
  227. enum msp_phase_mode {
  228. MSP_SINGLE_PHASE,
  229. MSP_DUAL_PHASE
  230. };
  231. /* Frame length */
  232. enum msp_frame_length {
  233. MSP_FRAME_LEN_1 = 0,
  234. MSP_FRAME_LEN_2 = 1,
  235. MSP_FRAME_LEN_4 = 3,
  236. MSP_FRAME_LEN_8 = 7,
  237. MSP_FRAME_LEN_12 = 11,
  238. MSP_FRAME_LEN_16 = 15,
  239. MSP_FRAME_LEN_20 = 19,
  240. MSP_FRAME_LEN_32 = 31,
  241. MSP_FRAME_LEN_48 = 47,
  242. MSP_FRAME_LEN_64 = 63
  243. };
  244. /* Element length */
  245. enum msp_elem_length {
  246. MSP_ELEM_LEN_8 = 0,
  247. MSP_ELEM_LEN_10 = 1,
  248. MSP_ELEM_LEN_12 = 2,
  249. MSP_ELEM_LEN_14 = 3,
  250. MSP_ELEM_LEN_16 = 4,
  251. MSP_ELEM_LEN_20 = 5,
  252. MSP_ELEM_LEN_24 = 6,
  253. MSP_ELEM_LEN_32 = 7
  254. };
  255. enum msp_data_xfer_width {
  256. MSP_DATA_TRANSFER_WIDTH_BYTE,
  257. MSP_DATA_TRANSFER_WIDTH_HALFWORD,
  258. MSP_DATA_TRANSFER_WIDTH_WORD
  259. };
  260. enum msp_frame_sync {
  261. MSP_FSYNC_UNIGNORE = 0,
  262. MSP_FSYNC_IGNORE = 1,
  263. };
  264. enum msp_phase2_start_mode {
  265. MSP_PHASE2_START_MODE_IMEDIATE,
  266. MSP_PHASE2_START_MODE_FSYNC
  267. };
  268. enum msp_btf {
  269. MSP_BTF_MS_BIT_FIRST = 0,
  270. MSP_BTF_LS_BIT_FIRST = 1
  271. };
  272. enum msp_fsync_pol {
  273. MSP_FSYNC_POL_ACT_HI = 0,
  274. MSP_FSYNC_POL_ACT_LO = 1
  275. };
  276. /* Data delay (in bit clock cycles) */
  277. enum msp_delay {
  278. MSP_DELAY_0 = 0,
  279. MSP_DELAY_1 = 1,
  280. MSP_DELAY_2 = 2,
  281. MSP_DELAY_3 = 3
  282. };
  283. /* Configurations of clocks (transmit, receive or sample rate generator) */
  284. enum msp_edge {
  285. MSP_FALLING_EDGE = 0,
  286. MSP_RISING_EDGE = 1,
  287. };
  288. enum msp_hws {
  289. MSP_SWAP_NONE = 0,
  290. MSP_SWAP_BYTE_PER_WORD = 1,
  291. MSP_SWAP_BYTE_PER_HALF_WORD = 2,
  292. MSP_SWAP_HALF_WORD_PER_WORD = 3
  293. };
  294. enum msp_compress_mode {
  295. MSP_COMPRESS_MODE_LINEAR = 0,
  296. MSP_COMPRESS_MODE_MU_LAW = 2,
  297. MSP_COMPRESS_MODE_A_LAW = 3
  298. };
  299. enum msp_spi_burst_mode {
  300. MSP_SPI_BURST_MODE_DISABLE = 0,
  301. MSP_SPI_BURST_MODE_ENABLE = 1
  302. };
  303. enum msp_expand_mode {
  304. MSP_EXPAND_MODE_LINEAR = 0,
  305. MSP_EXPAND_MODE_LINEAR_SIGNED = 1,
  306. MSP_EXPAND_MODE_MU_LAW = 2,
  307. MSP_EXPAND_MODE_A_LAW = 3
  308. };
  309. #define MSP_FRAME_PERIOD_IN_MONO_MODE 256
  310. #define MSP_FRAME_PERIOD_IN_STEREO_MODE 32
  311. #define MSP_FRAME_WIDTH_IN_STEREO_MODE 16
  312. enum msp_protocol {
  313. MSP_I2S_PROTOCOL,
  314. MSP_PCM_PROTOCOL,
  315. MSP_PCM_COMPAND_PROTOCOL,
  316. MSP_INVALID_PROTOCOL
  317. };
  318. /*
  319. * No of registers to backup during
  320. * suspend resume
  321. */
  322. #define MAX_MSP_BACKUP_REGS 36
  323. enum enum_i2s_controller {
  324. MSP_0_I2S_CONTROLLER = 0,
  325. MSP_1_I2S_CONTROLLER,
  326. MSP_2_I2S_CONTROLLER,
  327. MSP_3_I2S_CONTROLLER,
  328. };
  329. enum i2s_direction_t {
  330. MSP_DIR_TX = 0x01,
  331. MSP_DIR_RX = 0x02,
  332. };
  333. enum msp_data_size {
  334. MSP_DATA_BITS_DEFAULT = -1,
  335. MSP_DATA_BITS_8 = 0x00,
  336. MSP_DATA_BITS_10,
  337. MSP_DATA_BITS_12,
  338. MSP_DATA_BITS_14,
  339. MSP_DATA_BITS_16,
  340. MSP_DATA_BITS_20,
  341. MSP_DATA_BITS_24,
  342. MSP_DATA_BITS_32,
  343. };
  344. enum msp_state {
  345. MSP_STATE_IDLE = 0,
  346. MSP_STATE_CONFIGURED = 1,
  347. MSP_STATE_RUNNING = 2,
  348. };
  349. enum msp_rx_comparison_enable_mode {
  350. MSP_COMPARISON_DISABLED = 0,
  351. MSP_COMPARISON_NONEQUAL_ENABLED = 2,
  352. MSP_COMPARISON_EQUAL_ENABLED = 3
  353. };
  354. struct msp_multichannel_config {
  355. bool rx_multichannel_enable;
  356. bool tx_multichannel_enable;
  357. enum msp_rx_comparison_enable_mode rx_comparison_enable_mode;
  358. u8 padding;
  359. u32 comparison_value;
  360. u32 comparison_mask;
  361. u32 rx_channel_0_enable;
  362. u32 rx_channel_1_enable;
  363. u32 rx_channel_2_enable;
  364. u32 rx_channel_3_enable;
  365. u32 tx_channel_0_enable;
  366. u32 tx_channel_1_enable;
  367. u32 tx_channel_2_enable;
  368. u32 tx_channel_3_enable;
  369. };
  370. struct msp_protdesc {
  371. u32 rx_phase_mode;
  372. u32 tx_phase_mode;
  373. u32 rx_phase2_start_mode;
  374. u32 tx_phase2_start_mode;
  375. u32 rx_byte_order;
  376. u32 tx_byte_order;
  377. u32 rx_frame_len_1;
  378. u32 rx_frame_len_2;
  379. u32 tx_frame_len_1;
  380. u32 tx_frame_len_2;
  381. u32 rx_elem_len_1;
  382. u32 rx_elem_len_2;
  383. u32 tx_elem_len_1;
  384. u32 tx_elem_len_2;
  385. u32 rx_data_delay;
  386. u32 tx_data_delay;
  387. u32 rx_clk_pol;
  388. u32 tx_clk_pol;
  389. u32 rx_fsync_pol;
  390. u32 tx_fsync_pol;
  391. u32 rx_half_word_swap;
  392. u32 tx_half_word_swap;
  393. u32 compression_mode;
  394. u32 expansion_mode;
  395. u32 frame_sync_ignore;
  396. u32 frame_period;
  397. u32 frame_width;
  398. u32 clocks_per_frame;
  399. };
  400. struct i2s_message {
  401. enum i2s_direction_t i2s_direction;
  402. void *txdata;
  403. void *rxdata;
  404. size_t txbytes;
  405. size_t rxbytes;
  406. int dma_flag;
  407. int tx_offset;
  408. int rx_offset;
  409. bool cyclic_dma;
  410. dma_addr_t buf_addr;
  411. size_t buf_len;
  412. size_t period_len;
  413. };
  414. struct i2s_controller {
  415. struct module *owner;
  416. unsigned int id;
  417. unsigned int class;
  418. const struct i2s_algorithm *algo; /* the algorithm to access the bus */
  419. void *data;
  420. struct mutex bus_lock;
  421. struct device dev; /* the controller device */
  422. char name[48];
  423. };
  424. struct ux500_msp_config {
  425. unsigned int f_inputclk;
  426. unsigned int rx_clk_sel;
  427. unsigned int tx_clk_sel;
  428. unsigned int srg_clk_sel;
  429. unsigned int rx_fsync_pol;
  430. unsigned int tx_fsync_pol;
  431. unsigned int rx_fsync_sel;
  432. unsigned int tx_fsync_sel;
  433. unsigned int rx_fifo_config;
  434. unsigned int tx_fifo_config;
  435. unsigned int spi_clk_mode;
  436. unsigned int spi_burst_mode;
  437. unsigned int loopback_enable;
  438. unsigned int tx_data_enable;
  439. unsigned int default_protdesc;
  440. struct msp_protdesc protdesc;
  441. int multichannel_configured;
  442. struct msp_multichannel_config multichannel_config;
  443. unsigned int direction;
  444. unsigned int protocol;
  445. unsigned int frame_freq;
  446. unsigned int frame_size;
  447. enum msp_data_size data_size;
  448. unsigned int def_elem_len;
  449. unsigned int iodelay;
  450. void (*handler) (void *data);
  451. void *tx_callback_data;
  452. void *rx_callback_data;
  453. };
  454. struct ux500_msp {
  455. enum enum_i2s_controller id;
  456. void __iomem *registers;
  457. struct device *dev;
  458. struct i2s_controller *i2s_cont;
  459. struct stedma40_chan_cfg *dma_cfg_rx;
  460. struct stedma40_chan_cfg *dma_cfg_tx;
  461. struct dma_chan *tx_pipeid;
  462. struct dma_chan *rx_pipeid;
  463. enum msp_state msp_state;
  464. int (*transfer) (struct ux500_msp *msp, struct i2s_message *message);
  465. struct timer_list notify_timer;
  466. int def_elem_len;
  467. unsigned int dir_busy;
  468. int loopback_enable;
  469. u32 backup_regs[MAX_MSP_BACKUP_REGS];
  470. unsigned int f_bitclk;
  471. /* Pin modes */
  472. struct pinctrl *pinctrl_p;
  473. struct pinctrl_state *pinctrl_def;
  474. struct pinctrl_state *pinctrl_sleep;
  475. /* Reference Count */
  476. int pinctrl_rxtx_ref;
  477. };
  478. struct ux500_msp_dma_params {
  479. unsigned int data_size;
  480. struct stedma40_chan_cfg *dma_cfg;
  481. };
  482. int ux500_msp_i2s_init_msp(struct platform_device *pdev,
  483. struct ux500_msp **msp_p,
  484. struct msp_i2s_platform_data *platform_data);
  485. void ux500_msp_i2s_cleanup_msp(struct platform_device *pdev,
  486. struct ux500_msp *msp);
  487. int ux500_msp_i2s_open(struct ux500_msp *msp, struct ux500_msp_config *config);
  488. int ux500_msp_i2s_close(struct ux500_msp *msp,
  489. unsigned int dir);
  490. int ux500_msp_i2s_trigger(struct ux500_msp *msp, int cmd,
  491. int direction);
  492. #endif