i915_irq.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #define MAX_NOPID ((u32)~0)
  36. /**
  37. * Interrupts that are always left unmasked.
  38. *
  39. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  40. * we leave them always unmasked in IMR and then control enabling them through
  41. * PIPESTAT alone.
  42. */
  43. #define I915_INTERRUPT_ENABLE_FIX \
  44. (I915_ASLE_INTERRUPT | \
  45. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  46. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  48. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  49. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  50. /** Interrupts that we mask and unmask at runtime. */
  51. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  52. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  53. PIPE_VBLANK_INTERRUPT_STATUS)
  54. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  55. PIPE_VBLANK_INTERRUPT_ENABLE)
  56. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  57. DRM_I915_VBLANK_PIPE_B)
  58. void
  59. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  60. {
  61. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  62. dev_priv->gt_irq_mask_reg &= ~mask;
  63. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  64. (void) I915_READ(GTIMR);
  65. }
  66. }
  67. static inline void
  68. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  69. {
  70. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  71. dev_priv->gt_irq_mask_reg |= mask;
  72. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  73. (void) I915_READ(GTIMR);
  74. }
  75. }
  76. /* For display hotplug interrupt */
  77. void
  78. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  79. {
  80. if ((dev_priv->irq_mask_reg & mask) != 0) {
  81. dev_priv->irq_mask_reg &= ~mask;
  82. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  83. (void) I915_READ(DEIMR);
  84. }
  85. }
  86. static inline void
  87. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  88. {
  89. if ((dev_priv->irq_mask_reg & mask) != mask) {
  90. dev_priv->irq_mask_reg |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  92. (void) I915_READ(DEIMR);
  93. }
  94. }
  95. void
  96. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  97. {
  98. if ((dev_priv->irq_mask_reg & mask) != 0) {
  99. dev_priv->irq_mask_reg &= ~mask;
  100. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  101. (void) I915_READ(IMR);
  102. }
  103. }
  104. static inline void
  105. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  106. {
  107. if ((dev_priv->irq_mask_reg & mask) != mask) {
  108. dev_priv->irq_mask_reg |= mask;
  109. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  110. (void) I915_READ(IMR);
  111. }
  112. }
  113. static inline u32
  114. i915_pipestat(int pipe)
  115. {
  116. if (pipe == 0)
  117. return PIPEASTAT;
  118. if (pipe == 1)
  119. return PIPEBSTAT;
  120. BUG();
  121. }
  122. void
  123. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  124. {
  125. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  126. u32 reg = i915_pipestat(pipe);
  127. dev_priv->pipestat[pipe] |= mask;
  128. /* Enable the interrupt, clear any pending status */
  129. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  130. (void) I915_READ(reg);
  131. }
  132. }
  133. void
  134. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  135. {
  136. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  137. u32 reg = i915_pipestat(pipe);
  138. dev_priv->pipestat[pipe] &= ~mask;
  139. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  140. (void) I915_READ(reg);
  141. }
  142. }
  143. /**
  144. * intel_enable_asle - enable ASLE interrupt for OpRegion
  145. */
  146. void intel_enable_asle (struct drm_device *dev)
  147. {
  148. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  149. if (HAS_PCH_SPLIT(dev))
  150. ironlake_enable_display_irq(dev_priv, DE_GSE);
  151. else {
  152. i915_enable_pipestat(dev_priv, 1,
  153. I915_LEGACY_BLC_EVENT_ENABLE);
  154. if (IS_I965G(dev))
  155. i915_enable_pipestat(dev_priv, 0,
  156. I915_LEGACY_BLC_EVENT_ENABLE);
  157. }
  158. }
  159. /**
  160. * i915_pipe_enabled - check if a pipe is enabled
  161. * @dev: DRM device
  162. * @pipe: pipe to check
  163. *
  164. * Reading certain registers when the pipe is disabled can hang the chip.
  165. * Use this routine to make sure the PLL is running and the pipe is active
  166. * before reading such registers if unsure.
  167. */
  168. static int
  169. i915_pipe_enabled(struct drm_device *dev, int pipe)
  170. {
  171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  172. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  173. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  174. return 1;
  175. return 0;
  176. }
  177. /* Called from drm generic code, passed a 'crtc', which
  178. * we use as a pipe index
  179. */
  180. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  181. {
  182. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  183. unsigned long high_frame;
  184. unsigned long low_frame;
  185. u32 high1, high2, low, count;
  186. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  187. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  188. if (!i915_pipe_enabled(dev, pipe)) {
  189. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  190. "pipe %d\n", pipe);
  191. return 0;
  192. }
  193. /*
  194. * High & low register fields aren't synchronized, so make sure
  195. * we get a low value that's stable across two reads of the high
  196. * register.
  197. */
  198. do {
  199. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  200. PIPE_FRAME_HIGH_SHIFT);
  201. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  202. PIPE_FRAME_LOW_SHIFT);
  203. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  204. PIPE_FRAME_HIGH_SHIFT);
  205. } while (high1 != high2);
  206. count = (high1 << 8) | low;
  207. return count;
  208. }
  209. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  210. {
  211. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  212. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  213. if (!i915_pipe_enabled(dev, pipe)) {
  214. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  215. "pipe %d\n", pipe);
  216. return 0;
  217. }
  218. return I915_READ(reg);
  219. }
  220. /*
  221. * Handle hotplug events outside the interrupt handler proper.
  222. */
  223. static void i915_hotplug_work_func(struct work_struct *work)
  224. {
  225. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  226. hotplug_work);
  227. struct drm_device *dev = dev_priv->dev;
  228. struct drm_mode_config *mode_config = &dev->mode_config;
  229. struct drm_encoder *encoder;
  230. if (mode_config->num_encoder) {
  231. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  232. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  233. if (intel_encoder->hot_plug)
  234. (*intel_encoder->hot_plug) (intel_encoder);
  235. }
  236. }
  237. /* Just fire off a uevent and let userspace tell us what to do */
  238. drm_sysfs_hotplug_event(dev);
  239. }
  240. static void i915_handle_rps_change(struct drm_device *dev)
  241. {
  242. drm_i915_private_t *dev_priv = dev->dev_private;
  243. u32 busy_up, busy_down, max_avg, min_avg;
  244. u16 rgvswctl;
  245. u8 new_delay = dev_priv->cur_delay;
  246. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  247. busy_up = I915_READ(RCPREVBSYTUPAVG);
  248. busy_down = I915_READ(RCPREVBSYTDNAVG);
  249. max_avg = I915_READ(RCBMAXAVG);
  250. min_avg = I915_READ(RCBMINAVG);
  251. /* Handle RCS change request from hw */
  252. if (busy_up > max_avg) {
  253. if (dev_priv->cur_delay != dev_priv->max_delay)
  254. new_delay = dev_priv->cur_delay - 1;
  255. if (new_delay < dev_priv->max_delay)
  256. new_delay = dev_priv->max_delay;
  257. } else if (busy_down < min_avg) {
  258. if (dev_priv->cur_delay != dev_priv->min_delay)
  259. new_delay = dev_priv->cur_delay + 1;
  260. if (new_delay > dev_priv->min_delay)
  261. new_delay = dev_priv->min_delay;
  262. }
  263. DRM_DEBUG("rps change requested: %d -> %d\n",
  264. dev_priv->cur_delay, new_delay);
  265. rgvswctl = I915_READ(MEMSWCTL);
  266. if (rgvswctl & MEMCTL_CMD_STS) {
  267. DRM_ERROR("gpu busy, RCS change rejected\n");
  268. return; /* still busy with another command */
  269. }
  270. /* Program the new state */
  271. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  272. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  273. I915_WRITE(MEMSWCTL, rgvswctl);
  274. POSTING_READ(MEMSWCTL);
  275. rgvswctl |= MEMCTL_CMD_STS;
  276. I915_WRITE(MEMSWCTL, rgvswctl);
  277. dev_priv->cur_delay = new_delay;
  278. DRM_DEBUG("rps changed\n");
  279. return;
  280. }
  281. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  282. {
  283. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  284. int ret = IRQ_NONE;
  285. u32 de_iir, gt_iir, de_ier, pch_iir;
  286. struct drm_i915_master_private *master_priv;
  287. /* disable master interrupt before clearing iir */
  288. de_ier = I915_READ(DEIER);
  289. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  290. (void)I915_READ(DEIER);
  291. de_iir = I915_READ(DEIIR);
  292. gt_iir = I915_READ(GTIIR);
  293. pch_iir = I915_READ(SDEIIR);
  294. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  295. goto done;
  296. ret = IRQ_HANDLED;
  297. if (dev->primary->master) {
  298. master_priv = dev->primary->master->driver_priv;
  299. if (master_priv->sarea_priv)
  300. master_priv->sarea_priv->last_dispatch =
  301. READ_BREADCRUMB(dev_priv);
  302. }
  303. if (gt_iir & GT_USER_INTERRUPT) {
  304. u32 seqno = i915_get_gem_seqno(dev);
  305. dev_priv->mm.irq_gem_seqno = seqno;
  306. trace_i915_gem_request_complete(dev, seqno);
  307. DRM_WAKEUP(&dev_priv->irq_queue);
  308. dev_priv->hangcheck_count = 0;
  309. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  310. }
  311. if (de_iir & DE_GSE)
  312. ironlake_opregion_gse_intr(dev);
  313. if (de_iir & DE_PLANEA_FLIP_DONE) {
  314. intel_prepare_page_flip(dev, 0);
  315. intel_finish_page_flip(dev, 0);
  316. }
  317. if (de_iir & DE_PLANEB_FLIP_DONE) {
  318. intel_prepare_page_flip(dev, 1);
  319. intel_finish_page_flip(dev, 1);
  320. }
  321. if (de_iir & DE_PIPEA_VBLANK)
  322. drm_handle_vblank(dev, 0);
  323. if (de_iir & DE_PIPEB_VBLANK)
  324. drm_handle_vblank(dev, 1);
  325. /* check event from PCH */
  326. if ((de_iir & DE_PCH_EVENT) &&
  327. (pch_iir & SDE_HOTPLUG_MASK)) {
  328. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  329. }
  330. if (de_iir & DE_PCU_EVENT) {
  331. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  332. i915_handle_rps_change(dev);
  333. }
  334. /* should clear PCH hotplug event before clear CPU irq */
  335. I915_WRITE(SDEIIR, pch_iir);
  336. I915_WRITE(GTIIR, gt_iir);
  337. I915_WRITE(DEIIR, de_iir);
  338. done:
  339. I915_WRITE(DEIER, de_ier);
  340. (void)I915_READ(DEIER);
  341. return ret;
  342. }
  343. /**
  344. * i915_error_work_func - do process context error handling work
  345. * @work: work struct
  346. *
  347. * Fire an error uevent so userspace can see that a hang or error
  348. * was detected.
  349. */
  350. static void i915_error_work_func(struct work_struct *work)
  351. {
  352. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  353. error_work);
  354. struct drm_device *dev = dev_priv->dev;
  355. char *error_event[] = { "ERROR=1", NULL };
  356. char *reset_event[] = { "RESET=1", NULL };
  357. char *reset_done_event[] = { "ERROR=0", NULL };
  358. DRM_DEBUG_DRIVER("generating error event\n");
  359. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  360. if (atomic_read(&dev_priv->mm.wedged)) {
  361. if (IS_I965G(dev)) {
  362. DRM_DEBUG_DRIVER("resetting chip\n");
  363. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  364. if (!i965_reset(dev, GDRST_RENDER)) {
  365. atomic_set(&dev_priv->mm.wedged, 0);
  366. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  367. }
  368. } else {
  369. DRM_DEBUG_DRIVER("reboot required\n");
  370. }
  371. }
  372. }
  373. static struct drm_i915_error_object *
  374. i915_error_object_create(struct drm_device *dev,
  375. struct drm_gem_object *src)
  376. {
  377. struct drm_i915_error_object *dst;
  378. struct drm_i915_gem_object *src_priv;
  379. int page, page_count;
  380. if (src == NULL)
  381. return NULL;
  382. src_priv = to_intel_bo(src);
  383. if (src_priv->pages == NULL)
  384. return NULL;
  385. page_count = src->size / PAGE_SIZE;
  386. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  387. if (dst == NULL)
  388. return NULL;
  389. for (page = 0; page < page_count; page++) {
  390. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  391. if (d == NULL)
  392. goto unwind;
  393. s = kmap_atomic(src_priv->pages[page], KM_USER0);
  394. memcpy(d, s, PAGE_SIZE);
  395. kunmap_atomic(s, KM_USER0);
  396. dst->pages[page] = d;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error);
  426. }
  427. static u32
  428. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  429. {
  430. u32 cmd;
  431. if (IS_I830(dev) || IS_845G(dev))
  432. cmd = MI_BATCH_BUFFER;
  433. else if (IS_I965G(dev))
  434. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  435. MI_BATCH_NON_SECURE_I965);
  436. else
  437. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  438. return ring[0] == cmd ? ring[1] : 0;
  439. }
  440. static u32
  441. i915_ringbuffer_last_batch(struct drm_device *dev)
  442. {
  443. struct drm_i915_private *dev_priv = dev->dev_private;
  444. u32 head, bbaddr;
  445. u32 *ring;
  446. /* Locate the current position in the ringbuffer and walk back
  447. * to find the most recently dispatched batch buffer.
  448. */
  449. bbaddr = 0;
  450. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  451. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  452. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  453. bbaddr = i915_get_bbaddr(dev, ring);
  454. if (bbaddr)
  455. break;
  456. }
  457. if (bbaddr == 0) {
  458. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  459. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  460. bbaddr = i915_get_bbaddr(dev, ring);
  461. if (bbaddr)
  462. break;
  463. }
  464. }
  465. return bbaddr;
  466. }
  467. /**
  468. * i915_capture_error_state - capture an error record for later analysis
  469. * @dev: drm device
  470. *
  471. * Should be called when an error is detected (either a hang or an error
  472. * interrupt) to capture error state from the time of the error. Fills
  473. * out a structure which becomes available in debugfs for user level tools
  474. * to pick up.
  475. */
  476. static void i915_capture_error_state(struct drm_device *dev)
  477. {
  478. struct drm_i915_private *dev_priv = dev->dev_private;
  479. struct drm_i915_gem_object *obj_priv;
  480. struct drm_i915_error_state *error;
  481. struct drm_gem_object *batchbuffer[2];
  482. unsigned long flags;
  483. u32 bbaddr;
  484. int count;
  485. spin_lock_irqsave(&dev_priv->error_lock, flags);
  486. error = dev_priv->first_error;
  487. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  488. if (error)
  489. return;
  490. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  491. if (!error) {
  492. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  493. return;
  494. }
  495. error->seqno = i915_get_gem_seqno(dev);
  496. error->eir = I915_READ(EIR);
  497. error->pgtbl_er = I915_READ(PGTBL_ER);
  498. error->pipeastat = I915_READ(PIPEASTAT);
  499. error->pipebstat = I915_READ(PIPEBSTAT);
  500. error->instpm = I915_READ(INSTPM);
  501. if (!IS_I965G(dev)) {
  502. error->ipeir = I915_READ(IPEIR);
  503. error->ipehr = I915_READ(IPEHR);
  504. error->instdone = I915_READ(INSTDONE);
  505. error->acthd = I915_READ(ACTHD);
  506. error->bbaddr = 0;
  507. } else {
  508. error->ipeir = I915_READ(IPEIR_I965);
  509. error->ipehr = I915_READ(IPEHR_I965);
  510. error->instdone = I915_READ(INSTDONE_I965);
  511. error->instps = I915_READ(INSTPS);
  512. error->instdone1 = I915_READ(INSTDONE1);
  513. error->acthd = I915_READ(ACTHD_I965);
  514. error->bbaddr = I915_READ64(BB_ADDR);
  515. }
  516. bbaddr = i915_ringbuffer_last_batch(dev);
  517. /* Grab the current batchbuffer, most likely to have crashed. */
  518. batchbuffer[0] = NULL;
  519. batchbuffer[1] = NULL;
  520. count = 0;
  521. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  522. struct drm_gem_object *obj = obj_priv->obj;
  523. if (batchbuffer[0] == NULL &&
  524. bbaddr >= obj_priv->gtt_offset &&
  525. bbaddr < obj_priv->gtt_offset + obj->size)
  526. batchbuffer[0] = obj;
  527. if (batchbuffer[1] == NULL &&
  528. error->acthd >= obj_priv->gtt_offset &&
  529. error->acthd < obj_priv->gtt_offset + obj->size &&
  530. batchbuffer[0] != obj)
  531. batchbuffer[1] = obj;
  532. count++;
  533. }
  534. /* We need to copy these to an anonymous buffer as the simplest
  535. * method to avoid being overwritten by userpace.
  536. */
  537. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  538. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  539. /* Record the ringbuffer */
  540. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  541. /* Record buffers on the active list. */
  542. error->active_bo = NULL;
  543. error->active_bo_count = 0;
  544. if (count)
  545. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  546. GFP_ATOMIC);
  547. if (error->active_bo) {
  548. int i = 0;
  549. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  550. struct drm_gem_object *obj = obj_priv->obj;
  551. error->active_bo[i].size = obj->size;
  552. error->active_bo[i].name = obj->name;
  553. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  554. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  555. error->active_bo[i].read_domains = obj->read_domains;
  556. error->active_bo[i].write_domain = obj->write_domain;
  557. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  558. error->active_bo[i].pinned = 0;
  559. if (obj_priv->pin_count > 0)
  560. error->active_bo[i].pinned = 1;
  561. if (obj_priv->user_pin_count > 0)
  562. error->active_bo[i].pinned = -1;
  563. error->active_bo[i].tiling = obj_priv->tiling_mode;
  564. error->active_bo[i].dirty = obj_priv->dirty;
  565. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  566. if (++i == count)
  567. break;
  568. }
  569. error->active_bo_count = i;
  570. }
  571. do_gettimeofday(&error->time);
  572. spin_lock_irqsave(&dev_priv->error_lock, flags);
  573. if (dev_priv->first_error == NULL) {
  574. dev_priv->first_error = error;
  575. error = NULL;
  576. }
  577. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  578. if (error)
  579. i915_error_state_free(dev, error);
  580. }
  581. void i915_destroy_error_state(struct drm_device *dev)
  582. {
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. struct drm_i915_error_state *error;
  585. spin_lock(&dev_priv->error_lock);
  586. error = dev_priv->first_error;
  587. dev_priv->first_error = NULL;
  588. spin_unlock(&dev_priv->error_lock);
  589. if (error)
  590. i915_error_state_free(dev, error);
  591. }
  592. /**
  593. * i915_handle_error - handle an error interrupt
  594. * @dev: drm device
  595. *
  596. * Do some basic checking of regsiter state at error interrupt time and
  597. * dump it to the syslog. Also call i915_capture_error_state() to make
  598. * sure we get a record and make it available in debugfs. Fire a uevent
  599. * so userspace knows something bad happened (should trigger collection
  600. * of a ring dump etc.).
  601. */
  602. static void i915_handle_error(struct drm_device *dev, bool wedged)
  603. {
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. u32 eir = I915_READ(EIR);
  606. u32 pipea_stats = I915_READ(PIPEASTAT);
  607. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  608. i915_capture_error_state(dev);
  609. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  610. eir);
  611. if (IS_G4X(dev)) {
  612. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  613. u32 ipeir = I915_READ(IPEIR_I965);
  614. printk(KERN_ERR " IPEIR: 0x%08x\n",
  615. I915_READ(IPEIR_I965));
  616. printk(KERN_ERR " IPEHR: 0x%08x\n",
  617. I915_READ(IPEHR_I965));
  618. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  619. I915_READ(INSTDONE_I965));
  620. printk(KERN_ERR " INSTPS: 0x%08x\n",
  621. I915_READ(INSTPS));
  622. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  623. I915_READ(INSTDONE1));
  624. printk(KERN_ERR " ACTHD: 0x%08x\n",
  625. I915_READ(ACTHD_I965));
  626. I915_WRITE(IPEIR_I965, ipeir);
  627. (void)I915_READ(IPEIR_I965);
  628. }
  629. if (eir & GM45_ERROR_PAGE_TABLE) {
  630. u32 pgtbl_err = I915_READ(PGTBL_ER);
  631. printk(KERN_ERR "page table error\n");
  632. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  633. pgtbl_err);
  634. I915_WRITE(PGTBL_ER, pgtbl_err);
  635. (void)I915_READ(PGTBL_ER);
  636. }
  637. }
  638. if (IS_I9XX(dev)) {
  639. if (eir & I915_ERROR_PAGE_TABLE) {
  640. u32 pgtbl_err = I915_READ(PGTBL_ER);
  641. printk(KERN_ERR "page table error\n");
  642. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  643. pgtbl_err);
  644. I915_WRITE(PGTBL_ER, pgtbl_err);
  645. (void)I915_READ(PGTBL_ER);
  646. }
  647. }
  648. if (eir & I915_ERROR_MEMORY_REFRESH) {
  649. printk(KERN_ERR "memory refresh error\n");
  650. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  651. pipea_stats);
  652. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  653. pipeb_stats);
  654. /* pipestat has already been acked */
  655. }
  656. if (eir & I915_ERROR_INSTRUCTION) {
  657. printk(KERN_ERR "instruction error\n");
  658. printk(KERN_ERR " INSTPM: 0x%08x\n",
  659. I915_READ(INSTPM));
  660. if (!IS_I965G(dev)) {
  661. u32 ipeir = I915_READ(IPEIR);
  662. printk(KERN_ERR " IPEIR: 0x%08x\n",
  663. I915_READ(IPEIR));
  664. printk(KERN_ERR " IPEHR: 0x%08x\n",
  665. I915_READ(IPEHR));
  666. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  667. I915_READ(INSTDONE));
  668. printk(KERN_ERR " ACTHD: 0x%08x\n",
  669. I915_READ(ACTHD));
  670. I915_WRITE(IPEIR, ipeir);
  671. (void)I915_READ(IPEIR);
  672. } else {
  673. u32 ipeir = I915_READ(IPEIR_I965);
  674. printk(KERN_ERR " IPEIR: 0x%08x\n",
  675. I915_READ(IPEIR_I965));
  676. printk(KERN_ERR " IPEHR: 0x%08x\n",
  677. I915_READ(IPEHR_I965));
  678. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  679. I915_READ(INSTDONE_I965));
  680. printk(KERN_ERR " INSTPS: 0x%08x\n",
  681. I915_READ(INSTPS));
  682. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  683. I915_READ(INSTDONE1));
  684. printk(KERN_ERR " ACTHD: 0x%08x\n",
  685. I915_READ(ACTHD_I965));
  686. I915_WRITE(IPEIR_I965, ipeir);
  687. (void)I915_READ(IPEIR_I965);
  688. }
  689. }
  690. I915_WRITE(EIR, eir);
  691. (void)I915_READ(EIR);
  692. eir = I915_READ(EIR);
  693. if (eir) {
  694. /*
  695. * some errors might have become stuck,
  696. * mask them.
  697. */
  698. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  699. I915_WRITE(EMR, I915_READ(EMR) | eir);
  700. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  701. }
  702. if (wedged) {
  703. atomic_set(&dev_priv->mm.wedged, 1);
  704. /*
  705. * Wakeup waiting processes so they don't hang
  706. */
  707. DRM_WAKEUP(&dev_priv->irq_queue);
  708. }
  709. queue_work(dev_priv->wq, &dev_priv->error_work);
  710. }
  711. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  712. {
  713. struct drm_device *dev = (struct drm_device *) arg;
  714. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  715. struct drm_i915_master_private *master_priv;
  716. u32 iir, new_iir;
  717. u32 pipea_stats, pipeb_stats;
  718. u32 vblank_status;
  719. u32 vblank_enable;
  720. int vblank = 0;
  721. unsigned long irqflags;
  722. int irq_received;
  723. int ret = IRQ_NONE;
  724. atomic_inc(&dev_priv->irq_received);
  725. if (HAS_PCH_SPLIT(dev))
  726. return ironlake_irq_handler(dev);
  727. iir = I915_READ(IIR);
  728. if (IS_I965G(dev)) {
  729. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  730. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  731. } else {
  732. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  733. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  734. }
  735. for (;;) {
  736. irq_received = iir != 0;
  737. /* Can't rely on pipestat interrupt bit in iir as it might
  738. * have been cleared after the pipestat interrupt was received.
  739. * It doesn't set the bit in iir again, but it still produces
  740. * interrupts (for non-MSI).
  741. */
  742. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  743. pipea_stats = I915_READ(PIPEASTAT);
  744. pipeb_stats = I915_READ(PIPEBSTAT);
  745. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  746. i915_handle_error(dev, false);
  747. /*
  748. * Clear the PIPE(A|B)STAT regs before the IIR
  749. */
  750. if (pipea_stats & 0x8000ffff) {
  751. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  752. DRM_DEBUG_DRIVER("pipe a underrun\n");
  753. I915_WRITE(PIPEASTAT, pipea_stats);
  754. irq_received = 1;
  755. }
  756. if (pipeb_stats & 0x8000ffff) {
  757. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  758. DRM_DEBUG_DRIVER("pipe b underrun\n");
  759. I915_WRITE(PIPEBSTAT, pipeb_stats);
  760. irq_received = 1;
  761. }
  762. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  763. if (!irq_received)
  764. break;
  765. ret = IRQ_HANDLED;
  766. /* Consume port. Then clear IIR or we'll miss events */
  767. if ((I915_HAS_HOTPLUG(dev)) &&
  768. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  769. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  770. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  771. hotplug_status);
  772. if (hotplug_status & dev_priv->hotplug_supported_mask)
  773. queue_work(dev_priv->wq,
  774. &dev_priv->hotplug_work);
  775. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  776. I915_READ(PORT_HOTPLUG_STAT);
  777. }
  778. I915_WRITE(IIR, iir);
  779. new_iir = I915_READ(IIR); /* Flush posted writes */
  780. if (dev->primary->master) {
  781. master_priv = dev->primary->master->driver_priv;
  782. if (master_priv->sarea_priv)
  783. master_priv->sarea_priv->last_dispatch =
  784. READ_BREADCRUMB(dev_priv);
  785. }
  786. if (iir & I915_USER_INTERRUPT) {
  787. u32 seqno = i915_get_gem_seqno(dev);
  788. dev_priv->mm.irq_gem_seqno = seqno;
  789. trace_i915_gem_request_complete(dev, seqno);
  790. DRM_WAKEUP(&dev_priv->irq_queue);
  791. dev_priv->hangcheck_count = 0;
  792. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  793. }
  794. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  795. intel_prepare_page_flip(dev, 0);
  796. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  797. intel_prepare_page_flip(dev, 1);
  798. if (pipea_stats & vblank_status) {
  799. vblank++;
  800. drm_handle_vblank(dev, 0);
  801. intel_finish_page_flip(dev, 0);
  802. }
  803. if (pipeb_stats & vblank_status) {
  804. vblank++;
  805. drm_handle_vblank(dev, 1);
  806. intel_finish_page_flip(dev, 1);
  807. }
  808. if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  809. (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  810. (iir & I915_ASLE_INTERRUPT))
  811. opregion_asle_intr(dev);
  812. /* With MSI, interrupts are only generated when iir
  813. * transitions from zero to nonzero. If another bit got
  814. * set while we were handling the existing iir bits, then
  815. * we would never get another interrupt.
  816. *
  817. * This is fine on non-MSI as well, as if we hit this path
  818. * we avoid exiting the interrupt handler only to generate
  819. * another one.
  820. *
  821. * Note that for MSI this could cause a stray interrupt report
  822. * if an interrupt landed in the time between writing IIR and
  823. * the posting read. This should be rare enough to never
  824. * trigger the 99% of 100,000 interrupts test for disabling
  825. * stray interrupts.
  826. */
  827. iir = new_iir;
  828. }
  829. return ret;
  830. }
  831. static int i915_emit_irq(struct drm_device * dev)
  832. {
  833. drm_i915_private_t *dev_priv = dev->dev_private;
  834. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  835. RING_LOCALS;
  836. i915_kernel_lost_context(dev);
  837. DRM_DEBUG_DRIVER("\n");
  838. dev_priv->counter++;
  839. if (dev_priv->counter > 0x7FFFFFFFUL)
  840. dev_priv->counter = 1;
  841. if (master_priv->sarea_priv)
  842. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  843. BEGIN_LP_RING(4);
  844. OUT_RING(MI_STORE_DWORD_INDEX);
  845. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  846. OUT_RING(dev_priv->counter);
  847. OUT_RING(MI_USER_INTERRUPT);
  848. ADVANCE_LP_RING();
  849. return dev_priv->counter;
  850. }
  851. void i915_user_irq_get(struct drm_device *dev)
  852. {
  853. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  854. unsigned long irqflags;
  855. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  856. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  857. if (HAS_PCH_SPLIT(dev))
  858. ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  859. else
  860. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  861. }
  862. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  863. }
  864. void i915_user_irq_put(struct drm_device *dev)
  865. {
  866. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  867. unsigned long irqflags;
  868. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  869. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  870. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  871. if (HAS_PCH_SPLIT(dev))
  872. ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  873. else
  874. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  875. }
  876. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  877. }
  878. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  879. {
  880. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  881. if (dev_priv->trace_irq_seqno == 0)
  882. i915_user_irq_get(dev);
  883. dev_priv->trace_irq_seqno = seqno;
  884. }
  885. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  886. {
  887. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  888. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  889. int ret = 0;
  890. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  891. READ_BREADCRUMB(dev_priv));
  892. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  893. if (master_priv->sarea_priv)
  894. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  895. return 0;
  896. }
  897. if (master_priv->sarea_priv)
  898. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  899. i915_user_irq_get(dev);
  900. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  901. READ_BREADCRUMB(dev_priv) >= irq_nr);
  902. i915_user_irq_put(dev);
  903. if (ret == -EBUSY) {
  904. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  905. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  906. }
  907. return ret;
  908. }
  909. /* Needs the lock as it touches the ring.
  910. */
  911. int i915_irq_emit(struct drm_device *dev, void *data,
  912. struct drm_file *file_priv)
  913. {
  914. drm_i915_private_t *dev_priv = dev->dev_private;
  915. drm_i915_irq_emit_t *emit = data;
  916. int result;
  917. if (!dev_priv || !dev_priv->ring.virtual_start) {
  918. DRM_ERROR("called with no initialization\n");
  919. return -EINVAL;
  920. }
  921. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  922. mutex_lock(&dev->struct_mutex);
  923. result = i915_emit_irq(dev);
  924. mutex_unlock(&dev->struct_mutex);
  925. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  926. DRM_ERROR("copy_to_user\n");
  927. return -EFAULT;
  928. }
  929. return 0;
  930. }
  931. /* Doesn't need the hardware lock.
  932. */
  933. int i915_irq_wait(struct drm_device *dev, void *data,
  934. struct drm_file *file_priv)
  935. {
  936. drm_i915_private_t *dev_priv = dev->dev_private;
  937. drm_i915_irq_wait_t *irqwait = data;
  938. if (!dev_priv) {
  939. DRM_ERROR("called with no initialization\n");
  940. return -EINVAL;
  941. }
  942. return i915_wait_irq(dev, irqwait->irq_seq);
  943. }
  944. /* Called from drm generic code, passed 'crtc' which
  945. * we use as a pipe index
  946. */
  947. int i915_enable_vblank(struct drm_device *dev, int pipe)
  948. {
  949. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  950. unsigned long irqflags;
  951. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  952. u32 pipeconf;
  953. pipeconf = I915_READ(pipeconf_reg);
  954. if (!(pipeconf & PIPEACONF_ENABLE))
  955. return -EINVAL;
  956. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  957. if (HAS_PCH_SPLIT(dev))
  958. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  959. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  960. else if (IS_I965G(dev))
  961. i915_enable_pipestat(dev_priv, pipe,
  962. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  963. else
  964. i915_enable_pipestat(dev_priv, pipe,
  965. PIPE_VBLANK_INTERRUPT_ENABLE);
  966. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  967. return 0;
  968. }
  969. /* Called from drm generic code, passed 'crtc' which
  970. * we use as a pipe index
  971. */
  972. void i915_disable_vblank(struct drm_device *dev, int pipe)
  973. {
  974. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  975. unsigned long irqflags;
  976. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  977. if (HAS_PCH_SPLIT(dev))
  978. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  979. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  980. else
  981. i915_disable_pipestat(dev_priv, pipe,
  982. PIPE_VBLANK_INTERRUPT_ENABLE |
  983. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  984. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  985. }
  986. void i915_enable_interrupt (struct drm_device *dev)
  987. {
  988. struct drm_i915_private *dev_priv = dev->dev_private;
  989. if (!HAS_PCH_SPLIT(dev))
  990. opregion_enable_asle(dev);
  991. dev_priv->irq_enabled = 1;
  992. }
  993. /* Set the vblank monitor pipe
  994. */
  995. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  996. struct drm_file *file_priv)
  997. {
  998. drm_i915_private_t *dev_priv = dev->dev_private;
  999. if (!dev_priv) {
  1000. DRM_ERROR("called with no initialization\n");
  1001. return -EINVAL;
  1002. }
  1003. return 0;
  1004. }
  1005. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1006. struct drm_file *file_priv)
  1007. {
  1008. drm_i915_private_t *dev_priv = dev->dev_private;
  1009. drm_i915_vblank_pipe_t *pipe = data;
  1010. if (!dev_priv) {
  1011. DRM_ERROR("called with no initialization\n");
  1012. return -EINVAL;
  1013. }
  1014. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1015. return 0;
  1016. }
  1017. /**
  1018. * Schedule buffer swap at given vertical blank.
  1019. */
  1020. int i915_vblank_swap(struct drm_device *dev, void *data,
  1021. struct drm_file *file_priv)
  1022. {
  1023. /* The delayed swap mechanism was fundamentally racy, and has been
  1024. * removed. The model was that the client requested a delayed flip/swap
  1025. * from the kernel, then waited for vblank before continuing to perform
  1026. * rendering. The problem was that the kernel might wake the client
  1027. * up before it dispatched the vblank swap (since the lock has to be
  1028. * held while touching the ringbuffer), in which case the client would
  1029. * clear and start the next frame before the swap occurred, and
  1030. * flicker would occur in addition to likely missing the vblank.
  1031. *
  1032. * In the absence of this ioctl, userland falls back to a correct path
  1033. * of waiting for a vblank, then dispatching the swap on its own.
  1034. * Context switching to userland and back is plenty fast enough for
  1035. * meeting the requirements of vblank swapping.
  1036. */
  1037. return -EINVAL;
  1038. }
  1039. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1040. drm_i915_private_t *dev_priv = dev->dev_private;
  1041. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1042. }
  1043. /**
  1044. * This is called when the chip hasn't reported back with completed
  1045. * batchbuffers in a long time. The first time this is called we simply record
  1046. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1047. * again, we assume the chip is wedged and try to fix it.
  1048. */
  1049. void i915_hangcheck_elapsed(unsigned long data)
  1050. {
  1051. struct drm_device *dev = (struct drm_device *)data;
  1052. drm_i915_private_t *dev_priv = dev->dev_private;
  1053. uint32_t acthd;
  1054. /* No reset support on this chip yet. */
  1055. if (IS_GEN6(dev))
  1056. return;
  1057. if (!IS_I965G(dev))
  1058. acthd = I915_READ(ACTHD);
  1059. else
  1060. acthd = I915_READ(ACTHD_I965);
  1061. /* If all work is done then ACTHD clearly hasn't advanced. */
  1062. if (list_empty(&dev_priv->mm.request_list) ||
  1063. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1064. dev_priv->hangcheck_count = 0;
  1065. return;
  1066. }
  1067. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1068. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1069. i915_handle_error(dev, true);
  1070. return;
  1071. }
  1072. /* Reset timer case chip hangs without another request being added */
  1073. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1074. if (acthd != dev_priv->last_acthd)
  1075. dev_priv->hangcheck_count = 0;
  1076. else
  1077. dev_priv->hangcheck_count++;
  1078. dev_priv->last_acthd = acthd;
  1079. }
  1080. /* drm_dma.h hooks
  1081. */
  1082. static void ironlake_irq_preinstall(struct drm_device *dev)
  1083. {
  1084. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1085. I915_WRITE(HWSTAM, 0xeffe);
  1086. /* XXX hotplug from PCH */
  1087. I915_WRITE(DEIMR, 0xffffffff);
  1088. I915_WRITE(DEIER, 0x0);
  1089. (void) I915_READ(DEIER);
  1090. /* and GT */
  1091. I915_WRITE(GTIMR, 0xffffffff);
  1092. I915_WRITE(GTIER, 0x0);
  1093. (void) I915_READ(GTIER);
  1094. /* south display irq */
  1095. I915_WRITE(SDEIMR, 0xffffffff);
  1096. I915_WRITE(SDEIER, 0x0);
  1097. (void) I915_READ(SDEIER);
  1098. }
  1099. static int ironlake_irq_postinstall(struct drm_device *dev)
  1100. {
  1101. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1102. /* enable kind of interrupts always enabled */
  1103. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1104. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1105. u32 render_mask = GT_USER_INTERRUPT;
  1106. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1107. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1108. dev_priv->irq_mask_reg = ~display_mask;
  1109. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1110. /* should always can generate irq */
  1111. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1112. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1113. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1114. (void) I915_READ(DEIER);
  1115. /* user interrupt should be enabled, but masked initial */
  1116. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1117. dev_priv->gt_irq_enable_reg = render_mask;
  1118. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1119. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1120. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1121. (void) I915_READ(GTIER);
  1122. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1123. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1124. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1125. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1126. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1127. (void) I915_READ(SDEIER);
  1128. if (IS_IRONLAKE_M(dev)) {
  1129. /* Clear & enable PCU event interrupts */
  1130. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1131. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1132. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1133. }
  1134. return 0;
  1135. }
  1136. void i915_driver_irq_preinstall(struct drm_device * dev)
  1137. {
  1138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1139. atomic_set(&dev_priv->irq_received, 0);
  1140. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1141. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1142. if (HAS_PCH_SPLIT(dev)) {
  1143. ironlake_irq_preinstall(dev);
  1144. return;
  1145. }
  1146. if (I915_HAS_HOTPLUG(dev)) {
  1147. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1148. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1149. }
  1150. I915_WRITE(HWSTAM, 0xeffe);
  1151. I915_WRITE(PIPEASTAT, 0);
  1152. I915_WRITE(PIPEBSTAT, 0);
  1153. I915_WRITE(IMR, 0xffffffff);
  1154. I915_WRITE(IER, 0x0);
  1155. (void) I915_READ(IER);
  1156. }
  1157. /*
  1158. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1159. * enabled correctly.
  1160. */
  1161. int i915_driver_irq_postinstall(struct drm_device *dev)
  1162. {
  1163. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1164. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1165. u32 error_mask;
  1166. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1167. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1168. if (HAS_PCH_SPLIT(dev))
  1169. return ironlake_irq_postinstall(dev);
  1170. /* Unmask the interrupts that we always want on. */
  1171. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1172. dev_priv->pipestat[0] = 0;
  1173. dev_priv->pipestat[1] = 0;
  1174. if (I915_HAS_HOTPLUG(dev)) {
  1175. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1176. /* Note HDMI and DP share bits */
  1177. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1178. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1179. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1180. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1181. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1182. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1183. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1184. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1185. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1186. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1187. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1188. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1189. /* Ignore TV since it's buggy */
  1190. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1191. /* Enable in IER... */
  1192. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1193. /* and unmask in IMR */
  1194. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1195. }
  1196. /*
  1197. * Enable some error detection, note the instruction error mask
  1198. * bit is reserved, so we leave it masked.
  1199. */
  1200. if (IS_G4X(dev)) {
  1201. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1202. GM45_ERROR_MEM_PRIV |
  1203. GM45_ERROR_CP_PRIV |
  1204. I915_ERROR_MEMORY_REFRESH);
  1205. } else {
  1206. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1207. I915_ERROR_MEMORY_REFRESH);
  1208. }
  1209. I915_WRITE(EMR, error_mask);
  1210. /* Disable pipe interrupt enables, clear pending pipe status */
  1211. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1212. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1213. /* Clear pending interrupt status */
  1214. I915_WRITE(IIR, I915_READ(IIR));
  1215. I915_WRITE(IER, enable_mask);
  1216. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1217. (void) I915_READ(IER);
  1218. opregion_enable_asle(dev);
  1219. return 0;
  1220. }
  1221. static void ironlake_irq_uninstall(struct drm_device *dev)
  1222. {
  1223. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1224. I915_WRITE(HWSTAM, 0xffffffff);
  1225. I915_WRITE(DEIMR, 0xffffffff);
  1226. I915_WRITE(DEIER, 0x0);
  1227. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1228. I915_WRITE(GTIMR, 0xffffffff);
  1229. I915_WRITE(GTIER, 0x0);
  1230. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1231. }
  1232. void i915_driver_irq_uninstall(struct drm_device * dev)
  1233. {
  1234. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1235. if (!dev_priv)
  1236. return;
  1237. dev_priv->vblank_pipe = 0;
  1238. if (HAS_PCH_SPLIT(dev)) {
  1239. ironlake_irq_uninstall(dev);
  1240. return;
  1241. }
  1242. if (I915_HAS_HOTPLUG(dev)) {
  1243. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1244. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1245. }
  1246. I915_WRITE(HWSTAM, 0xffffffff);
  1247. I915_WRITE(PIPEASTAT, 0);
  1248. I915_WRITE(PIPEBSTAT, 0);
  1249. I915_WRITE(IMR, 0xffffffff);
  1250. I915_WRITE(IER, 0x0);
  1251. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1252. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1253. I915_WRITE(IIR, I915_READ(IIR));
  1254. }