wm8400.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/mfd/wm8400-audio.h>
  22. #include <linux/mfd/wm8400-private.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "wm8400.h"
  31. /* Fake register for internal state */
  32. #define WM8400_INTDRIVBITS (WM8400_REGISTER_COUNT + 1)
  33. #define WM8400_INMIXL_PWR 0
  34. #define WM8400_AINLMUX_PWR 1
  35. #define WM8400_INMIXR_PWR 2
  36. #define WM8400_AINRMUX_PWR 3
  37. static struct regulator_bulk_data power[] = {
  38. {
  39. .supply = "I2S1VDD",
  40. },
  41. {
  42. .supply = "I2S2VDD",
  43. },
  44. {
  45. .supply = "DCVDD",
  46. },
  47. {
  48. .supply = "FLLVDD",
  49. },
  50. {
  51. .supply = "HPVDD",
  52. },
  53. {
  54. .supply = "SPKVDD",
  55. },
  56. };
  57. /* codec private data */
  58. struct wm8400_priv {
  59. struct snd_soc_codec codec;
  60. struct wm8400 *wm8400;
  61. u16 fake_register;
  62. unsigned int sysclk;
  63. unsigned int pcmclk;
  64. struct work_struct work;
  65. };
  66. static inline unsigned int wm8400_read(struct snd_soc_codec *codec,
  67. unsigned int reg)
  68. {
  69. struct wm8400_priv *wm8400 = codec->private_data;
  70. if (reg == WM8400_INTDRIVBITS)
  71. return wm8400->fake_register;
  72. else
  73. return wm8400_reg_read(wm8400->wm8400, reg);
  74. }
  75. /*
  76. * write to the wm8400 register space
  77. */
  78. static int wm8400_write(struct snd_soc_codec *codec, unsigned int reg,
  79. unsigned int value)
  80. {
  81. struct wm8400_priv *wm8400 = codec->private_data;
  82. if (reg == WM8400_INTDRIVBITS) {
  83. wm8400->fake_register = value;
  84. return 0;
  85. } else
  86. return wm8400_set_bits(wm8400->wm8400, reg, 0xffff, value);
  87. }
  88. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  89. {
  90. struct wm8400_priv *wm8400 = codec->private_data;
  91. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  92. }
  93. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  94. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  95. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, -2100, 0);
  96. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  97. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  98. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  99. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  100. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  101. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  102. struct snd_ctl_elem_value *ucontrol)
  103. {
  104. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  105. struct soc_mixer_control *mc =
  106. (struct soc_mixer_control *)kcontrol->private_value;
  107. int reg = mc->reg;
  108. int ret;
  109. u16 val;
  110. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  111. if (ret < 0)
  112. return ret;
  113. /* now hit the volume update bits (always bit 8) */
  114. val = wm8400_read(codec, reg);
  115. return wm8400_write(codec, reg, val | 0x0100);
  116. }
  117. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  118. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  119. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  120. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  121. .tlv.p = (tlv_array), \
  122. .info = snd_soc_info_volsw, \
  123. .get = snd_soc_get_volsw, .put = wm8400_outpga_put_volsw_vu, \
  124. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  125. static const char *wm8400_digital_sidetone[] =
  126. {"None", "Left ADC", "Right ADC", "Reserved"};
  127. static const struct soc_enum wm8400_left_digital_sidetone_enum =
  128. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  129. WM8400_ADC_TO_DACL_SHIFT, 2, wm8400_digital_sidetone);
  130. static const struct soc_enum wm8400_right_digital_sidetone_enum =
  131. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  132. WM8400_ADC_TO_DACR_SHIFT, 2, wm8400_digital_sidetone);
  133. static const char *wm8400_adcmode[] =
  134. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  135. static const struct soc_enum wm8400_right_adcmode_enum =
  136. SOC_ENUM_SINGLE(WM8400_ADC_CTRL, WM8400_ADC_HPF_CUT_SHIFT, 3, wm8400_adcmode);
  137. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  138. /* INMIXL */
  139. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  140. 1, 0),
  141. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  142. 1, 0),
  143. /* INMIXR */
  144. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  145. 1, 0),
  146. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  147. 1, 0),
  148. /* LOMIX */
  149. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  150. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  151. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  152. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  153. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  154. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  155. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  156. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  157. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  158. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  159. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  160. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  161. /* ROMIX */
  162. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  163. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  164. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  165. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  166. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  167. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  168. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  169. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  170. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  171. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  172. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  173. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  174. /* LOUT */
  175. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  176. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  177. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  178. /* ROUT */
  179. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  180. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  181. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  182. /* LOPGA */
  183. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  184. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  185. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  186. WM8400_LOPGAZC_SHIFT, 1, 0),
  187. /* ROPGA */
  188. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  189. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  190. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  191. WM8400_ROPGAZC_SHIFT, 1, 0),
  192. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  193. WM8400_LONMUTE_SHIFT, 1, 0),
  194. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  195. WM8400_LOPMUTE_SHIFT, 1, 0),
  196. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  197. WM8400_LOATTN_SHIFT, 1, 0),
  198. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  199. WM8400_RONMUTE_SHIFT, 1, 0),
  200. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  201. WM8400_ROPMUTE_SHIFT, 1, 0),
  202. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  203. WM8400_ROATTN_SHIFT, 1, 0),
  204. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  205. WM8400_OUT3MUTE_SHIFT, 1, 0),
  206. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  207. WM8400_OUT3ATTN_SHIFT, 1, 0),
  208. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  209. WM8400_OUT4MUTE_SHIFT, 1, 0),
  210. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  211. WM8400_OUT4ATTN_SHIFT, 1, 0),
  212. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  213. WM8400_CDMODE_SHIFT, 1, 0),
  214. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  215. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  216. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  217. WM8400_DCGAIN_SHIFT, 6, 0),
  218. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  219. WM8400_ACGAIN_SHIFT, 6, 0),
  220. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  221. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  222. 127, 0, out_dac_tlv),
  223. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  224. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  225. 127, 0, out_dac_tlv),
  226. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  227. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  228. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  229. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  230. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  231. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  232. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  233. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  234. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  235. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  236. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  237. WM8400_ADCL_VOL_SHIFT,
  238. WM8400_ADCL_VOL_MASK,
  239. 0,
  240. in_adc_tlv),
  241. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  242. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  243. WM8400_ADCR_VOL_SHIFT,
  244. WM8400_ADCR_VOL_MASK,
  245. 0,
  246. in_adc_tlv),
  247. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  248. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  249. WM8400_LIN12VOL_SHIFT,
  250. WM8400_LIN12VOL_MASK,
  251. 0,
  252. in_pga_tlv),
  253. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  254. WM8400_LI12ZC_SHIFT, 1, 0),
  255. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  256. WM8400_LI12MUTE_SHIFT, 1, 0),
  257. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  258. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  259. WM8400_LIN34VOL_SHIFT,
  260. WM8400_LIN34VOL_MASK,
  261. 0,
  262. in_pga_tlv),
  263. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  264. WM8400_LI34ZC_SHIFT, 1, 0),
  265. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  266. WM8400_LI34MUTE_SHIFT, 1, 0),
  267. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  268. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  269. WM8400_RIN12VOL_SHIFT,
  270. WM8400_RIN12VOL_MASK,
  271. 0,
  272. in_pga_tlv),
  273. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  274. WM8400_RI12ZC_SHIFT, 1, 0),
  275. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  276. WM8400_RI12MUTE_SHIFT, 1, 0),
  277. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  278. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  279. WM8400_RIN34VOL_SHIFT,
  280. WM8400_RIN34VOL_MASK,
  281. 0,
  282. in_pga_tlv),
  283. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  284. WM8400_RI34ZC_SHIFT, 1, 0),
  285. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  286. WM8400_RI34MUTE_SHIFT, 1, 0),
  287. };
  288. /* add non dapm controls */
  289. static int wm8400_add_controls(struct snd_soc_codec *codec)
  290. {
  291. int err, i;
  292. for (i = 0; i < ARRAY_SIZE(wm8400_snd_controls); i++) {
  293. err = snd_ctl_add(codec->card,
  294. snd_soc_cnew(&wm8400_snd_controls[i],codec,
  295. NULL));
  296. if (err < 0)
  297. return err;
  298. }
  299. return 0;
  300. }
  301. /*
  302. * _DAPM_ Controls
  303. */
  304. static int inmixer_event (struct snd_soc_dapm_widget *w,
  305. struct snd_kcontrol *kcontrol, int event)
  306. {
  307. u16 reg, fakepower;
  308. reg = wm8400_read(w->codec, WM8400_POWER_MANAGEMENT_2);
  309. fakepower = wm8400_read(w->codec, WM8400_INTDRIVBITS);
  310. if (fakepower & ((1 << WM8400_INMIXL_PWR) |
  311. (1 << WM8400_AINLMUX_PWR))) {
  312. reg |= WM8400_AINL_ENA;
  313. } else {
  314. reg &= ~WM8400_AINL_ENA;
  315. }
  316. if (fakepower & ((1 << WM8400_INMIXR_PWR) |
  317. (1 << WM8400_AINRMUX_PWR))) {
  318. reg |= WM8400_AINR_ENA;
  319. } else {
  320. reg &= ~WM8400_AINL_ENA;
  321. }
  322. wm8400_write(w->codec, WM8400_POWER_MANAGEMENT_2, reg);
  323. return 0;
  324. }
  325. static int outmixer_event (struct snd_soc_dapm_widget *w,
  326. struct snd_kcontrol * kcontrol, int event)
  327. {
  328. struct soc_mixer_control *mc =
  329. (struct soc_mixer_control *)kcontrol->private_value;
  330. u32 reg_shift = mc->shift;
  331. int ret = 0;
  332. u16 reg;
  333. switch (reg_shift) {
  334. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  335. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER1);
  336. if (reg & WM8400_LDLO) {
  337. printk(KERN_WARNING
  338. "Cannot set as Output Mixer 1 LDLO Set\n");
  339. ret = -1;
  340. }
  341. break;
  342. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  343. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER2);
  344. if (reg & WM8400_RDRO) {
  345. printk(KERN_WARNING
  346. "Cannot set as Output Mixer 2 RDRO Set\n");
  347. ret = -1;
  348. }
  349. break;
  350. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  351. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  352. if (reg & WM8400_LDSPK) {
  353. printk(KERN_WARNING
  354. "Cannot set as Speaker Mixer LDSPK Set\n");
  355. ret = -1;
  356. }
  357. break;
  358. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  359. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  360. if (reg & WM8400_RDSPK) {
  361. printk(KERN_WARNING
  362. "Cannot set as Speaker Mixer RDSPK Set\n");
  363. ret = -1;
  364. }
  365. break;
  366. }
  367. return ret;
  368. }
  369. /* INMIX dB values */
  370. static const unsigned int in_mix_tlv[] = {
  371. TLV_DB_RANGE_HEAD(1),
  372. 0,7, TLV_DB_LINEAR_ITEM(-1200, 600),
  373. };
  374. /* Left In PGA Connections */
  375. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  376. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  377. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  378. };
  379. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  380. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  381. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  382. };
  383. /* Right In PGA Connections */
  384. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  385. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  386. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  387. };
  388. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  389. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  390. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  391. };
  392. /* INMIXL */
  393. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  394. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  395. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  396. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  397. 7, 0, in_mix_tlv),
  398. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  399. 1, 0),
  400. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  401. 1, 0),
  402. };
  403. /* INMIXR */
  404. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  405. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  406. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  407. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  408. 7, 0, in_mix_tlv),
  409. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  410. 1, 0),
  411. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  412. 1, 0),
  413. };
  414. /* AINLMUX */
  415. static const char *wm8400_ainlmux[] =
  416. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  417. static const struct soc_enum wm8400_ainlmux_enum =
  418. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINLMODE_SHIFT,
  419. ARRAY_SIZE(wm8400_ainlmux), wm8400_ainlmux);
  420. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  421. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  422. /* DIFFINL */
  423. /* AINRMUX */
  424. static const char *wm8400_ainrmux[] =
  425. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  426. static const struct soc_enum wm8400_ainrmux_enum =
  427. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINRMODE_SHIFT,
  428. ARRAY_SIZE(wm8400_ainrmux), wm8400_ainrmux);
  429. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  430. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  431. /* RXVOICE */
  432. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  433. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  434. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  435. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  436. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  437. };
  438. /* LOMIX */
  439. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  440. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  441. WM8400_LRBLO_SHIFT, 1, 0),
  442. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  443. WM8400_LLBLO_SHIFT, 1, 0),
  444. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  445. WM8400_LRI3LO_SHIFT, 1, 0),
  446. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  447. WM8400_LLI3LO_SHIFT, 1, 0),
  448. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  449. WM8400_LR12LO_SHIFT, 1, 0),
  450. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  451. WM8400_LL12LO_SHIFT, 1, 0),
  452. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  453. WM8400_LDLO_SHIFT, 1, 0),
  454. };
  455. /* ROMIX */
  456. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  457. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  458. WM8400_RLBRO_SHIFT, 1, 0),
  459. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  460. WM8400_RRBRO_SHIFT, 1, 0),
  461. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  462. WM8400_RLI3RO_SHIFT, 1, 0),
  463. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  464. WM8400_RRI3RO_SHIFT, 1, 0),
  465. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  466. WM8400_RL12RO_SHIFT, 1, 0),
  467. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  468. WM8400_RR12RO_SHIFT, 1, 0),
  469. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  470. WM8400_RDRO_SHIFT, 1, 0),
  471. };
  472. /* LONMIX */
  473. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  474. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  475. WM8400_LLOPGALON_SHIFT, 1, 0),
  476. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  477. WM8400_LROPGALON_SHIFT, 1, 0),
  478. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  479. WM8400_LOPLON_SHIFT, 1, 0),
  480. };
  481. /* LOPMIX */
  482. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  483. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  484. WM8400_LR12LOP_SHIFT, 1, 0),
  485. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  486. WM8400_LL12LOP_SHIFT, 1, 0),
  487. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  488. WM8400_LLOPGALOP_SHIFT, 1, 0),
  489. };
  490. /* RONMIX */
  491. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  492. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  493. WM8400_RROPGARON_SHIFT, 1, 0),
  494. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  495. WM8400_RLOPGARON_SHIFT, 1, 0),
  496. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  497. WM8400_ROPRON_SHIFT, 1, 0),
  498. };
  499. /* ROPMIX */
  500. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  501. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  502. WM8400_RL12ROP_SHIFT, 1, 0),
  503. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  504. WM8400_RR12ROP_SHIFT, 1, 0),
  505. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  506. WM8400_RROPGAROP_SHIFT, 1, 0),
  507. };
  508. /* OUT3MIX */
  509. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  510. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  511. WM8400_LI4O3_SHIFT, 1, 0),
  512. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  513. WM8400_LPGAO3_SHIFT, 1, 0),
  514. };
  515. /* OUT4MIX */
  516. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  517. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  518. WM8400_RPGAO4_SHIFT, 1, 0),
  519. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  520. WM8400_RI4O4_SHIFT, 1, 0),
  521. };
  522. /* SPKMIX */
  523. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  524. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  525. WM8400_LI2SPK_SHIFT, 1, 0),
  526. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  527. WM8400_LB2SPK_SHIFT, 1, 0),
  528. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  529. WM8400_LOPGASPK_SHIFT, 1, 0),
  530. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  531. WM8400_LDSPK_SHIFT, 1, 0),
  532. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  533. WM8400_RDSPK_SHIFT, 1, 0),
  534. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  535. WM8400_ROPGASPK_SHIFT, 1, 0),
  536. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  537. WM8400_RL12ROP_SHIFT, 1, 0),
  538. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  539. WM8400_RI2SPK_SHIFT, 1, 0),
  540. };
  541. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  542. /* Input Side */
  543. /* Input Lines */
  544. SND_SOC_DAPM_INPUT("LIN1"),
  545. SND_SOC_DAPM_INPUT("LIN2"),
  546. SND_SOC_DAPM_INPUT("LIN3"),
  547. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  548. SND_SOC_DAPM_INPUT("RIN3"),
  549. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  550. SND_SOC_DAPM_INPUT("RIN1"),
  551. SND_SOC_DAPM_INPUT("RIN2"),
  552. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  553. /* DACs */
  554. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  555. WM8400_ADCL_ENA_SHIFT, 0),
  556. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  557. WM8400_ADCR_ENA_SHIFT, 0),
  558. /* Input PGAs */
  559. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  560. WM8400_LIN12_ENA_SHIFT,
  561. 0, &wm8400_dapm_lin12_pga_controls[0],
  562. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  563. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  564. WM8400_LIN34_ENA_SHIFT,
  565. 0, &wm8400_dapm_lin34_pga_controls[0],
  566. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  567. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  568. WM8400_RIN12_ENA_SHIFT,
  569. 0, &wm8400_dapm_rin12_pga_controls[0],
  570. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  571. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  572. WM8400_RIN34_ENA_SHIFT,
  573. 0, &wm8400_dapm_rin34_pga_controls[0],
  574. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  575. /* INMIXL */
  576. SND_SOC_DAPM_MIXER_E("INMIXL", WM8400_INTDRIVBITS, WM8400_INMIXL_PWR, 0,
  577. &wm8400_dapm_inmixl_controls[0],
  578. ARRAY_SIZE(wm8400_dapm_inmixl_controls),
  579. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  580. /* AINLMUX */
  581. SND_SOC_DAPM_MUX_E("AILNMUX", WM8400_INTDRIVBITS, WM8400_AINLMUX_PWR, 0,
  582. &wm8400_dapm_ainlmux_controls, inmixer_event,
  583. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  584. /* INMIXR */
  585. SND_SOC_DAPM_MIXER_E("INMIXR", WM8400_INTDRIVBITS, WM8400_INMIXR_PWR, 0,
  586. &wm8400_dapm_inmixr_controls[0],
  587. ARRAY_SIZE(wm8400_dapm_inmixr_controls),
  588. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  589. /* AINRMUX */
  590. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8400_INTDRIVBITS, WM8400_AINRMUX_PWR, 0,
  591. &wm8400_dapm_ainrmux_controls, inmixer_event,
  592. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  593. /* Output Side */
  594. /* DACs */
  595. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  596. WM8400_DACL_ENA_SHIFT, 0),
  597. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  598. WM8400_DACR_ENA_SHIFT, 0),
  599. /* LOMIX */
  600. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  601. WM8400_LOMIX_ENA_SHIFT,
  602. 0, &wm8400_dapm_lomix_controls[0],
  603. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  604. outmixer_event, SND_SOC_DAPM_PRE_REG),
  605. /* LONMIX */
  606. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  607. 0, &wm8400_dapm_lonmix_controls[0],
  608. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  609. /* LOPMIX */
  610. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  611. 0, &wm8400_dapm_lopmix_controls[0],
  612. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  613. /* OUT3MIX */
  614. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  615. 0, &wm8400_dapm_out3mix_controls[0],
  616. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  617. /* SPKMIX */
  618. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  619. 0, &wm8400_dapm_spkmix_controls[0],
  620. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  621. SND_SOC_DAPM_PRE_REG),
  622. /* OUT4MIX */
  623. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  624. 0, &wm8400_dapm_out4mix_controls[0],
  625. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  626. /* ROPMIX */
  627. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  628. 0, &wm8400_dapm_ropmix_controls[0],
  629. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  630. /* RONMIX */
  631. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  632. 0, &wm8400_dapm_ronmix_controls[0],
  633. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  634. /* ROMIX */
  635. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  636. WM8400_ROMIX_ENA_SHIFT,
  637. 0, &wm8400_dapm_romix_controls[0],
  638. ARRAY_SIZE(wm8400_dapm_romix_controls),
  639. outmixer_event, SND_SOC_DAPM_PRE_REG),
  640. /* LOUT PGA */
  641. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  642. 0, NULL, 0),
  643. /* ROUT PGA */
  644. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  645. 0, NULL, 0),
  646. /* LOPGA */
  647. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  648. NULL, 0),
  649. /* ROPGA */
  650. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  651. NULL, 0),
  652. /* MICBIAS */
  653. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  654. WM8400_MIC1BIAS_ENA_SHIFT, 0),
  655. SND_SOC_DAPM_OUTPUT("LON"),
  656. SND_SOC_DAPM_OUTPUT("LOP"),
  657. SND_SOC_DAPM_OUTPUT("OUT3"),
  658. SND_SOC_DAPM_OUTPUT("LOUT"),
  659. SND_SOC_DAPM_OUTPUT("SPKN"),
  660. SND_SOC_DAPM_OUTPUT("SPKP"),
  661. SND_SOC_DAPM_OUTPUT("ROUT"),
  662. SND_SOC_DAPM_OUTPUT("OUT4"),
  663. SND_SOC_DAPM_OUTPUT("ROP"),
  664. SND_SOC_DAPM_OUTPUT("RON"),
  665. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  666. };
  667. static const struct snd_soc_dapm_route audio_map[] = {
  668. /* Make DACs turn on when playing even if not mixed into any outputs */
  669. {"Internal DAC Sink", NULL, "Left DAC"},
  670. {"Internal DAC Sink", NULL, "Right DAC"},
  671. /* Make ADCs turn on when recording
  672. * even if not mixed from any inputs */
  673. {"Left ADC", NULL, "Internal ADC Source"},
  674. {"Right ADC", NULL, "Internal ADC Source"},
  675. /* Input Side */
  676. /* LIN12 PGA */
  677. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  678. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  679. /* LIN34 PGA */
  680. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  681. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  682. /* INMIXL */
  683. {"INMIXL", "Record Left Volume", "LOMIX"},
  684. {"INMIXL", "LIN2 Volume", "LIN2"},
  685. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  686. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  687. /* AILNMUX */
  688. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  689. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  690. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  691. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  692. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  693. /* ADC */
  694. {"Left ADC", NULL, "AILNMUX"},
  695. /* RIN12 PGA */
  696. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  697. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  698. /* RIN34 PGA */
  699. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  700. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  701. /* INMIXL */
  702. {"INMIXR", "Record Right Volume", "ROMIX"},
  703. {"INMIXR", "RIN2 Volume", "RIN2"},
  704. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  705. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  706. /* AIRNMUX */
  707. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  708. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  709. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  710. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  711. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  712. /* ADC */
  713. {"Right ADC", NULL, "AIRNMUX"},
  714. /* LOMIX */
  715. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  716. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  717. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  718. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  719. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  720. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  721. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  722. /* ROMIX */
  723. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  724. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  725. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  726. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  727. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  728. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  729. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  730. /* SPKMIX */
  731. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  732. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  733. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  734. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  735. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  736. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  737. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  738. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  739. /* LONMIX */
  740. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  741. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  742. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  743. /* LOPMIX */
  744. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  745. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  746. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  747. /* OUT3MIX */
  748. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  749. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  750. /* OUT4MIX */
  751. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  752. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  753. /* RONMIX */
  754. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  755. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  756. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  757. /* ROPMIX */
  758. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  759. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  760. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  761. /* Out Mixer PGAs */
  762. {"LOPGA", NULL, "LOMIX"},
  763. {"ROPGA", NULL, "ROMIX"},
  764. {"LOUT PGA", NULL, "LOMIX"},
  765. {"ROUT PGA", NULL, "ROMIX"},
  766. /* Output Pins */
  767. {"LON", NULL, "LONMIX"},
  768. {"LOP", NULL, "LOPMIX"},
  769. {"OUT3", NULL, "OUT3MIX"},
  770. {"LOUT", NULL, "LOUT PGA"},
  771. {"SPKN", NULL, "SPKMIX"},
  772. {"ROUT", NULL, "ROUT PGA"},
  773. {"OUT4", NULL, "OUT4MIX"},
  774. {"ROP", NULL, "ROPMIX"},
  775. {"RON", NULL, "RONMIX"},
  776. };
  777. static int wm8400_add_widgets(struct snd_soc_codec *codec)
  778. {
  779. snd_soc_dapm_new_controls(codec, wm8400_dapm_widgets,
  780. ARRAY_SIZE(wm8400_dapm_widgets));
  781. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  782. snd_soc_dapm_new_widgets(codec);
  783. return 0;
  784. }
  785. /*
  786. * Clock after FLL and dividers
  787. */
  788. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  789. int clk_id, unsigned int freq, int dir)
  790. {
  791. struct snd_soc_codec *codec = codec_dai->codec;
  792. struct wm8400_priv *wm8400 = codec->private_data;
  793. wm8400->sysclk = freq;
  794. return 0;
  795. }
  796. /*
  797. * Sets ADC and Voice DAC format.
  798. */
  799. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  800. unsigned int fmt)
  801. {
  802. struct snd_soc_codec *codec = codec_dai->codec;
  803. u16 audio1, audio3;
  804. audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  805. audio3 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_3);
  806. /* set master/slave audio interface */
  807. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  808. case SND_SOC_DAIFMT_CBS_CFS:
  809. audio3 &= ~WM8400_AIF_MSTR1;
  810. break;
  811. case SND_SOC_DAIFMT_CBM_CFM:
  812. audio3 |= WM8400_AIF_MSTR1;
  813. break;
  814. default:
  815. return -EINVAL;
  816. }
  817. audio1 &= ~WM8400_AIF_FMT_MASK;
  818. /* interface format */
  819. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  820. case SND_SOC_DAIFMT_I2S:
  821. audio1 |= WM8400_AIF_FMT_I2S;
  822. audio1 &= ~WM8400_AIF_LRCLK_INV;
  823. break;
  824. case SND_SOC_DAIFMT_RIGHT_J:
  825. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  826. audio1 &= ~WM8400_AIF_LRCLK_INV;
  827. break;
  828. case SND_SOC_DAIFMT_LEFT_J:
  829. audio1 |= WM8400_AIF_FMT_LEFTJ;
  830. audio1 &= ~WM8400_AIF_LRCLK_INV;
  831. break;
  832. case SND_SOC_DAIFMT_DSP_A:
  833. audio1 |= WM8400_AIF_FMT_DSP;
  834. audio1 &= ~WM8400_AIF_LRCLK_INV;
  835. break;
  836. case SND_SOC_DAIFMT_DSP_B:
  837. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  838. break;
  839. default:
  840. return -EINVAL;
  841. }
  842. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  843. wm8400_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  844. return 0;
  845. }
  846. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  847. int div_id, int div)
  848. {
  849. struct snd_soc_codec *codec = codec_dai->codec;
  850. u16 reg;
  851. switch (div_id) {
  852. case WM8400_MCLK_DIV:
  853. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  854. ~WM8400_MCLK_DIV_MASK;
  855. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  856. break;
  857. case WM8400_DACCLK_DIV:
  858. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  859. ~WM8400_DAC_CLKDIV_MASK;
  860. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  861. break;
  862. case WM8400_ADCCLK_DIV:
  863. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  864. ~WM8400_ADC_CLKDIV_MASK;
  865. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  866. break;
  867. case WM8400_BCLK_DIV:
  868. reg = wm8400_read(codec, WM8400_CLOCKING_1) &
  869. ~WM8400_BCLK_DIV_MASK;
  870. wm8400_write(codec, WM8400_CLOCKING_1, reg | div);
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. return 0;
  876. }
  877. /*
  878. * Set PCM DAI bit size and sample rate.
  879. */
  880. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  881. struct snd_pcm_hw_params *params,
  882. struct snd_soc_dai *dai)
  883. {
  884. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  885. struct snd_soc_device *socdev = rtd->socdev;
  886. struct snd_soc_codec *codec = socdev->card->codec;
  887. u16 audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  888. audio1 &= ~WM8400_AIF_WL_MASK;
  889. /* bit size */
  890. switch (params_format(params)) {
  891. case SNDRV_PCM_FORMAT_S16_LE:
  892. break;
  893. case SNDRV_PCM_FORMAT_S20_3LE:
  894. audio1 |= WM8400_AIF_WL_20BITS;
  895. break;
  896. case SNDRV_PCM_FORMAT_S24_LE:
  897. audio1 |= WM8400_AIF_WL_24BITS;
  898. break;
  899. case SNDRV_PCM_FORMAT_S32_LE:
  900. audio1 |= WM8400_AIF_WL_32BITS;
  901. break;
  902. }
  903. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  904. return 0;
  905. }
  906. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  907. {
  908. struct snd_soc_codec *codec = dai->codec;
  909. u16 val = wm8400_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  910. if (mute)
  911. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  912. else
  913. wm8400_write(codec, WM8400_DAC_CTRL, val);
  914. return 0;
  915. }
  916. /* TODO: set bias for best performance at standby */
  917. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  918. enum snd_soc_bias_level level)
  919. {
  920. struct wm8400_priv *wm8400 = codec->private_data;
  921. u16 val;
  922. int ret;
  923. switch (level) {
  924. case SND_SOC_BIAS_ON:
  925. break;
  926. case SND_SOC_BIAS_PREPARE:
  927. /* VMID=2*50k */
  928. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  929. ~WM8400_VMID_MODE_MASK;
  930. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  931. break;
  932. case SND_SOC_BIAS_STANDBY:
  933. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  934. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  935. &power[0]);
  936. if (ret != 0) {
  937. dev_err(wm8400->wm8400->dev,
  938. "Failed to enable regulators: %d\n",
  939. ret);
  940. return ret;
  941. }
  942. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1,
  943. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  944. /* Enable all output discharge bits */
  945. wm8400_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  946. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  947. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  948. WM8400_DIS_ROUT);
  949. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  950. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  951. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  952. msleep(500);
  953. /* Enable outputs */
  954. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  955. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  956. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  957. WM8400_ROUT_ENA;
  958. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  959. /* disable all output discharge bits */
  960. wm8400_write(codec, WM8400_ANTIPOP1, 0);
  961. /* Enable VREF & VMID at 2x50k */
  962. val |= 0x2 | WM8400_VREF_ENA;
  963. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  964. msleep(600);
  965. /* Enable BUFIOEN */
  966. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  967. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  968. WM8400_BUFIOEN);
  969. /* Disable outputs */
  970. val &= ~(WM8400_SPK_ENA | WM8400_OUT3_ENA |
  971. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  972. WM8400_ROUT_ENA);
  973. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  974. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  975. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  976. }
  977. /* VMID=2*300k */
  978. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  979. ~WM8400_VMID_MODE_MASK;
  980. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  981. break;
  982. case SND_SOC_BIAS_OFF:
  983. /* Enable POBCTRL and SOFT_ST */
  984. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  985. WM8400_POBCTRL | WM8400_BUFIOEN);
  986. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  987. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  988. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  989. WM8400_BUFIOEN);
  990. /* mute DAC */
  991. val = wm8400_read(codec, WM8400_DAC_CTRL);
  992. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  993. /* Enable any disabled outputs */
  994. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  995. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  996. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  997. WM8400_ROUT_ENA;
  998. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  999. /* Disable VMID */
  1000. val &= ~WM8400_VMID_MODE_MASK;
  1001. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1002. msleep(300);
  1003. /* Enable all output discharge bits */
  1004. wm8400_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  1005. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  1006. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  1007. WM8400_DIS_ROUT);
  1008. /* Disable VREF */
  1009. val &= ~WM8400_VREF_ENA;
  1010. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1011. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1012. wm8400_write(codec, WM8400_ANTIPOP2, 0x0);
  1013. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  1014. &power[0]);
  1015. if (ret != 0)
  1016. return ret;
  1017. break;
  1018. }
  1019. codec->bias_level = level;
  1020. return 0;
  1021. }
  1022. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1023. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1024. SNDRV_PCM_FMTBIT_S24_LE)
  1025. /*
  1026. * The WM8400 supports 2 different and mutually exclusive DAI
  1027. * configurations.
  1028. *
  1029. * 1. ADC/DAC on Primary Interface
  1030. * 2. ADC on Primary Interface/DAC on secondary
  1031. */
  1032. struct snd_soc_dai wm8400_dai = {
  1033. /* ADC/DAC on primary */
  1034. .name = "WM8400 ADC/DAC Primary",
  1035. .id = 1,
  1036. .playback = {
  1037. .stream_name = "Playback",
  1038. .channels_min = 1,
  1039. .channels_max = 2,
  1040. .rates = WM8400_RATES,
  1041. .formats = WM8400_FORMATS,
  1042. },
  1043. .capture = {
  1044. .stream_name = "Capture",
  1045. .channels_min = 1,
  1046. .channels_max = 2,
  1047. .rates = WM8400_RATES,
  1048. .formats = WM8400_FORMATS,
  1049. },
  1050. .ops = {
  1051. .hw_params = wm8400_hw_params,
  1052. .digital_mute = wm8400_mute,
  1053. .set_fmt = wm8400_set_dai_fmt,
  1054. .set_clkdiv = wm8400_set_dai_clkdiv,
  1055. .set_sysclk = wm8400_set_dai_sysclk,
  1056. },
  1057. };
  1058. EXPORT_SYMBOL_GPL(wm8400_dai);
  1059. static int wm8400_suspend(struct platform_device *pdev, pm_message_t state)
  1060. {
  1061. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1062. struct snd_soc_codec *codec = socdev->card->codec;
  1063. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1064. return 0;
  1065. }
  1066. static int wm8400_resume(struct platform_device *pdev)
  1067. {
  1068. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1069. struct snd_soc_codec *codec = socdev->card->codec;
  1070. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1071. return 0;
  1072. }
  1073. static struct snd_soc_codec *wm8400_codec;
  1074. static int wm8400_probe(struct platform_device *pdev)
  1075. {
  1076. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1077. struct snd_soc_codec *codec;
  1078. int ret;
  1079. if (!wm8400_codec) {
  1080. dev_err(&pdev->dev, "wm8400 not yet discovered\n");
  1081. return -ENODEV;
  1082. }
  1083. codec = wm8400_codec;
  1084. socdev->card->codec = codec;
  1085. /* register pcms */
  1086. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1087. if (ret < 0) {
  1088. dev_err(&pdev->dev, "failed to create pcms\n");
  1089. goto pcm_err;
  1090. }
  1091. wm8400_add_controls(codec);
  1092. wm8400_add_widgets(codec);
  1093. ret = snd_soc_init_card(socdev);
  1094. if (ret < 0) {
  1095. dev_err(&pdev->dev, "failed to register card\n");
  1096. goto card_err;
  1097. }
  1098. return ret;
  1099. card_err:
  1100. snd_soc_free_pcms(socdev);
  1101. snd_soc_dapm_free(socdev);
  1102. pcm_err:
  1103. return ret;
  1104. }
  1105. /* power down chip */
  1106. static int wm8400_remove(struct platform_device *pdev)
  1107. {
  1108. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1109. snd_soc_free_pcms(socdev);
  1110. snd_soc_dapm_free(socdev);
  1111. return 0;
  1112. }
  1113. struct snd_soc_codec_device soc_codec_dev_wm8400 = {
  1114. .probe = wm8400_probe,
  1115. .remove = wm8400_remove,
  1116. .suspend = wm8400_suspend,
  1117. .resume = wm8400_resume,
  1118. };
  1119. static void wm8400_probe_deferred(struct work_struct *work)
  1120. {
  1121. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1122. work);
  1123. struct snd_soc_codec *codec = &priv->codec;
  1124. int ret;
  1125. /* charge output caps */
  1126. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1127. /* We're done, tell the subsystem. */
  1128. ret = snd_soc_register_codec(codec);
  1129. if (ret != 0) {
  1130. dev_err(priv->wm8400->dev,
  1131. "Failed to register codec: %d\n", ret);
  1132. goto err;
  1133. }
  1134. ret = snd_soc_register_dai(&wm8400_dai);
  1135. if (ret != 0) {
  1136. dev_err(priv->wm8400->dev,
  1137. "Failed to register DAI: %d\n", ret);
  1138. goto err_codec;
  1139. }
  1140. return;
  1141. err_codec:
  1142. snd_soc_unregister_codec(codec);
  1143. err:
  1144. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1145. }
  1146. static int wm8400_codec_probe(struct platform_device *dev)
  1147. {
  1148. struct wm8400_priv *priv;
  1149. int ret;
  1150. u16 reg;
  1151. struct snd_soc_codec *codec;
  1152. priv = kzalloc(sizeof(struct wm8400_priv), GFP_KERNEL);
  1153. if (priv == NULL)
  1154. return -ENOMEM;
  1155. codec = &priv->codec;
  1156. codec->private_data = priv;
  1157. codec->control_data = dev->dev.driver_data;
  1158. priv->wm8400 = dev->dev.driver_data;
  1159. ret = regulator_bulk_get(priv->wm8400->dev,
  1160. ARRAY_SIZE(power), &power[0]);
  1161. if (ret != 0) {
  1162. dev_err(&dev->dev, "Failed to get regulators: %d\n", ret);
  1163. goto err;
  1164. }
  1165. codec->dev = &dev->dev;
  1166. wm8400_dai.dev = &dev->dev;
  1167. codec->name = "WM8400";
  1168. codec->owner = THIS_MODULE;
  1169. codec->read = wm8400_read;
  1170. codec->write = wm8400_write;
  1171. codec->bias_level = SND_SOC_BIAS_OFF;
  1172. codec->set_bias_level = wm8400_set_bias_level;
  1173. codec->dai = &wm8400_dai;
  1174. codec->num_dai = 1;
  1175. codec->reg_cache_size = WM8400_REGISTER_COUNT;
  1176. mutex_init(&codec->mutex);
  1177. INIT_LIST_HEAD(&codec->dapm_widgets);
  1178. INIT_LIST_HEAD(&codec->dapm_paths);
  1179. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1180. wm8400_codec_reset(codec);
  1181. reg = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  1182. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1183. /* Latch volume update bits */
  1184. reg = wm8400_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1185. wm8400_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1186. reg & WM8400_IPVU);
  1187. reg = wm8400_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1188. wm8400_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1189. reg & WM8400_IPVU);
  1190. wm8400_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1191. wm8400_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1192. wm8400_codec = codec;
  1193. if (!schedule_work(&priv->work)) {
  1194. ret = -EINVAL;
  1195. goto err_regulator;
  1196. }
  1197. return 0;
  1198. err_regulator:
  1199. wm8400_codec = NULL;
  1200. regulator_bulk_free(ARRAY_SIZE(power), power);
  1201. err:
  1202. kfree(priv);
  1203. return ret;
  1204. }
  1205. static int __exit wm8400_codec_remove(struct platform_device *dev)
  1206. {
  1207. struct wm8400_priv *priv = wm8400_codec->private_data;
  1208. u16 reg;
  1209. snd_soc_unregister_dai(&wm8400_dai);
  1210. snd_soc_unregister_codec(wm8400_codec);
  1211. reg = wm8400_read(wm8400_codec, WM8400_POWER_MANAGEMENT_1);
  1212. wm8400_write(wm8400_codec, WM8400_POWER_MANAGEMENT_1,
  1213. reg & (~WM8400_CODEC_ENA));
  1214. regulator_bulk_free(ARRAY_SIZE(power), power);
  1215. kfree(priv);
  1216. wm8400_codec = NULL;
  1217. return 0;
  1218. }
  1219. static struct platform_driver wm8400_codec_driver = {
  1220. .driver = {
  1221. .name = "wm8400-codec",
  1222. .owner = THIS_MODULE,
  1223. },
  1224. .probe = wm8400_codec_probe,
  1225. .remove = __exit_p(wm8400_codec_remove),
  1226. };
  1227. static int __init wm8400_codec_init(void)
  1228. {
  1229. return platform_driver_register(&wm8400_codec_driver);
  1230. }
  1231. module_init(wm8400_codec_init);
  1232. static void __exit wm8400_codec_exit(void)
  1233. {
  1234. platform_driver_unregister(&wm8400_codec_driver);
  1235. }
  1236. module_exit(wm8400_codec_exit);
  1237. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8400);
  1238. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1239. MODULE_AUTHOR("Mark Brown");
  1240. MODULE_LICENSE("GPL");
  1241. MODULE_ALIAS("platform:wm8400-codec");