tg3.c 442 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #include <uapi/linux/net_tstamp.h>
  53. #include <linux/ptp_clock_kernel.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 129
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "January 06, 2013"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  193. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  194. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  214. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  215. TG3_DRV_DATA_FLAG_5705_10_100},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  217. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  218. TG3_DRV_DATA_FLAG_5705_10_100},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  242. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  243. PCI_VENDOR_ID_LENOVO,
  244. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  245. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  267. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  268. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  269. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  276. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  302. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  303. {}
  304. };
  305. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_stats_keys[] = {
  309. { "rx_octets" },
  310. { "rx_fragments" },
  311. { "rx_ucast_packets" },
  312. { "rx_mcast_packets" },
  313. { "rx_bcast_packets" },
  314. { "rx_fcs_errors" },
  315. { "rx_align_errors" },
  316. { "rx_xon_pause_rcvd" },
  317. { "rx_xoff_pause_rcvd" },
  318. { "rx_mac_ctrl_rcvd" },
  319. { "rx_xoff_entered" },
  320. { "rx_frame_too_long_errors" },
  321. { "rx_jabbers" },
  322. { "rx_undersize_packets" },
  323. { "rx_in_length_errors" },
  324. { "rx_out_length_errors" },
  325. { "rx_64_or_less_octet_packets" },
  326. { "rx_65_to_127_octet_packets" },
  327. { "rx_128_to_255_octet_packets" },
  328. { "rx_256_to_511_octet_packets" },
  329. { "rx_512_to_1023_octet_packets" },
  330. { "rx_1024_to_1522_octet_packets" },
  331. { "rx_1523_to_2047_octet_packets" },
  332. { "rx_2048_to_4095_octet_packets" },
  333. { "rx_4096_to_8191_octet_packets" },
  334. { "rx_8192_to_9022_octet_packets" },
  335. { "tx_octets" },
  336. { "tx_collisions" },
  337. { "tx_xon_sent" },
  338. { "tx_xoff_sent" },
  339. { "tx_flow_control" },
  340. { "tx_mac_errors" },
  341. { "tx_single_collisions" },
  342. { "tx_mult_collisions" },
  343. { "tx_deferred" },
  344. { "tx_excessive_collisions" },
  345. { "tx_late_collisions" },
  346. { "tx_collide_2times" },
  347. { "tx_collide_3times" },
  348. { "tx_collide_4times" },
  349. { "tx_collide_5times" },
  350. { "tx_collide_6times" },
  351. { "tx_collide_7times" },
  352. { "tx_collide_8times" },
  353. { "tx_collide_9times" },
  354. { "tx_collide_10times" },
  355. { "tx_collide_11times" },
  356. { "tx_collide_12times" },
  357. { "tx_collide_13times" },
  358. { "tx_collide_14times" },
  359. { "tx_collide_15times" },
  360. { "tx_ucast_packets" },
  361. { "tx_mcast_packets" },
  362. { "tx_bcast_packets" },
  363. { "tx_carrier_sense_errors" },
  364. { "tx_discards" },
  365. { "tx_errors" },
  366. { "dma_writeq_full" },
  367. { "dma_write_prioq_full" },
  368. { "rxbds_empty" },
  369. { "rx_discards" },
  370. { "rx_errors" },
  371. { "rx_threshold_hit" },
  372. { "dma_readq_full" },
  373. { "dma_read_prioq_full" },
  374. { "tx_comp_queue_full" },
  375. { "ring_set_send_prod_index" },
  376. { "ring_status_update" },
  377. { "nic_irqs" },
  378. { "nic_avoided_irqs" },
  379. { "nic_tx_threshold_hit" },
  380. { "mbuf_lwm_thresh_hit" },
  381. };
  382. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  383. #define TG3_NVRAM_TEST 0
  384. #define TG3_LINK_TEST 1
  385. #define TG3_REGISTER_TEST 2
  386. #define TG3_MEMORY_TEST 3
  387. #define TG3_MAC_LOOPB_TEST 4
  388. #define TG3_PHY_LOOPB_TEST 5
  389. #define TG3_EXT_LOOPB_TEST 6
  390. #define TG3_INTERRUPT_TEST 7
  391. static const struct {
  392. const char string[ETH_GSTRING_LEN];
  393. } ethtool_test_keys[] = {
  394. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  395. [TG3_LINK_TEST] = { "link test (online) " },
  396. [TG3_REGISTER_TEST] = { "register test (offline)" },
  397. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  398. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  399. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  400. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  401. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  402. };
  403. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  404. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  405. {
  406. writel(val, tp->regs + off);
  407. }
  408. static u32 tg3_read32(struct tg3 *tp, u32 off)
  409. {
  410. return readl(tp->regs + off);
  411. }
  412. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. writel(val, tp->aperegs + off);
  415. }
  416. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  417. {
  418. return readl(tp->aperegs + off);
  419. }
  420. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. unsigned long flags;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  425. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. }
  428. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. writel(val, tp->regs + off);
  431. readl(tp->regs + off);
  432. }
  433. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  434. {
  435. unsigned long flags;
  436. u32 val;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  439. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. return val;
  442. }
  443. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  444. {
  445. unsigned long flags;
  446. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  448. TG3_64BIT_REG_LOW, val);
  449. return;
  450. }
  451. if (off == TG3_RX_STD_PROD_IDX_REG) {
  452. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  453. TG3_64BIT_REG_LOW, val);
  454. return;
  455. }
  456. spin_lock_irqsave(&tp->indirect_lock, flags);
  457. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  458. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  459. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  460. /* In indirect mode when disabling interrupts, we also need
  461. * to clear the interrupt bit in the GRC local ctrl register.
  462. */
  463. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  464. (val == 0x1)) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  466. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  467. }
  468. }
  469. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  470. {
  471. unsigned long flags;
  472. u32 val;
  473. spin_lock_irqsave(&tp->indirect_lock, flags);
  474. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  475. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  476. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  477. return val;
  478. }
  479. /* usec_wait specifies the wait time in usec when writing to certain registers
  480. * where it is unsafe to read back the register without some delay.
  481. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  482. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  483. */
  484. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  485. {
  486. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  487. /* Non-posted methods */
  488. tp->write32(tp, off, val);
  489. else {
  490. /* Posted method */
  491. tg3_write32(tp, off, val);
  492. if (usec_wait)
  493. udelay(usec_wait);
  494. tp->read32(tp, off);
  495. }
  496. /* Wait again after the read for the posted method to guarantee that
  497. * the wait time is met.
  498. */
  499. if (usec_wait)
  500. udelay(usec_wait);
  501. }
  502. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  503. {
  504. tp->write32_mbox(tp, off, val);
  505. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  506. tp->read32_mbox(tp, off);
  507. }
  508. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  509. {
  510. void __iomem *mbox = tp->regs + off;
  511. writel(val, mbox);
  512. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  513. writel(val, mbox);
  514. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  515. readl(mbox);
  516. }
  517. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  518. {
  519. return readl(tp->regs + off + GRCMBOX_BASE);
  520. }
  521. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  522. {
  523. writel(val, tp->regs + off + GRCMBOX_BASE);
  524. }
  525. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  526. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  527. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  528. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  529. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  530. #define tw32(reg, val) tp->write32(tp, reg, val)
  531. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  532. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  533. #define tr32(reg) tp->read32(tp, reg)
  534. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  535. {
  536. unsigned long flags;
  537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  538. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  539. return;
  540. spin_lock_irqsave(&tp->indirect_lock, flags);
  541. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  542. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  543. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  544. /* Always leave this as zero. */
  545. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  546. } else {
  547. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  548. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  549. /* Always leave this as zero. */
  550. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  551. }
  552. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  553. }
  554. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  555. {
  556. unsigned long flags;
  557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  558. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  559. *val = 0;
  560. return;
  561. }
  562. spin_lock_irqsave(&tp->indirect_lock, flags);
  563. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  564. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  566. /* Always leave this as zero. */
  567. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. } else {
  569. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  570. *val = tr32(TG3PCI_MEM_WIN_DATA);
  571. /* Always leave this as zero. */
  572. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  573. }
  574. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  575. }
  576. static void tg3_ape_lock_init(struct tg3 *tp)
  577. {
  578. int i;
  579. u32 regbase, bit;
  580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  581. regbase = TG3_APE_LOCK_GRANT;
  582. else
  583. regbase = TG3_APE_PER_LOCK_GRANT;
  584. /* Make sure the driver hasn't any stale locks. */
  585. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  586. switch (i) {
  587. case TG3_APE_LOCK_PHY0:
  588. case TG3_APE_LOCK_PHY1:
  589. case TG3_APE_LOCK_PHY2:
  590. case TG3_APE_LOCK_PHY3:
  591. bit = APE_LOCK_GRANT_DRIVER;
  592. break;
  593. default:
  594. if (!tp->pci_fn)
  595. bit = APE_LOCK_GRANT_DRIVER;
  596. else
  597. bit = 1 << tp->pci_fn;
  598. }
  599. tg3_ape_write32(tp, regbase + 4 * i, bit);
  600. }
  601. }
  602. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  603. {
  604. int i, off;
  605. int ret = 0;
  606. u32 status, req, gnt, bit;
  607. if (!tg3_flag(tp, ENABLE_APE))
  608. return 0;
  609. switch (locknum) {
  610. case TG3_APE_LOCK_GPIO:
  611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  612. return 0;
  613. case TG3_APE_LOCK_GRC:
  614. case TG3_APE_LOCK_MEM:
  615. if (!tp->pci_fn)
  616. bit = APE_LOCK_REQ_DRIVER;
  617. else
  618. bit = 1 << tp->pci_fn;
  619. break;
  620. case TG3_APE_LOCK_PHY0:
  621. case TG3_APE_LOCK_PHY1:
  622. case TG3_APE_LOCK_PHY2:
  623. case TG3_APE_LOCK_PHY3:
  624. bit = APE_LOCK_REQ_DRIVER;
  625. break;
  626. default:
  627. return -EINVAL;
  628. }
  629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  630. req = TG3_APE_LOCK_REQ;
  631. gnt = TG3_APE_LOCK_GRANT;
  632. } else {
  633. req = TG3_APE_PER_LOCK_REQ;
  634. gnt = TG3_APE_PER_LOCK_GRANT;
  635. }
  636. off = 4 * locknum;
  637. tg3_ape_write32(tp, req + off, bit);
  638. /* Wait for up to 1 millisecond to acquire lock. */
  639. for (i = 0; i < 100; i++) {
  640. status = tg3_ape_read32(tp, gnt + off);
  641. if (status == bit)
  642. break;
  643. udelay(10);
  644. }
  645. if (status != bit) {
  646. /* Revoke the lock request. */
  647. tg3_ape_write32(tp, gnt + off, bit);
  648. ret = -EBUSY;
  649. }
  650. return ret;
  651. }
  652. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  653. {
  654. u32 gnt, bit;
  655. if (!tg3_flag(tp, ENABLE_APE))
  656. return;
  657. switch (locknum) {
  658. case TG3_APE_LOCK_GPIO:
  659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  660. return;
  661. case TG3_APE_LOCK_GRC:
  662. case TG3_APE_LOCK_MEM:
  663. if (!tp->pci_fn)
  664. bit = APE_LOCK_GRANT_DRIVER;
  665. else
  666. bit = 1 << tp->pci_fn;
  667. break;
  668. case TG3_APE_LOCK_PHY0:
  669. case TG3_APE_LOCK_PHY1:
  670. case TG3_APE_LOCK_PHY2:
  671. case TG3_APE_LOCK_PHY3:
  672. bit = APE_LOCK_GRANT_DRIVER;
  673. break;
  674. default:
  675. return;
  676. }
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  678. gnt = TG3_APE_LOCK_GRANT;
  679. else
  680. gnt = TG3_APE_PER_LOCK_GRANT;
  681. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  682. }
  683. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  684. {
  685. u32 apedata;
  686. while (timeout_us) {
  687. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  688. return -EBUSY;
  689. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  690. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  691. break;
  692. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  693. udelay(10);
  694. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  695. }
  696. return timeout_us ? 0 : -EBUSY;
  697. }
  698. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  699. {
  700. u32 i, apedata;
  701. for (i = 0; i < timeout_us / 10; i++) {
  702. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  703. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  704. break;
  705. udelay(10);
  706. }
  707. return i == timeout_us / 10;
  708. }
  709. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  710. u32 len)
  711. {
  712. int err;
  713. u32 i, bufoff, msgoff, maxlen, apedata;
  714. if (!tg3_flag(tp, APE_HAS_NCSI))
  715. return 0;
  716. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  717. if (apedata != APE_SEG_SIG_MAGIC)
  718. return -ENODEV;
  719. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  720. if (!(apedata & APE_FW_STATUS_READY))
  721. return -EAGAIN;
  722. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  723. TG3_APE_SHMEM_BASE;
  724. msgoff = bufoff + 2 * sizeof(u32);
  725. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  726. while (len) {
  727. u32 length;
  728. /* Cap xfer sizes to scratchpad limits. */
  729. length = (len > maxlen) ? maxlen : len;
  730. len -= length;
  731. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  732. if (!(apedata & APE_FW_STATUS_READY))
  733. return -EAGAIN;
  734. /* Wait for up to 1 msec for APE to service previous event. */
  735. err = tg3_ape_event_lock(tp, 1000);
  736. if (err)
  737. return err;
  738. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  739. APE_EVENT_STATUS_SCRTCHPD_READ |
  740. APE_EVENT_STATUS_EVENT_PENDING;
  741. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  742. tg3_ape_write32(tp, bufoff, base_off);
  743. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  744. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  745. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  746. base_off += length;
  747. if (tg3_ape_wait_for_event(tp, 30000))
  748. return -EAGAIN;
  749. for (i = 0; length; i += 4, length -= 4) {
  750. u32 val = tg3_ape_read32(tp, msgoff + i);
  751. memcpy(data, &val, sizeof(u32));
  752. data++;
  753. }
  754. }
  755. return 0;
  756. }
  757. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  758. {
  759. int err;
  760. u32 apedata;
  761. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  762. if (apedata != APE_SEG_SIG_MAGIC)
  763. return -EAGAIN;
  764. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  765. if (!(apedata & APE_FW_STATUS_READY))
  766. return -EAGAIN;
  767. /* Wait for up to 1 millisecond for APE to service previous event. */
  768. err = tg3_ape_event_lock(tp, 1000);
  769. if (err)
  770. return err;
  771. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  772. event | APE_EVENT_STATUS_EVENT_PENDING);
  773. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  774. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  775. return 0;
  776. }
  777. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  778. {
  779. u32 event;
  780. u32 apedata;
  781. if (!tg3_flag(tp, ENABLE_APE))
  782. return;
  783. switch (kind) {
  784. case RESET_KIND_INIT:
  785. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  786. APE_HOST_SEG_SIG_MAGIC);
  787. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  788. APE_HOST_SEG_LEN_MAGIC);
  789. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  790. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  791. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  792. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  793. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  794. APE_HOST_BEHAV_NO_PHYLOCK);
  795. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  796. TG3_APE_HOST_DRVR_STATE_START);
  797. event = APE_EVENT_STATUS_STATE_START;
  798. break;
  799. case RESET_KIND_SHUTDOWN:
  800. /* With the interface we are currently using,
  801. * APE does not track driver state. Wiping
  802. * out the HOST SEGMENT SIGNATURE forces
  803. * the APE to assume OS absent status.
  804. */
  805. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  806. if (device_may_wakeup(&tp->pdev->dev) &&
  807. tg3_flag(tp, WOL_ENABLE)) {
  808. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  809. TG3_APE_HOST_WOL_SPEED_AUTO);
  810. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  811. } else
  812. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  813. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  814. event = APE_EVENT_STATUS_STATE_UNLOAD;
  815. break;
  816. case RESET_KIND_SUSPEND:
  817. event = APE_EVENT_STATUS_STATE_SUSPEND;
  818. break;
  819. default:
  820. return;
  821. }
  822. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  823. tg3_ape_send_event(tp, event);
  824. }
  825. static void tg3_disable_ints(struct tg3 *tp)
  826. {
  827. int i;
  828. tw32(TG3PCI_MISC_HOST_CTRL,
  829. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  830. for (i = 0; i < tp->irq_max; i++)
  831. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  832. }
  833. static void tg3_enable_ints(struct tg3 *tp)
  834. {
  835. int i;
  836. tp->irq_sync = 0;
  837. wmb();
  838. tw32(TG3PCI_MISC_HOST_CTRL,
  839. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  840. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  841. for (i = 0; i < tp->irq_cnt; i++) {
  842. struct tg3_napi *tnapi = &tp->napi[i];
  843. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  844. if (tg3_flag(tp, 1SHOT_MSI))
  845. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  846. tp->coal_now |= tnapi->coal_now;
  847. }
  848. /* Force an initial interrupt */
  849. if (!tg3_flag(tp, TAGGED_STATUS) &&
  850. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  851. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  852. else
  853. tw32(HOSTCC_MODE, tp->coal_now);
  854. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  855. }
  856. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  857. {
  858. struct tg3 *tp = tnapi->tp;
  859. struct tg3_hw_status *sblk = tnapi->hw_status;
  860. unsigned int work_exists = 0;
  861. /* check for phy events */
  862. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  863. if (sblk->status & SD_STATUS_LINK_CHG)
  864. work_exists = 1;
  865. }
  866. /* check for TX work to do */
  867. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  868. work_exists = 1;
  869. /* check for RX work to do */
  870. if (tnapi->rx_rcb_prod_idx &&
  871. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  872. work_exists = 1;
  873. return work_exists;
  874. }
  875. /* tg3_int_reenable
  876. * similar to tg3_enable_ints, but it accurately determines whether there
  877. * is new work pending and can return without flushing the PIO write
  878. * which reenables interrupts
  879. */
  880. static void tg3_int_reenable(struct tg3_napi *tnapi)
  881. {
  882. struct tg3 *tp = tnapi->tp;
  883. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  884. mmiowb();
  885. /* When doing tagged status, this work check is unnecessary.
  886. * The last_tag we write above tells the chip which piece of
  887. * work we've completed.
  888. */
  889. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  890. tw32(HOSTCC_MODE, tp->coalesce_mode |
  891. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  892. }
  893. static void tg3_switch_clocks(struct tg3 *tp)
  894. {
  895. u32 clock_ctrl;
  896. u32 orig_clock_ctrl;
  897. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  898. return;
  899. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  900. orig_clock_ctrl = clock_ctrl;
  901. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  902. CLOCK_CTRL_CLKRUN_OENABLE |
  903. 0x1f);
  904. tp->pci_clock_ctrl = clock_ctrl;
  905. if (tg3_flag(tp, 5705_PLUS)) {
  906. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  907. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  908. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  909. }
  910. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  911. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  912. clock_ctrl |
  913. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  914. 40);
  915. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  916. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  917. 40);
  918. }
  919. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  920. }
  921. #define PHY_BUSY_LOOPS 5000
  922. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  923. {
  924. u32 frame_val;
  925. unsigned int loops;
  926. int ret;
  927. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  928. tw32_f(MAC_MI_MODE,
  929. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  930. udelay(80);
  931. }
  932. tg3_ape_lock(tp, tp->phy_ape_lock);
  933. *val = 0x0;
  934. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  935. MI_COM_PHY_ADDR_MASK);
  936. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  937. MI_COM_REG_ADDR_MASK);
  938. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  939. tw32_f(MAC_MI_COM, frame_val);
  940. loops = PHY_BUSY_LOOPS;
  941. while (loops != 0) {
  942. udelay(10);
  943. frame_val = tr32(MAC_MI_COM);
  944. if ((frame_val & MI_COM_BUSY) == 0) {
  945. udelay(5);
  946. frame_val = tr32(MAC_MI_COM);
  947. break;
  948. }
  949. loops -= 1;
  950. }
  951. ret = -EBUSY;
  952. if (loops != 0) {
  953. *val = frame_val & MI_COM_DATA_MASK;
  954. ret = 0;
  955. }
  956. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  957. tw32_f(MAC_MI_MODE, tp->mi_mode);
  958. udelay(80);
  959. }
  960. tg3_ape_unlock(tp, tp->phy_ape_lock);
  961. return ret;
  962. }
  963. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  964. {
  965. u32 frame_val;
  966. unsigned int loops;
  967. int ret;
  968. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  969. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  970. return 0;
  971. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  972. tw32_f(MAC_MI_MODE,
  973. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  974. udelay(80);
  975. }
  976. tg3_ape_lock(tp, tp->phy_ape_lock);
  977. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  978. MI_COM_PHY_ADDR_MASK);
  979. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  980. MI_COM_REG_ADDR_MASK);
  981. frame_val |= (val & MI_COM_DATA_MASK);
  982. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  983. tw32_f(MAC_MI_COM, frame_val);
  984. loops = PHY_BUSY_LOOPS;
  985. while (loops != 0) {
  986. udelay(10);
  987. frame_val = tr32(MAC_MI_COM);
  988. if ((frame_val & MI_COM_BUSY) == 0) {
  989. udelay(5);
  990. frame_val = tr32(MAC_MI_COM);
  991. break;
  992. }
  993. loops -= 1;
  994. }
  995. ret = -EBUSY;
  996. if (loops != 0)
  997. ret = 0;
  998. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  999. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1000. udelay(80);
  1001. }
  1002. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1003. return ret;
  1004. }
  1005. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1006. {
  1007. int err;
  1008. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1009. if (err)
  1010. goto done;
  1011. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1012. if (err)
  1013. goto done;
  1014. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1015. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1016. if (err)
  1017. goto done;
  1018. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1019. done:
  1020. return err;
  1021. }
  1022. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1023. {
  1024. int err;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1029. if (err)
  1030. goto done;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1032. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1036. done:
  1037. return err;
  1038. }
  1039. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1040. {
  1041. int err;
  1042. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1043. if (!err)
  1044. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1045. return err;
  1046. }
  1047. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1048. {
  1049. int err;
  1050. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1051. if (!err)
  1052. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1053. return err;
  1054. }
  1055. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1059. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1060. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1061. if (!err)
  1062. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1063. return err;
  1064. }
  1065. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1066. {
  1067. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1068. set |= MII_TG3_AUXCTL_MISC_WREN;
  1069. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1070. }
  1071. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1072. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1073. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1074. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1075. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1076. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1077. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1078. static int tg3_bmcr_reset(struct tg3 *tp)
  1079. {
  1080. u32 phy_control;
  1081. int limit, err;
  1082. /* OK, reset it, and poll the BMCR_RESET bit until it
  1083. * clears or we time out.
  1084. */
  1085. phy_control = BMCR_RESET;
  1086. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1087. if (err != 0)
  1088. return -EBUSY;
  1089. limit = 5000;
  1090. while (limit--) {
  1091. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1092. if (err != 0)
  1093. return -EBUSY;
  1094. if ((phy_control & BMCR_RESET) == 0) {
  1095. udelay(40);
  1096. break;
  1097. }
  1098. udelay(10);
  1099. }
  1100. if (limit < 0)
  1101. return -EBUSY;
  1102. return 0;
  1103. }
  1104. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1105. {
  1106. struct tg3 *tp = bp->priv;
  1107. u32 val;
  1108. spin_lock_bh(&tp->lock);
  1109. if (tg3_readphy(tp, reg, &val))
  1110. val = -EIO;
  1111. spin_unlock_bh(&tp->lock);
  1112. return val;
  1113. }
  1114. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1115. {
  1116. struct tg3 *tp = bp->priv;
  1117. u32 ret = 0;
  1118. spin_lock_bh(&tp->lock);
  1119. if (tg3_writephy(tp, reg, val))
  1120. ret = -EIO;
  1121. spin_unlock_bh(&tp->lock);
  1122. return ret;
  1123. }
  1124. static int tg3_mdio_reset(struct mii_bus *bp)
  1125. {
  1126. return 0;
  1127. }
  1128. static void tg3_mdio_config_5785(struct tg3 *tp)
  1129. {
  1130. u32 val;
  1131. struct phy_device *phydev;
  1132. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1133. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1134. case PHY_ID_BCM50610:
  1135. case PHY_ID_BCM50610M:
  1136. val = MAC_PHYCFG2_50610_LED_MODES;
  1137. break;
  1138. case PHY_ID_BCMAC131:
  1139. val = MAC_PHYCFG2_AC131_LED_MODES;
  1140. break;
  1141. case PHY_ID_RTL8211C:
  1142. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1143. break;
  1144. case PHY_ID_RTL8201E:
  1145. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1146. break;
  1147. default:
  1148. return;
  1149. }
  1150. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1151. tw32(MAC_PHYCFG2, val);
  1152. val = tr32(MAC_PHYCFG1);
  1153. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1154. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1155. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1156. tw32(MAC_PHYCFG1, val);
  1157. return;
  1158. }
  1159. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1160. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1161. MAC_PHYCFG2_FMODE_MASK_MASK |
  1162. MAC_PHYCFG2_GMODE_MASK_MASK |
  1163. MAC_PHYCFG2_ACT_MASK_MASK |
  1164. MAC_PHYCFG2_QUAL_MASK_MASK |
  1165. MAC_PHYCFG2_INBAND_ENABLE;
  1166. tw32(MAC_PHYCFG2, val);
  1167. val = tr32(MAC_PHYCFG1);
  1168. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1169. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1170. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1171. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1172. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1173. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1174. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1175. }
  1176. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1177. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1178. tw32(MAC_PHYCFG1, val);
  1179. val = tr32(MAC_EXT_RGMII_MODE);
  1180. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1181. MAC_RGMII_MODE_RX_QUALITY |
  1182. MAC_RGMII_MODE_RX_ACTIVITY |
  1183. MAC_RGMII_MODE_RX_ENG_DET |
  1184. MAC_RGMII_MODE_TX_ENABLE |
  1185. MAC_RGMII_MODE_TX_LOWPWR |
  1186. MAC_RGMII_MODE_TX_RESET);
  1187. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1188. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1189. val |= MAC_RGMII_MODE_RX_INT_B |
  1190. MAC_RGMII_MODE_RX_QUALITY |
  1191. MAC_RGMII_MODE_RX_ACTIVITY |
  1192. MAC_RGMII_MODE_RX_ENG_DET;
  1193. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1194. val |= MAC_RGMII_MODE_TX_ENABLE |
  1195. MAC_RGMII_MODE_TX_LOWPWR |
  1196. MAC_RGMII_MODE_TX_RESET;
  1197. }
  1198. tw32(MAC_EXT_RGMII_MODE, val);
  1199. }
  1200. static void tg3_mdio_start(struct tg3 *tp)
  1201. {
  1202. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1203. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1204. udelay(80);
  1205. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1207. tg3_mdio_config_5785(tp);
  1208. }
  1209. static int tg3_mdio_init(struct tg3 *tp)
  1210. {
  1211. int i;
  1212. u32 reg;
  1213. struct phy_device *phydev;
  1214. if (tg3_flag(tp, 5717_PLUS)) {
  1215. u32 is_serdes;
  1216. tp->phy_addr = tp->pci_fn + 1;
  1217. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1218. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1219. else
  1220. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1221. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1222. if (is_serdes)
  1223. tp->phy_addr += 7;
  1224. } else
  1225. tp->phy_addr = TG3_PHY_MII_ADDR;
  1226. tg3_mdio_start(tp);
  1227. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1228. return 0;
  1229. tp->mdio_bus = mdiobus_alloc();
  1230. if (tp->mdio_bus == NULL)
  1231. return -ENOMEM;
  1232. tp->mdio_bus->name = "tg3 mdio bus";
  1233. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1234. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1235. tp->mdio_bus->priv = tp;
  1236. tp->mdio_bus->parent = &tp->pdev->dev;
  1237. tp->mdio_bus->read = &tg3_mdio_read;
  1238. tp->mdio_bus->write = &tg3_mdio_write;
  1239. tp->mdio_bus->reset = &tg3_mdio_reset;
  1240. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1241. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1242. for (i = 0; i < PHY_MAX_ADDR; i++)
  1243. tp->mdio_bus->irq[i] = PHY_POLL;
  1244. /* The bus registration will look for all the PHYs on the mdio bus.
  1245. * Unfortunately, it does not ensure the PHY is powered up before
  1246. * accessing the PHY ID registers. A chip reset is the
  1247. * quickest way to bring the device back to an operational state..
  1248. */
  1249. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1250. tg3_bmcr_reset(tp);
  1251. i = mdiobus_register(tp->mdio_bus);
  1252. if (i) {
  1253. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1254. mdiobus_free(tp->mdio_bus);
  1255. return i;
  1256. }
  1257. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1258. if (!phydev || !phydev->drv) {
  1259. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1260. mdiobus_unregister(tp->mdio_bus);
  1261. mdiobus_free(tp->mdio_bus);
  1262. return -ENODEV;
  1263. }
  1264. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1265. case PHY_ID_BCM57780:
  1266. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1267. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1268. break;
  1269. case PHY_ID_BCM50610:
  1270. case PHY_ID_BCM50610M:
  1271. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1272. PHY_BRCM_RX_REFCLK_UNUSED |
  1273. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1274. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1275. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1276. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1277. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1278. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1279. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1280. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1281. /* fallthru */
  1282. case PHY_ID_RTL8211C:
  1283. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1284. break;
  1285. case PHY_ID_RTL8201E:
  1286. case PHY_ID_BCMAC131:
  1287. phydev->interface = PHY_INTERFACE_MODE_MII;
  1288. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1289. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1290. break;
  1291. }
  1292. tg3_flag_set(tp, MDIOBUS_INITED);
  1293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1294. tg3_mdio_config_5785(tp);
  1295. return 0;
  1296. }
  1297. static void tg3_mdio_fini(struct tg3 *tp)
  1298. {
  1299. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1300. tg3_flag_clear(tp, MDIOBUS_INITED);
  1301. mdiobus_unregister(tp->mdio_bus);
  1302. mdiobus_free(tp->mdio_bus);
  1303. }
  1304. }
  1305. /* tp->lock is held. */
  1306. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1307. {
  1308. u32 val;
  1309. val = tr32(GRC_RX_CPU_EVENT);
  1310. val |= GRC_RX_CPU_DRIVER_EVENT;
  1311. tw32_f(GRC_RX_CPU_EVENT, val);
  1312. tp->last_event_jiffies = jiffies;
  1313. }
  1314. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1315. /* tp->lock is held. */
  1316. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1317. {
  1318. int i;
  1319. unsigned int delay_cnt;
  1320. long time_remain;
  1321. /* If enough time has passed, no wait is necessary. */
  1322. time_remain = (long)(tp->last_event_jiffies + 1 +
  1323. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1324. (long)jiffies;
  1325. if (time_remain < 0)
  1326. return;
  1327. /* Check if we can shorten the wait time. */
  1328. delay_cnt = jiffies_to_usecs(time_remain);
  1329. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1330. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1331. delay_cnt = (delay_cnt >> 3) + 1;
  1332. for (i = 0; i < delay_cnt; i++) {
  1333. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1334. break;
  1335. udelay(8);
  1336. }
  1337. }
  1338. /* tp->lock is held. */
  1339. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1340. {
  1341. u32 reg, val;
  1342. val = 0;
  1343. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1344. val = reg << 16;
  1345. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1346. val |= (reg & 0xffff);
  1347. *data++ = val;
  1348. val = 0;
  1349. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1350. val = reg << 16;
  1351. if (!tg3_readphy(tp, MII_LPA, &reg))
  1352. val |= (reg & 0xffff);
  1353. *data++ = val;
  1354. val = 0;
  1355. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1356. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1357. val = reg << 16;
  1358. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1359. val |= (reg & 0xffff);
  1360. }
  1361. *data++ = val;
  1362. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1363. val = reg << 16;
  1364. else
  1365. val = 0;
  1366. *data++ = val;
  1367. }
  1368. /* tp->lock is held. */
  1369. static void tg3_ump_link_report(struct tg3 *tp)
  1370. {
  1371. u32 data[4];
  1372. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1373. return;
  1374. tg3_phy_gather_ump_data(tp, data);
  1375. tg3_wait_for_event_ack(tp);
  1376. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1377. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1378. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1379. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1380. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1381. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1382. tg3_generate_fw_event(tp);
  1383. }
  1384. /* tp->lock is held. */
  1385. static void tg3_stop_fw(struct tg3 *tp)
  1386. {
  1387. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1388. /* Wait for RX cpu to ACK the previous event. */
  1389. tg3_wait_for_event_ack(tp);
  1390. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1391. tg3_generate_fw_event(tp);
  1392. /* Wait for RX cpu to ACK this event. */
  1393. tg3_wait_for_event_ack(tp);
  1394. }
  1395. }
  1396. /* tp->lock is held. */
  1397. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1398. {
  1399. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1400. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1401. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1402. switch (kind) {
  1403. case RESET_KIND_INIT:
  1404. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1405. DRV_STATE_START);
  1406. break;
  1407. case RESET_KIND_SHUTDOWN:
  1408. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1409. DRV_STATE_UNLOAD);
  1410. break;
  1411. case RESET_KIND_SUSPEND:
  1412. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1413. DRV_STATE_SUSPEND);
  1414. break;
  1415. default:
  1416. break;
  1417. }
  1418. }
  1419. if (kind == RESET_KIND_INIT ||
  1420. kind == RESET_KIND_SUSPEND)
  1421. tg3_ape_driver_state_change(tp, kind);
  1422. }
  1423. /* tp->lock is held. */
  1424. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1425. {
  1426. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1427. switch (kind) {
  1428. case RESET_KIND_INIT:
  1429. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1430. DRV_STATE_START_DONE);
  1431. break;
  1432. case RESET_KIND_SHUTDOWN:
  1433. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1434. DRV_STATE_UNLOAD_DONE);
  1435. break;
  1436. default:
  1437. break;
  1438. }
  1439. }
  1440. if (kind == RESET_KIND_SHUTDOWN)
  1441. tg3_ape_driver_state_change(tp, kind);
  1442. }
  1443. /* tp->lock is held. */
  1444. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1445. {
  1446. if (tg3_flag(tp, ENABLE_ASF)) {
  1447. switch (kind) {
  1448. case RESET_KIND_INIT:
  1449. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1450. DRV_STATE_START);
  1451. break;
  1452. case RESET_KIND_SHUTDOWN:
  1453. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1454. DRV_STATE_UNLOAD);
  1455. break;
  1456. case RESET_KIND_SUSPEND:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_SUSPEND);
  1459. break;
  1460. default:
  1461. break;
  1462. }
  1463. }
  1464. }
  1465. static int tg3_poll_fw(struct tg3 *tp)
  1466. {
  1467. int i;
  1468. u32 val;
  1469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1470. /* Wait up to 20ms for init done. */
  1471. for (i = 0; i < 200; i++) {
  1472. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1473. return 0;
  1474. udelay(100);
  1475. }
  1476. return -ENODEV;
  1477. }
  1478. /* Wait for firmware initialization to complete. */
  1479. for (i = 0; i < 100000; i++) {
  1480. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1481. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1482. break;
  1483. udelay(10);
  1484. }
  1485. /* Chip might not be fitted with firmware. Some Sun onboard
  1486. * parts are configured like that. So don't signal the timeout
  1487. * of the above loop as an error, but do report the lack of
  1488. * running firmware once.
  1489. */
  1490. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1491. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1492. netdev_info(tp->dev, "No firmware running\n");
  1493. }
  1494. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1495. /* The 57765 A0 needs a little more
  1496. * time to do some important work.
  1497. */
  1498. mdelay(10);
  1499. }
  1500. return 0;
  1501. }
  1502. static void tg3_link_report(struct tg3 *tp)
  1503. {
  1504. if (!netif_carrier_ok(tp->dev)) {
  1505. netif_info(tp, link, tp->dev, "Link is down\n");
  1506. tg3_ump_link_report(tp);
  1507. } else if (netif_msg_link(tp)) {
  1508. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1509. (tp->link_config.active_speed == SPEED_1000 ?
  1510. 1000 :
  1511. (tp->link_config.active_speed == SPEED_100 ?
  1512. 100 : 10)),
  1513. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1514. "full" : "half"));
  1515. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1516. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1517. "on" : "off",
  1518. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1519. "on" : "off");
  1520. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1521. netdev_info(tp->dev, "EEE is %s\n",
  1522. tp->setlpicnt ? "enabled" : "disabled");
  1523. tg3_ump_link_report(tp);
  1524. }
  1525. }
  1526. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1527. {
  1528. u16 miireg;
  1529. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1530. miireg = ADVERTISE_1000XPAUSE;
  1531. else if (flow_ctrl & FLOW_CTRL_TX)
  1532. miireg = ADVERTISE_1000XPSE_ASYM;
  1533. else if (flow_ctrl & FLOW_CTRL_RX)
  1534. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1535. else
  1536. miireg = 0;
  1537. return miireg;
  1538. }
  1539. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1540. {
  1541. u8 cap = 0;
  1542. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1543. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1544. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1545. if (lcladv & ADVERTISE_1000XPAUSE)
  1546. cap = FLOW_CTRL_RX;
  1547. if (rmtadv & ADVERTISE_1000XPAUSE)
  1548. cap = FLOW_CTRL_TX;
  1549. }
  1550. return cap;
  1551. }
  1552. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1553. {
  1554. u8 autoneg;
  1555. u8 flowctrl = 0;
  1556. u32 old_rx_mode = tp->rx_mode;
  1557. u32 old_tx_mode = tp->tx_mode;
  1558. if (tg3_flag(tp, USE_PHYLIB))
  1559. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1560. else
  1561. autoneg = tp->link_config.autoneg;
  1562. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1563. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1564. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1565. else
  1566. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1567. } else
  1568. flowctrl = tp->link_config.flowctrl;
  1569. tp->link_config.active_flowctrl = flowctrl;
  1570. if (flowctrl & FLOW_CTRL_RX)
  1571. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1572. else
  1573. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1574. if (old_rx_mode != tp->rx_mode)
  1575. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1576. if (flowctrl & FLOW_CTRL_TX)
  1577. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1578. else
  1579. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1580. if (old_tx_mode != tp->tx_mode)
  1581. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1582. }
  1583. static void tg3_adjust_link(struct net_device *dev)
  1584. {
  1585. u8 oldflowctrl, linkmesg = 0;
  1586. u32 mac_mode, lcl_adv, rmt_adv;
  1587. struct tg3 *tp = netdev_priv(dev);
  1588. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1589. spin_lock_bh(&tp->lock);
  1590. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1591. MAC_MODE_HALF_DUPLEX);
  1592. oldflowctrl = tp->link_config.active_flowctrl;
  1593. if (phydev->link) {
  1594. lcl_adv = 0;
  1595. rmt_adv = 0;
  1596. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1597. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1598. else if (phydev->speed == SPEED_1000 ||
  1599. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1600. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1601. else
  1602. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1603. if (phydev->duplex == DUPLEX_HALF)
  1604. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1605. else {
  1606. lcl_adv = mii_advertise_flowctrl(
  1607. tp->link_config.flowctrl);
  1608. if (phydev->pause)
  1609. rmt_adv = LPA_PAUSE_CAP;
  1610. if (phydev->asym_pause)
  1611. rmt_adv |= LPA_PAUSE_ASYM;
  1612. }
  1613. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1614. } else
  1615. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1616. if (mac_mode != tp->mac_mode) {
  1617. tp->mac_mode = mac_mode;
  1618. tw32_f(MAC_MODE, tp->mac_mode);
  1619. udelay(40);
  1620. }
  1621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1622. if (phydev->speed == SPEED_10)
  1623. tw32(MAC_MI_STAT,
  1624. MAC_MI_STAT_10MBPS_MODE |
  1625. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1626. else
  1627. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1628. }
  1629. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1630. tw32(MAC_TX_LENGTHS,
  1631. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1632. (6 << TX_LENGTHS_IPG_SHIFT) |
  1633. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1634. else
  1635. tw32(MAC_TX_LENGTHS,
  1636. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1637. (6 << TX_LENGTHS_IPG_SHIFT) |
  1638. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1639. if (phydev->link != tp->old_link ||
  1640. phydev->speed != tp->link_config.active_speed ||
  1641. phydev->duplex != tp->link_config.active_duplex ||
  1642. oldflowctrl != tp->link_config.active_flowctrl)
  1643. linkmesg = 1;
  1644. tp->old_link = phydev->link;
  1645. tp->link_config.active_speed = phydev->speed;
  1646. tp->link_config.active_duplex = phydev->duplex;
  1647. spin_unlock_bh(&tp->lock);
  1648. if (linkmesg)
  1649. tg3_link_report(tp);
  1650. }
  1651. static int tg3_phy_init(struct tg3 *tp)
  1652. {
  1653. struct phy_device *phydev;
  1654. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1655. return 0;
  1656. /* Bring the PHY back to a known state. */
  1657. tg3_bmcr_reset(tp);
  1658. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1659. /* Attach the MAC to the PHY. */
  1660. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1661. phydev->dev_flags, phydev->interface);
  1662. if (IS_ERR(phydev)) {
  1663. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1664. return PTR_ERR(phydev);
  1665. }
  1666. /* Mask with MAC supported features. */
  1667. switch (phydev->interface) {
  1668. case PHY_INTERFACE_MODE_GMII:
  1669. case PHY_INTERFACE_MODE_RGMII:
  1670. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1671. phydev->supported &= (PHY_GBIT_FEATURES |
  1672. SUPPORTED_Pause |
  1673. SUPPORTED_Asym_Pause);
  1674. break;
  1675. }
  1676. /* fallthru */
  1677. case PHY_INTERFACE_MODE_MII:
  1678. phydev->supported &= (PHY_BASIC_FEATURES |
  1679. SUPPORTED_Pause |
  1680. SUPPORTED_Asym_Pause);
  1681. break;
  1682. default:
  1683. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1684. return -EINVAL;
  1685. }
  1686. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1687. phydev->advertising = phydev->supported;
  1688. return 0;
  1689. }
  1690. static void tg3_phy_start(struct tg3 *tp)
  1691. {
  1692. struct phy_device *phydev;
  1693. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1694. return;
  1695. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1696. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1697. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1698. phydev->speed = tp->link_config.speed;
  1699. phydev->duplex = tp->link_config.duplex;
  1700. phydev->autoneg = tp->link_config.autoneg;
  1701. phydev->advertising = tp->link_config.advertising;
  1702. }
  1703. phy_start(phydev);
  1704. phy_start_aneg(phydev);
  1705. }
  1706. static void tg3_phy_stop(struct tg3 *tp)
  1707. {
  1708. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1709. return;
  1710. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1711. }
  1712. static void tg3_phy_fini(struct tg3 *tp)
  1713. {
  1714. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1715. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1716. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1717. }
  1718. }
  1719. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1720. {
  1721. int err;
  1722. u32 val;
  1723. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1724. return 0;
  1725. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1726. /* Cannot do read-modify-write on 5401 */
  1727. err = tg3_phy_auxctl_write(tp,
  1728. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1729. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1730. 0x4c20);
  1731. goto done;
  1732. }
  1733. err = tg3_phy_auxctl_read(tp,
  1734. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1735. if (err)
  1736. return err;
  1737. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1738. err = tg3_phy_auxctl_write(tp,
  1739. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1740. done:
  1741. return err;
  1742. }
  1743. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1744. {
  1745. u32 phytest;
  1746. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1747. u32 phy;
  1748. tg3_writephy(tp, MII_TG3_FET_TEST,
  1749. phytest | MII_TG3_FET_SHADOW_EN);
  1750. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1751. if (enable)
  1752. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1753. else
  1754. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1755. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1756. }
  1757. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1758. }
  1759. }
  1760. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1761. {
  1762. u32 reg;
  1763. if (!tg3_flag(tp, 5705_PLUS) ||
  1764. (tg3_flag(tp, 5717_PLUS) &&
  1765. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1766. return;
  1767. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1768. tg3_phy_fet_toggle_apd(tp, enable);
  1769. return;
  1770. }
  1771. reg = MII_TG3_MISC_SHDW_WREN |
  1772. MII_TG3_MISC_SHDW_SCR5_SEL |
  1773. MII_TG3_MISC_SHDW_SCR5_LPED |
  1774. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1775. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1776. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1777. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1778. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1779. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1780. reg = MII_TG3_MISC_SHDW_WREN |
  1781. MII_TG3_MISC_SHDW_APD_SEL |
  1782. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1783. if (enable)
  1784. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1785. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1786. }
  1787. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1788. {
  1789. u32 phy;
  1790. if (!tg3_flag(tp, 5705_PLUS) ||
  1791. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1792. return;
  1793. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1794. u32 ephy;
  1795. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1796. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1797. tg3_writephy(tp, MII_TG3_FET_TEST,
  1798. ephy | MII_TG3_FET_SHADOW_EN);
  1799. if (!tg3_readphy(tp, reg, &phy)) {
  1800. if (enable)
  1801. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1802. else
  1803. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1804. tg3_writephy(tp, reg, phy);
  1805. }
  1806. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1807. }
  1808. } else {
  1809. int ret;
  1810. ret = tg3_phy_auxctl_read(tp,
  1811. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1812. if (!ret) {
  1813. if (enable)
  1814. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1815. else
  1816. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1817. tg3_phy_auxctl_write(tp,
  1818. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1819. }
  1820. }
  1821. }
  1822. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1823. {
  1824. int ret;
  1825. u32 val;
  1826. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1827. return;
  1828. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1829. if (!ret)
  1830. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1831. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1832. }
  1833. static void tg3_phy_apply_otp(struct tg3 *tp)
  1834. {
  1835. u32 otp, phy;
  1836. if (!tp->phy_otp)
  1837. return;
  1838. otp = tp->phy_otp;
  1839. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1840. return;
  1841. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1842. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1843. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1844. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1845. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1847. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1848. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1849. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1850. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1851. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1852. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1853. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1854. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1855. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1856. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1857. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1858. }
  1859. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1860. {
  1861. u32 val;
  1862. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1863. return;
  1864. tp->setlpicnt = 0;
  1865. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1866. current_link_up == 1 &&
  1867. tp->link_config.active_duplex == DUPLEX_FULL &&
  1868. (tp->link_config.active_speed == SPEED_100 ||
  1869. tp->link_config.active_speed == SPEED_1000)) {
  1870. u32 eeectl;
  1871. if (tp->link_config.active_speed == SPEED_1000)
  1872. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1873. else
  1874. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1875. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1876. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1877. TG3_CL45_D7_EEERES_STAT, &val);
  1878. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1879. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1880. tp->setlpicnt = 2;
  1881. }
  1882. if (!tp->setlpicnt) {
  1883. if (current_link_up == 1 &&
  1884. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1885. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1886. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1887. }
  1888. val = tr32(TG3_CPMU_EEE_MODE);
  1889. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1890. }
  1891. }
  1892. static void tg3_phy_eee_enable(struct tg3 *tp)
  1893. {
  1894. u32 val;
  1895. if (tp->link_config.active_speed == SPEED_1000 &&
  1896. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1898. tg3_flag(tp, 57765_CLASS)) &&
  1899. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1900. val = MII_TG3_DSP_TAP26_ALNOKO |
  1901. MII_TG3_DSP_TAP26_RMRXSTO;
  1902. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1903. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1904. }
  1905. val = tr32(TG3_CPMU_EEE_MODE);
  1906. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1907. }
  1908. static int tg3_wait_macro_done(struct tg3 *tp)
  1909. {
  1910. int limit = 100;
  1911. while (limit--) {
  1912. u32 tmp32;
  1913. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1914. if ((tmp32 & 0x1000) == 0)
  1915. break;
  1916. }
  1917. }
  1918. if (limit < 0)
  1919. return -EBUSY;
  1920. return 0;
  1921. }
  1922. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1923. {
  1924. static const u32 test_pat[4][6] = {
  1925. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1926. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1927. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1928. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1929. };
  1930. int chan;
  1931. for (chan = 0; chan < 4; chan++) {
  1932. int i;
  1933. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1934. (chan * 0x2000) | 0x0200);
  1935. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1936. for (i = 0; i < 6; i++)
  1937. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1938. test_pat[chan][i]);
  1939. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1940. if (tg3_wait_macro_done(tp)) {
  1941. *resetp = 1;
  1942. return -EBUSY;
  1943. }
  1944. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1945. (chan * 0x2000) | 0x0200);
  1946. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1947. if (tg3_wait_macro_done(tp)) {
  1948. *resetp = 1;
  1949. return -EBUSY;
  1950. }
  1951. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1952. if (tg3_wait_macro_done(tp)) {
  1953. *resetp = 1;
  1954. return -EBUSY;
  1955. }
  1956. for (i = 0; i < 6; i += 2) {
  1957. u32 low, high;
  1958. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1959. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1960. tg3_wait_macro_done(tp)) {
  1961. *resetp = 1;
  1962. return -EBUSY;
  1963. }
  1964. low &= 0x7fff;
  1965. high &= 0x000f;
  1966. if (low != test_pat[chan][i] ||
  1967. high != test_pat[chan][i+1]) {
  1968. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1969. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1971. return -EBUSY;
  1972. }
  1973. }
  1974. }
  1975. return 0;
  1976. }
  1977. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1978. {
  1979. int chan;
  1980. for (chan = 0; chan < 4; chan++) {
  1981. int i;
  1982. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1983. (chan * 0x2000) | 0x0200);
  1984. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1985. for (i = 0; i < 6; i++)
  1986. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1987. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1988. if (tg3_wait_macro_done(tp))
  1989. return -EBUSY;
  1990. }
  1991. return 0;
  1992. }
  1993. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1994. {
  1995. u32 reg32, phy9_orig;
  1996. int retries, do_phy_reset, err;
  1997. retries = 10;
  1998. do_phy_reset = 1;
  1999. do {
  2000. if (do_phy_reset) {
  2001. err = tg3_bmcr_reset(tp);
  2002. if (err)
  2003. return err;
  2004. do_phy_reset = 0;
  2005. }
  2006. /* Disable transmitter and interrupt. */
  2007. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2008. continue;
  2009. reg32 |= 0x3000;
  2010. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2011. /* Set full-duplex, 1000 mbps. */
  2012. tg3_writephy(tp, MII_BMCR,
  2013. BMCR_FULLDPLX | BMCR_SPEED1000);
  2014. /* Set to master mode. */
  2015. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2016. continue;
  2017. tg3_writephy(tp, MII_CTRL1000,
  2018. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2019. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2020. if (err)
  2021. return err;
  2022. /* Block the PHY control access. */
  2023. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2024. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2025. if (!err)
  2026. break;
  2027. } while (--retries);
  2028. err = tg3_phy_reset_chanpat(tp);
  2029. if (err)
  2030. return err;
  2031. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2032. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2033. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2034. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2035. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2036. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2037. reg32 &= ~0x3000;
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2039. } else if (!err)
  2040. err = -EBUSY;
  2041. return err;
  2042. }
  2043. static void tg3_carrier_on(struct tg3 *tp)
  2044. {
  2045. netif_carrier_on(tp->dev);
  2046. tp->link_up = true;
  2047. }
  2048. static void tg3_carrier_off(struct tg3 *tp)
  2049. {
  2050. netif_carrier_off(tp->dev);
  2051. tp->link_up = false;
  2052. }
  2053. /* This will reset the tigon3 PHY if there is no valid
  2054. * link unless the FORCE argument is non-zero.
  2055. */
  2056. static int tg3_phy_reset(struct tg3 *tp)
  2057. {
  2058. u32 val, cpmuctrl;
  2059. int err;
  2060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2061. val = tr32(GRC_MISC_CFG);
  2062. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2063. udelay(40);
  2064. }
  2065. err = tg3_readphy(tp, MII_BMSR, &val);
  2066. err |= tg3_readphy(tp, MII_BMSR, &val);
  2067. if (err != 0)
  2068. return -EBUSY;
  2069. if (netif_running(tp->dev) && tp->link_up) {
  2070. tg3_carrier_off(tp);
  2071. tg3_link_report(tp);
  2072. }
  2073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2076. err = tg3_phy_reset_5703_4_5(tp);
  2077. if (err)
  2078. return err;
  2079. goto out;
  2080. }
  2081. cpmuctrl = 0;
  2082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2083. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2084. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2085. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2086. tw32(TG3_CPMU_CTRL,
  2087. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2088. }
  2089. err = tg3_bmcr_reset(tp);
  2090. if (err)
  2091. return err;
  2092. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2093. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2094. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2095. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2096. }
  2097. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2098. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2099. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2100. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2101. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2102. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2103. udelay(40);
  2104. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2105. }
  2106. }
  2107. if (tg3_flag(tp, 5717_PLUS) &&
  2108. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2109. return 0;
  2110. tg3_phy_apply_otp(tp);
  2111. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2112. tg3_phy_toggle_apd(tp, true);
  2113. else
  2114. tg3_phy_toggle_apd(tp, false);
  2115. out:
  2116. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2117. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2118. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2119. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2120. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2121. }
  2122. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2123. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2124. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2125. }
  2126. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2127. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2128. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2129. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2130. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2131. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2132. }
  2133. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2134. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2135. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2136. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2137. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2138. tg3_writephy(tp, MII_TG3_TEST1,
  2139. MII_TG3_TEST1_TRIM_EN | 0x4);
  2140. } else
  2141. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2142. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2143. }
  2144. }
  2145. /* Set Extended packet length bit (bit 14) on all chips that */
  2146. /* support jumbo frames */
  2147. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2148. /* Cannot do read-modify-write on 5401 */
  2149. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2150. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2151. /* Set bit 14 with read-modify-write to preserve other bits */
  2152. err = tg3_phy_auxctl_read(tp,
  2153. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2154. if (!err)
  2155. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2156. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2157. }
  2158. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2159. * jumbo frames transmission.
  2160. */
  2161. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2162. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2163. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2164. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2165. }
  2166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2167. /* adjust output voltage */
  2168. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2169. }
  2170. if (tp->pci_chip_rev_id == CHIPREV_ID_5762_A0)
  2171. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2172. tg3_phy_toggle_automdix(tp, 1);
  2173. tg3_phy_set_wirespeed(tp);
  2174. return 0;
  2175. }
  2176. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2177. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2178. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2179. TG3_GPIO_MSG_NEED_VAUX)
  2180. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2181. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2182. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2183. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2184. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2185. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2186. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2187. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2188. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2189. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2190. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2191. {
  2192. u32 status, shift;
  2193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2195. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2196. else
  2197. status = tr32(TG3_CPMU_DRV_STATUS);
  2198. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2199. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2200. status |= (newstat << shift);
  2201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2203. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2204. else
  2205. tw32(TG3_CPMU_DRV_STATUS, status);
  2206. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2207. }
  2208. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2209. {
  2210. if (!tg3_flag(tp, IS_NIC))
  2211. return 0;
  2212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2215. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2216. return -EIO;
  2217. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2218. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2219. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2220. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2221. } else {
  2222. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2223. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2224. }
  2225. return 0;
  2226. }
  2227. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2228. {
  2229. u32 grc_local_ctrl;
  2230. if (!tg3_flag(tp, IS_NIC) ||
  2231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2233. return;
  2234. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2235. tw32_wait_f(GRC_LOCAL_CTRL,
  2236. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2237. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2238. tw32_wait_f(GRC_LOCAL_CTRL,
  2239. grc_local_ctrl,
  2240. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2241. tw32_wait_f(GRC_LOCAL_CTRL,
  2242. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2243. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2244. }
  2245. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2246. {
  2247. if (!tg3_flag(tp, IS_NIC))
  2248. return;
  2249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2251. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2252. (GRC_LCLCTRL_GPIO_OE0 |
  2253. GRC_LCLCTRL_GPIO_OE1 |
  2254. GRC_LCLCTRL_GPIO_OE2 |
  2255. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2256. GRC_LCLCTRL_GPIO_OUTPUT1),
  2257. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2258. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2259. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2260. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2261. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2262. GRC_LCLCTRL_GPIO_OE1 |
  2263. GRC_LCLCTRL_GPIO_OE2 |
  2264. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2265. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2266. tp->grc_local_ctrl;
  2267. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2268. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2269. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2270. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2271. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2272. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2273. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2274. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2275. } else {
  2276. u32 no_gpio2;
  2277. u32 grc_local_ctrl = 0;
  2278. /* Workaround to prevent overdrawing Amps. */
  2279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2280. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2281. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2282. grc_local_ctrl,
  2283. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2284. }
  2285. /* On 5753 and variants, GPIO2 cannot be used. */
  2286. no_gpio2 = tp->nic_sram_data_cfg &
  2287. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2288. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2289. GRC_LCLCTRL_GPIO_OE1 |
  2290. GRC_LCLCTRL_GPIO_OE2 |
  2291. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2292. GRC_LCLCTRL_GPIO_OUTPUT2;
  2293. if (no_gpio2) {
  2294. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2295. GRC_LCLCTRL_GPIO_OUTPUT2);
  2296. }
  2297. tw32_wait_f(GRC_LOCAL_CTRL,
  2298. tp->grc_local_ctrl | grc_local_ctrl,
  2299. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2300. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2301. tw32_wait_f(GRC_LOCAL_CTRL,
  2302. tp->grc_local_ctrl | grc_local_ctrl,
  2303. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2304. if (!no_gpio2) {
  2305. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2306. tw32_wait_f(GRC_LOCAL_CTRL,
  2307. tp->grc_local_ctrl | grc_local_ctrl,
  2308. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2309. }
  2310. }
  2311. }
  2312. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2313. {
  2314. u32 msg = 0;
  2315. /* Serialize power state transitions */
  2316. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2317. return;
  2318. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2319. msg = TG3_GPIO_MSG_NEED_VAUX;
  2320. msg = tg3_set_function_status(tp, msg);
  2321. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2322. goto done;
  2323. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2324. tg3_pwrsrc_switch_to_vaux(tp);
  2325. else
  2326. tg3_pwrsrc_die_with_vmain(tp);
  2327. done:
  2328. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2329. }
  2330. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2331. {
  2332. bool need_vaux = false;
  2333. /* The GPIOs do something completely different on 57765. */
  2334. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2335. return;
  2336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2339. tg3_frob_aux_power_5717(tp, include_wol ?
  2340. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2341. return;
  2342. }
  2343. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2344. struct net_device *dev_peer;
  2345. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2346. /* remove_one() may have been run on the peer. */
  2347. if (dev_peer) {
  2348. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2349. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2350. return;
  2351. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2352. tg3_flag(tp_peer, ENABLE_ASF))
  2353. need_vaux = true;
  2354. }
  2355. }
  2356. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2357. tg3_flag(tp, ENABLE_ASF))
  2358. need_vaux = true;
  2359. if (need_vaux)
  2360. tg3_pwrsrc_switch_to_vaux(tp);
  2361. else
  2362. tg3_pwrsrc_die_with_vmain(tp);
  2363. }
  2364. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2365. {
  2366. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2367. return 1;
  2368. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2369. if (speed != SPEED_10)
  2370. return 1;
  2371. } else if (speed == SPEED_10)
  2372. return 1;
  2373. return 0;
  2374. }
  2375. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2376. {
  2377. u32 val;
  2378. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2380. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2381. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2382. sg_dig_ctrl |=
  2383. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2384. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2385. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2386. }
  2387. return;
  2388. }
  2389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2390. tg3_bmcr_reset(tp);
  2391. val = tr32(GRC_MISC_CFG);
  2392. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2393. udelay(40);
  2394. return;
  2395. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2396. u32 phytest;
  2397. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2398. u32 phy;
  2399. tg3_writephy(tp, MII_ADVERTISE, 0);
  2400. tg3_writephy(tp, MII_BMCR,
  2401. BMCR_ANENABLE | BMCR_ANRESTART);
  2402. tg3_writephy(tp, MII_TG3_FET_TEST,
  2403. phytest | MII_TG3_FET_SHADOW_EN);
  2404. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2405. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2406. tg3_writephy(tp,
  2407. MII_TG3_FET_SHDW_AUXMODE4,
  2408. phy);
  2409. }
  2410. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2411. }
  2412. return;
  2413. } else if (do_low_power) {
  2414. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2415. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2416. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2417. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2418. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2419. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2420. }
  2421. /* The PHY should not be powered down on some chips because
  2422. * of bugs.
  2423. */
  2424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2426. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2427. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2428. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2429. !tp->pci_fn))
  2430. return;
  2431. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2432. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2433. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2434. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2435. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2436. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2437. }
  2438. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2439. }
  2440. /* tp->lock is held. */
  2441. static int tg3_nvram_lock(struct tg3 *tp)
  2442. {
  2443. if (tg3_flag(tp, NVRAM)) {
  2444. int i;
  2445. if (tp->nvram_lock_cnt == 0) {
  2446. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2447. for (i = 0; i < 8000; i++) {
  2448. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2449. break;
  2450. udelay(20);
  2451. }
  2452. if (i == 8000) {
  2453. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2454. return -ENODEV;
  2455. }
  2456. }
  2457. tp->nvram_lock_cnt++;
  2458. }
  2459. return 0;
  2460. }
  2461. /* tp->lock is held. */
  2462. static void tg3_nvram_unlock(struct tg3 *tp)
  2463. {
  2464. if (tg3_flag(tp, NVRAM)) {
  2465. if (tp->nvram_lock_cnt > 0)
  2466. tp->nvram_lock_cnt--;
  2467. if (tp->nvram_lock_cnt == 0)
  2468. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2469. }
  2470. }
  2471. /* tp->lock is held. */
  2472. static void tg3_enable_nvram_access(struct tg3 *tp)
  2473. {
  2474. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2475. u32 nvaccess = tr32(NVRAM_ACCESS);
  2476. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2477. }
  2478. }
  2479. /* tp->lock is held. */
  2480. static void tg3_disable_nvram_access(struct tg3 *tp)
  2481. {
  2482. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2483. u32 nvaccess = tr32(NVRAM_ACCESS);
  2484. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2485. }
  2486. }
  2487. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2488. u32 offset, u32 *val)
  2489. {
  2490. u32 tmp;
  2491. int i;
  2492. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2493. return -EINVAL;
  2494. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2495. EEPROM_ADDR_DEVID_MASK |
  2496. EEPROM_ADDR_READ);
  2497. tw32(GRC_EEPROM_ADDR,
  2498. tmp |
  2499. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2500. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2501. EEPROM_ADDR_ADDR_MASK) |
  2502. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2503. for (i = 0; i < 1000; i++) {
  2504. tmp = tr32(GRC_EEPROM_ADDR);
  2505. if (tmp & EEPROM_ADDR_COMPLETE)
  2506. break;
  2507. msleep(1);
  2508. }
  2509. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2510. return -EBUSY;
  2511. tmp = tr32(GRC_EEPROM_DATA);
  2512. /*
  2513. * The data will always be opposite the native endian
  2514. * format. Perform a blind byteswap to compensate.
  2515. */
  2516. *val = swab32(tmp);
  2517. return 0;
  2518. }
  2519. #define NVRAM_CMD_TIMEOUT 10000
  2520. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2521. {
  2522. int i;
  2523. tw32(NVRAM_CMD, nvram_cmd);
  2524. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2525. udelay(10);
  2526. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2527. udelay(10);
  2528. break;
  2529. }
  2530. }
  2531. if (i == NVRAM_CMD_TIMEOUT)
  2532. return -EBUSY;
  2533. return 0;
  2534. }
  2535. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2536. {
  2537. if (tg3_flag(tp, NVRAM) &&
  2538. tg3_flag(tp, NVRAM_BUFFERED) &&
  2539. tg3_flag(tp, FLASH) &&
  2540. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2541. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2542. addr = ((addr / tp->nvram_pagesize) <<
  2543. ATMEL_AT45DB0X1B_PAGE_POS) +
  2544. (addr % tp->nvram_pagesize);
  2545. return addr;
  2546. }
  2547. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2548. {
  2549. if (tg3_flag(tp, NVRAM) &&
  2550. tg3_flag(tp, NVRAM_BUFFERED) &&
  2551. tg3_flag(tp, FLASH) &&
  2552. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2553. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2554. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2555. tp->nvram_pagesize) +
  2556. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2557. return addr;
  2558. }
  2559. /* NOTE: Data read in from NVRAM is byteswapped according to
  2560. * the byteswapping settings for all other register accesses.
  2561. * tg3 devices are BE devices, so on a BE machine, the data
  2562. * returned will be exactly as it is seen in NVRAM. On a LE
  2563. * machine, the 32-bit value will be byteswapped.
  2564. */
  2565. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2566. {
  2567. int ret;
  2568. if (!tg3_flag(tp, NVRAM))
  2569. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2570. offset = tg3_nvram_phys_addr(tp, offset);
  2571. if (offset > NVRAM_ADDR_MSK)
  2572. return -EINVAL;
  2573. ret = tg3_nvram_lock(tp);
  2574. if (ret)
  2575. return ret;
  2576. tg3_enable_nvram_access(tp);
  2577. tw32(NVRAM_ADDR, offset);
  2578. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2579. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2580. if (ret == 0)
  2581. *val = tr32(NVRAM_RDDATA);
  2582. tg3_disable_nvram_access(tp);
  2583. tg3_nvram_unlock(tp);
  2584. return ret;
  2585. }
  2586. /* Ensures NVRAM data is in bytestream format. */
  2587. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2588. {
  2589. u32 v;
  2590. int res = tg3_nvram_read(tp, offset, &v);
  2591. if (!res)
  2592. *val = cpu_to_be32(v);
  2593. return res;
  2594. }
  2595. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2596. u32 offset, u32 len, u8 *buf)
  2597. {
  2598. int i, j, rc = 0;
  2599. u32 val;
  2600. for (i = 0; i < len; i += 4) {
  2601. u32 addr;
  2602. __be32 data;
  2603. addr = offset + i;
  2604. memcpy(&data, buf + i, 4);
  2605. /*
  2606. * The SEEPROM interface expects the data to always be opposite
  2607. * the native endian format. We accomplish this by reversing
  2608. * all the operations that would have been performed on the
  2609. * data from a call to tg3_nvram_read_be32().
  2610. */
  2611. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2612. val = tr32(GRC_EEPROM_ADDR);
  2613. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2614. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2615. EEPROM_ADDR_READ);
  2616. tw32(GRC_EEPROM_ADDR, val |
  2617. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2618. (addr & EEPROM_ADDR_ADDR_MASK) |
  2619. EEPROM_ADDR_START |
  2620. EEPROM_ADDR_WRITE);
  2621. for (j = 0; j < 1000; j++) {
  2622. val = tr32(GRC_EEPROM_ADDR);
  2623. if (val & EEPROM_ADDR_COMPLETE)
  2624. break;
  2625. msleep(1);
  2626. }
  2627. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2628. rc = -EBUSY;
  2629. break;
  2630. }
  2631. }
  2632. return rc;
  2633. }
  2634. /* offset and length are dword aligned */
  2635. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2636. u8 *buf)
  2637. {
  2638. int ret = 0;
  2639. u32 pagesize = tp->nvram_pagesize;
  2640. u32 pagemask = pagesize - 1;
  2641. u32 nvram_cmd;
  2642. u8 *tmp;
  2643. tmp = kmalloc(pagesize, GFP_KERNEL);
  2644. if (tmp == NULL)
  2645. return -ENOMEM;
  2646. while (len) {
  2647. int j;
  2648. u32 phy_addr, page_off, size;
  2649. phy_addr = offset & ~pagemask;
  2650. for (j = 0; j < pagesize; j += 4) {
  2651. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2652. (__be32 *) (tmp + j));
  2653. if (ret)
  2654. break;
  2655. }
  2656. if (ret)
  2657. break;
  2658. page_off = offset & pagemask;
  2659. size = pagesize;
  2660. if (len < size)
  2661. size = len;
  2662. len -= size;
  2663. memcpy(tmp + page_off, buf, size);
  2664. offset = offset + (pagesize - page_off);
  2665. tg3_enable_nvram_access(tp);
  2666. /*
  2667. * Before we can erase the flash page, we need
  2668. * to issue a special "write enable" command.
  2669. */
  2670. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2671. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2672. break;
  2673. /* Erase the target page */
  2674. tw32(NVRAM_ADDR, phy_addr);
  2675. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2676. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2677. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2678. break;
  2679. /* Issue another write enable to start the write. */
  2680. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2681. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2682. break;
  2683. for (j = 0; j < pagesize; j += 4) {
  2684. __be32 data;
  2685. data = *((__be32 *) (tmp + j));
  2686. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2687. tw32(NVRAM_ADDR, phy_addr + j);
  2688. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2689. NVRAM_CMD_WR;
  2690. if (j == 0)
  2691. nvram_cmd |= NVRAM_CMD_FIRST;
  2692. else if (j == (pagesize - 4))
  2693. nvram_cmd |= NVRAM_CMD_LAST;
  2694. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2695. if (ret)
  2696. break;
  2697. }
  2698. if (ret)
  2699. break;
  2700. }
  2701. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2702. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2703. kfree(tmp);
  2704. return ret;
  2705. }
  2706. /* offset and length are dword aligned */
  2707. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2708. u8 *buf)
  2709. {
  2710. int i, ret = 0;
  2711. for (i = 0; i < len; i += 4, offset += 4) {
  2712. u32 page_off, phy_addr, nvram_cmd;
  2713. __be32 data;
  2714. memcpy(&data, buf + i, 4);
  2715. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2716. page_off = offset % tp->nvram_pagesize;
  2717. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2718. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2719. if (page_off == 0 || i == 0)
  2720. nvram_cmd |= NVRAM_CMD_FIRST;
  2721. if (page_off == (tp->nvram_pagesize - 4))
  2722. nvram_cmd |= NVRAM_CMD_LAST;
  2723. if (i == (len - 4))
  2724. nvram_cmd |= NVRAM_CMD_LAST;
  2725. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2726. !tg3_flag(tp, FLASH) ||
  2727. !tg3_flag(tp, 57765_PLUS))
  2728. tw32(NVRAM_ADDR, phy_addr);
  2729. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2730. !tg3_flag(tp, 5755_PLUS) &&
  2731. (tp->nvram_jedecnum == JEDEC_ST) &&
  2732. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2733. u32 cmd;
  2734. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2735. ret = tg3_nvram_exec_cmd(tp, cmd);
  2736. if (ret)
  2737. break;
  2738. }
  2739. if (!tg3_flag(tp, FLASH)) {
  2740. /* We always do complete word writes to eeprom. */
  2741. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2742. }
  2743. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2744. if (ret)
  2745. break;
  2746. }
  2747. return ret;
  2748. }
  2749. /* offset and length are dword aligned */
  2750. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2751. {
  2752. int ret;
  2753. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2754. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2755. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2756. udelay(40);
  2757. }
  2758. if (!tg3_flag(tp, NVRAM)) {
  2759. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2760. } else {
  2761. u32 grc_mode;
  2762. ret = tg3_nvram_lock(tp);
  2763. if (ret)
  2764. return ret;
  2765. tg3_enable_nvram_access(tp);
  2766. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2767. tw32(NVRAM_WRITE1, 0x406);
  2768. grc_mode = tr32(GRC_MODE);
  2769. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2770. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2771. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2772. buf);
  2773. } else {
  2774. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2775. buf);
  2776. }
  2777. grc_mode = tr32(GRC_MODE);
  2778. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2779. tg3_disable_nvram_access(tp);
  2780. tg3_nvram_unlock(tp);
  2781. }
  2782. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2783. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2784. udelay(40);
  2785. }
  2786. return ret;
  2787. }
  2788. #define RX_CPU_SCRATCH_BASE 0x30000
  2789. #define RX_CPU_SCRATCH_SIZE 0x04000
  2790. #define TX_CPU_SCRATCH_BASE 0x34000
  2791. #define TX_CPU_SCRATCH_SIZE 0x04000
  2792. /* tp->lock is held. */
  2793. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2794. {
  2795. int i;
  2796. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2798. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2799. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2800. return 0;
  2801. }
  2802. if (offset == RX_CPU_BASE) {
  2803. for (i = 0; i < 10000; i++) {
  2804. tw32(offset + CPU_STATE, 0xffffffff);
  2805. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2806. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2807. break;
  2808. }
  2809. tw32(offset + CPU_STATE, 0xffffffff);
  2810. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2811. udelay(10);
  2812. } else {
  2813. for (i = 0; i < 10000; i++) {
  2814. tw32(offset + CPU_STATE, 0xffffffff);
  2815. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2816. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2817. break;
  2818. }
  2819. }
  2820. if (i >= 10000) {
  2821. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2822. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2823. return -ENODEV;
  2824. }
  2825. /* Clear firmware's nvram arbitration. */
  2826. if (tg3_flag(tp, NVRAM))
  2827. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2828. return 0;
  2829. }
  2830. struct fw_info {
  2831. unsigned int fw_base;
  2832. unsigned int fw_len;
  2833. const __be32 *fw_data;
  2834. };
  2835. /* tp->lock is held. */
  2836. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2837. u32 cpu_scratch_base, int cpu_scratch_size,
  2838. struct fw_info *info)
  2839. {
  2840. int err, lock_err, i;
  2841. void (*write_op)(struct tg3 *, u32, u32);
  2842. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2843. netdev_err(tp->dev,
  2844. "%s: Trying to load TX cpu firmware which is 5705\n",
  2845. __func__);
  2846. return -EINVAL;
  2847. }
  2848. if (tg3_flag(tp, 5705_PLUS))
  2849. write_op = tg3_write_mem;
  2850. else
  2851. write_op = tg3_write_indirect_reg32;
  2852. /* It is possible that bootcode is still loading at this point.
  2853. * Get the nvram lock first before halting the cpu.
  2854. */
  2855. lock_err = tg3_nvram_lock(tp);
  2856. err = tg3_halt_cpu(tp, cpu_base);
  2857. if (!lock_err)
  2858. tg3_nvram_unlock(tp);
  2859. if (err)
  2860. goto out;
  2861. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2862. write_op(tp, cpu_scratch_base + i, 0);
  2863. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2864. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2865. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2866. write_op(tp, (cpu_scratch_base +
  2867. (info->fw_base & 0xffff) +
  2868. (i * sizeof(u32))),
  2869. be32_to_cpu(info->fw_data[i]));
  2870. err = 0;
  2871. out:
  2872. return err;
  2873. }
  2874. /* tp->lock is held. */
  2875. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2876. {
  2877. struct fw_info info;
  2878. const __be32 *fw_data;
  2879. int err, i;
  2880. fw_data = (void *)tp->fw->data;
  2881. /* Firmware blob starts with version numbers, followed by
  2882. start address and length. We are setting complete length.
  2883. length = end_address_of_bss - start_address_of_text.
  2884. Remainder is the blob to be loaded contiguously
  2885. from start address. */
  2886. info.fw_base = be32_to_cpu(fw_data[1]);
  2887. info.fw_len = tp->fw->size - 12;
  2888. info.fw_data = &fw_data[3];
  2889. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2890. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2891. &info);
  2892. if (err)
  2893. return err;
  2894. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2895. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2896. &info);
  2897. if (err)
  2898. return err;
  2899. /* Now startup only the RX cpu. */
  2900. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2901. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2902. for (i = 0; i < 5; i++) {
  2903. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2904. break;
  2905. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2906. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2907. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2908. udelay(1000);
  2909. }
  2910. if (i >= 5) {
  2911. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2912. "should be %08x\n", __func__,
  2913. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2914. return -ENODEV;
  2915. }
  2916. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2917. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2918. return 0;
  2919. }
  2920. /* tp->lock is held. */
  2921. static int tg3_load_tso_firmware(struct tg3 *tp)
  2922. {
  2923. struct fw_info info;
  2924. const __be32 *fw_data;
  2925. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2926. int err, i;
  2927. if (tg3_flag(tp, HW_TSO_1) ||
  2928. tg3_flag(tp, HW_TSO_2) ||
  2929. tg3_flag(tp, HW_TSO_3))
  2930. return 0;
  2931. fw_data = (void *)tp->fw->data;
  2932. /* Firmware blob starts with version numbers, followed by
  2933. start address and length. We are setting complete length.
  2934. length = end_address_of_bss - start_address_of_text.
  2935. Remainder is the blob to be loaded contiguously
  2936. from start address. */
  2937. info.fw_base = be32_to_cpu(fw_data[1]);
  2938. cpu_scratch_size = tp->fw_len;
  2939. info.fw_len = tp->fw->size - 12;
  2940. info.fw_data = &fw_data[3];
  2941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2942. cpu_base = RX_CPU_BASE;
  2943. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2944. } else {
  2945. cpu_base = TX_CPU_BASE;
  2946. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2947. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2948. }
  2949. err = tg3_load_firmware_cpu(tp, cpu_base,
  2950. cpu_scratch_base, cpu_scratch_size,
  2951. &info);
  2952. if (err)
  2953. return err;
  2954. /* Now startup the cpu. */
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2957. for (i = 0; i < 5; i++) {
  2958. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2959. break;
  2960. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2961. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2962. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2963. udelay(1000);
  2964. }
  2965. if (i >= 5) {
  2966. netdev_err(tp->dev,
  2967. "%s fails to set CPU PC, is %08x should be %08x\n",
  2968. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2969. return -ENODEV;
  2970. }
  2971. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2972. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2973. return 0;
  2974. }
  2975. /* tp->lock is held. */
  2976. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2977. {
  2978. u32 addr_high, addr_low;
  2979. int i;
  2980. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2981. tp->dev->dev_addr[1]);
  2982. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2983. (tp->dev->dev_addr[3] << 16) |
  2984. (tp->dev->dev_addr[4] << 8) |
  2985. (tp->dev->dev_addr[5] << 0));
  2986. for (i = 0; i < 4; i++) {
  2987. if (i == 1 && skip_mac_1)
  2988. continue;
  2989. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2990. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2991. }
  2992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2994. for (i = 0; i < 12; i++) {
  2995. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2996. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2997. }
  2998. }
  2999. addr_high = (tp->dev->dev_addr[0] +
  3000. tp->dev->dev_addr[1] +
  3001. tp->dev->dev_addr[2] +
  3002. tp->dev->dev_addr[3] +
  3003. tp->dev->dev_addr[4] +
  3004. tp->dev->dev_addr[5]) &
  3005. TX_BACKOFF_SEED_MASK;
  3006. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3007. }
  3008. static void tg3_enable_register_access(struct tg3 *tp)
  3009. {
  3010. /*
  3011. * Make sure register accesses (indirect or otherwise) will function
  3012. * correctly.
  3013. */
  3014. pci_write_config_dword(tp->pdev,
  3015. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3016. }
  3017. static int tg3_power_up(struct tg3 *tp)
  3018. {
  3019. int err;
  3020. tg3_enable_register_access(tp);
  3021. err = pci_set_power_state(tp->pdev, PCI_D0);
  3022. if (!err) {
  3023. /* Switch out of Vaux if it is a NIC */
  3024. tg3_pwrsrc_switch_to_vmain(tp);
  3025. } else {
  3026. netdev_err(tp->dev, "Transition to D0 failed\n");
  3027. }
  3028. return err;
  3029. }
  3030. static int tg3_setup_phy(struct tg3 *, int);
  3031. static int tg3_power_down_prepare(struct tg3 *tp)
  3032. {
  3033. u32 misc_host_ctrl;
  3034. bool device_should_wake, do_low_power;
  3035. tg3_enable_register_access(tp);
  3036. /* Restore the CLKREQ setting. */
  3037. if (tg3_flag(tp, CLKREQ_BUG))
  3038. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3039. PCI_EXP_LNKCTL_CLKREQ_EN);
  3040. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3041. tw32(TG3PCI_MISC_HOST_CTRL,
  3042. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3043. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3044. tg3_flag(tp, WOL_ENABLE);
  3045. if (tg3_flag(tp, USE_PHYLIB)) {
  3046. do_low_power = false;
  3047. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3048. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3049. struct phy_device *phydev;
  3050. u32 phyid, advertising;
  3051. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3052. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3053. tp->link_config.speed = phydev->speed;
  3054. tp->link_config.duplex = phydev->duplex;
  3055. tp->link_config.autoneg = phydev->autoneg;
  3056. tp->link_config.advertising = phydev->advertising;
  3057. advertising = ADVERTISED_TP |
  3058. ADVERTISED_Pause |
  3059. ADVERTISED_Autoneg |
  3060. ADVERTISED_10baseT_Half;
  3061. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3062. if (tg3_flag(tp, WOL_SPEED_100MB))
  3063. advertising |=
  3064. ADVERTISED_100baseT_Half |
  3065. ADVERTISED_100baseT_Full |
  3066. ADVERTISED_10baseT_Full;
  3067. else
  3068. advertising |= ADVERTISED_10baseT_Full;
  3069. }
  3070. phydev->advertising = advertising;
  3071. phy_start_aneg(phydev);
  3072. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3073. if (phyid != PHY_ID_BCMAC131) {
  3074. phyid &= PHY_BCM_OUI_MASK;
  3075. if (phyid == PHY_BCM_OUI_1 ||
  3076. phyid == PHY_BCM_OUI_2 ||
  3077. phyid == PHY_BCM_OUI_3)
  3078. do_low_power = true;
  3079. }
  3080. }
  3081. } else {
  3082. do_low_power = true;
  3083. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3084. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3085. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3086. tg3_setup_phy(tp, 0);
  3087. }
  3088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3089. u32 val;
  3090. val = tr32(GRC_VCPU_EXT_CTRL);
  3091. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3092. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3093. int i;
  3094. u32 val;
  3095. for (i = 0; i < 200; i++) {
  3096. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3097. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3098. break;
  3099. msleep(1);
  3100. }
  3101. }
  3102. if (tg3_flag(tp, WOL_CAP))
  3103. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3104. WOL_DRV_STATE_SHUTDOWN |
  3105. WOL_DRV_WOL |
  3106. WOL_SET_MAGIC_PKT);
  3107. if (device_should_wake) {
  3108. u32 mac_mode;
  3109. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3110. if (do_low_power &&
  3111. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3112. tg3_phy_auxctl_write(tp,
  3113. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3114. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3115. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3116. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3117. udelay(40);
  3118. }
  3119. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3120. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3121. else
  3122. mac_mode = MAC_MODE_PORT_MODE_MII;
  3123. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3124. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3125. ASIC_REV_5700) {
  3126. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3127. SPEED_100 : SPEED_10;
  3128. if (tg3_5700_link_polarity(tp, speed))
  3129. mac_mode |= MAC_MODE_LINK_POLARITY;
  3130. else
  3131. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3132. }
  3133. } else {
  3134. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3135. }
  3136. if (!tg3_flag(tp, 5750_PLUS))
  3137. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3138. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3139. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3140. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3141. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3142. if (tg3_flag(tp, ENABLE_APE))
  3143. mac_mode |= MAC_MODE_APE_TX_EN |
  3144. MAC_MODE_APE_RX_EN |
  3145. MAC_MODE_TDE_ENABLE;
  3146. tw32_f(MAC_MODE, mac_mode);
  3147. udelay(100);
  3148. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3149. udelay(10);
  3150. }
  3151. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3152. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3154. u32 base_val;
  3155. base_val = tp->pci_clock_ctrl;
  3156. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3157. CLOCK_CTRL_TXCLK_DISABLE);
  3158. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3159. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3160. } else if (tg3_flag(tp, 5780_CLASS) ||
  3161. tg3_flag(tp, CPMU_PRESENT) ||
  3162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3163. /* do nothing */
  3164. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3165. u32 newbits1, newbits2;
  3166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3168. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3169. CLOCK_CTRL_TXCLK_DISABLE |
  3170. CLOCK_CTRL_ALTCLK);
  3171. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3172. } else if (tg3_flag(tp, 5705_PLUS)) {
  3173. newbits1 = CLOCK_CTRL_625_CORE;
  3174. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3175. } else {
  3176. newbits1 = CLOCK_CTRL_ALTCLK;
  3177. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3178. }
  3179. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3180. 40);
  3181. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3182. 40);
  3183. if (!tg3_flag(tp, 5705_PLUS)) {
  3184. u32 newbits3;
  3185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3186. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3187. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3188. CLOCK_CTRL_TXCLK_DISABLE |
  3189. CLOCK_CTRL_44MHZ_CORE);
  3190. } else {
  3191. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3192. }
  3193. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3194. tp->pci_clock_ctrl | newbits3, 40);
  3195. }
  3196. }
  3197. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3198. tg3_power_down_phy(tp, do_low_power);
  3199. tg3_frob_aux_power(tp, true);
  3200. /* Workaround for unstable PLL clock */
  3201. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3202. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3203. u32 val = tr32(0x7d00);
  3204. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3205. tw32(0x7d00, val);
  3206. if (!tg3_flag(tp, ENABLE_ASF)) {
  3207. int err;
  3208. err = tg3_nvram_lock(tp);
  3209. tg3_halt_cpu(tp, RX_CPU_BASE);
  3210. if (!err)
  3211. tg3_nvram_unlock(tp);
  3212. }
  3213. }
  3214. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3215. return 0;
  3216. }
  3217. static void tg3_power_down(struct tg3 *tp)
  3218. {
  3219. tg3_power_down_prepare(tp);
  3220. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3221. pci_set_power_state(tp->pdev, PCI_D3hot);
  3222. }
  3223. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3224. {
  3225. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3226. case MII_TG3_AUX_STAT_10HALF:
  3227. *speed = SPEED_10;
  3228. *duplex = DUPLEX_HALF;
  3229. break;
  3230. case MII_TG3_AUX_STAT_10FULL:
  3231. *speed = SPEED_10;
  3232. *duplex = DUPLEX_FULL;
  3233. break;
  3234. case MII_TG3_AUX_STAT_100HALF:
  3235. *speed = SPEED_100;
  3236. *duplex = DUPLEX_HALF;
  3237. break;
  3238. case MII_TG3_AUX_STAT_100FULL:
  3239. *speed = SPEED_100;
  3240. *duplex = DUPLEX_FULL;
  3241. break;
  3242. case MII_TG3_AUX_STAT_1000HALF:
  3243. *speed = SPEED_1000;
  3244. *duplex = DUPLEX_HALF;
  3245. break;
  3246. case MII_TG3_AUX_STAT_1000FULL:
  3247. *speed = SPEED_1000;
  3248. *duplex = DUPLEX_FULL;
  3249. break;
  3250. default:
  3251. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3252. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3253. SPEED_10;
  3254. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3255. DUPLEX_HALF;
  3256. break;
  3257. }
  3258. *speed = SPEED_UNKNOWN;
  3259. *duplex = DUPLEX_UNKNOWN;
  3260. break;
  3261. }
  3262. }
  3263. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3264. {
  3265. int err = 0;
  3266. u32 val, new_adv;
  3267. new_adv = ADVERTISE_CSMA;
  3268. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3269. new_adv |= mii_advertise_flowctrl(flowctrl);
  3270. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3271. if (err)
  3272. goto done;
  3273. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3274. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3275. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3276. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3277. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3278. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3279. if (err)
  3280. goto done;
  3281. }
  3282. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3283. goto done;
  3284. tw32(TG3_CPMU_EEE_MODE,
  3285. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3286. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3287. if (!err) {
  3288. u32 err2;
  3289. val = 0;
  3290. /* Advertise 100-BaseTX EEE ability */
  3291. if (advertise & ADVERTISED_100baseT_Full)
  3292. val |= MDIO_AN_EEE_ADV_100TX;
  3293. /* Advertise 1000-BaseT EEE ability */
  3294. if (advertise & ADVERTISED_1000baseT_Full)
  3295. val |= MDIO_AN_EEE_ADV_1000T;
  3296. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3297. if (err)
  3298. val = 0;
  3299. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3300. case ASIC_REV_5717:
  3301. case ASIC_REV_57765:
  3302. case ASIC_REV_57766:
  3303. case ASIC_REV_5719:
  3304. /* If we advertised any eee advertisements above... */
  3305. if (val)
  3306. val = MII_TG3_DSP_TAP26_ALNOKO |
  3307. MII_TG3_DSP_TAP26_RMRXSTO |
  3308. MII_TG3_DSP_TAP26_OPCSINPT;
  3309. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3310. /* Fall through */
  3311. case ASIC_REV_5720:
  3312. case ASIC_REV_5762:
  3313. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3314. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3315. MII_TG3_DSP_CH34TP2_HIBW01);
  3316. }
  3317. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3318. if (!err)
  3319. err = err2;
  3320. }
  3321. done:
  3322. return err;
  3323. }
  3324. static void tg3_phy_copper_begin(struct tg3 *tp)
  3325. {
  3326. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3327. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3328. u32 adv, fc;
  3329. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3330. adv = ADVERTISED_10baseT_Half |
  3331. ADVERTISED_10baseT_Full;
  3332. if (tg3_flag(tp, WOL_SPEED_100MB))
  3333. adv |= ADVERTISED_100baseT_Half |
  3334. ADVERTISED_100baseT_Full;
  3335. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3336. } else {
  3337. adv = tp->link_config.advertising;
  3338. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3339. adv &= ~(ADVERTISED_1000baseT_Half |
  3340. ADVERTISED_1000baseT_Full);
  3341. fc = tp->link_config.flowctrl;
  3342. }
  3343. tg3_phy_autoneg_cfg(tp, adv, fc);
  3344. tg3_writephy(tp, MII_BMCR,
  3345. BMCR_ANENABLE | BMCR_ANRESTART);
  3346. } else {
  3347. int i;
  3348. u32 bmcr, orig_bmcr;
  3349. tp->link_config.active_speed = tp->link_config.speed;
  3350. tp->link_config.active_duplex = tp->link_config.duplex;
  3351. bmcr = 0;
  3352. switch (tp->link_config.speed) {
  3353. default:
  3354. case SPEED_10:
  3355. break;
  3356. case SPEED_100:
  3357. bmcr |= BMCR_SPEED100;
  3358. break;
  3359. case SPEED_1000:
  3360. bmcr |= BMCR_SPEED1000;
  3361. break;
  3362. }
  3363. if (tp->link_config.duplex == DUPLEX_FULL)
  3364. bmcr |= BMCR_FULLDPLX;
  3365. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3366. (bmcr != orig_bmcr)) {
  3367. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3368. for (i = 0; i < 1500; i++) {
  3369. u32 tmp;
  3370. udelay(10);
  3371. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3372. tg3_readphy(tp, MII_BMSR, &tmp))
  3373. continue;
  3374. if (!(tmp & BMSR_LSTATUS)) {
  3375. udelay(40);
  3376. break;
  3377. }
  3378. }
  3379. tg3_writephy(tp, MII_BMCR, bmcr);
  3380. udelay(40);
  3381. }
  3382. }
  3383. }
  3384. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3385. {
  3386. int err;
  3387. /* Turn off tap power management. */
  3388. /* Set Extended packet length bit */
  3389. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3390. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3391. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3392. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3393. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3394. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3395. udelay(40);
  3396. return err;
  3397. }
  3398. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3399. {
  3400. u32 advmsk, tgtadv, advertising;
  3401. advertising = tp->link_config.advertising;
  3402. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3403. advmsk = ADVERTISE_ALL;
  3404. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3405. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3406. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3407. }
  3408. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3409. return false;
  3410. if ((*lcladv & advmsk) != tgtadv)
  3411. return false;
  3412. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3413. u32 tg3_ctrl;
  3414. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3415. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3416. return false;
  3417. if (tgtadv &&
  3418. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3419. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3420. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3421. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3422. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3423. } else {
  3424. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3425. }
  3426. if (tg3_ctrl != tgtadv)
  3427. return false;
  3428. }
  3429. return true;
  3430. }
  3431. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3432. {
  3433. u32 lpeth = 0;
  3434. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3435. u32 val;
  3436. if (tg3_readphy(tp, MII_STAT1000, &val))
  3437. return false;
  3438. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3439. }
  3440. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3441. return false;
  3442. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3443. tp->link_config.rmt_adv = lpeth;
  3444. return true;
  3445. }
  3446. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3447. {
  3448. if (curr_link_up != tp->link_up) {
  3449. if (curr_link_up) {
  3450. tg3_carrier_on(tp);
  3451. } else {
  3452. tg3_carrier_off(tp);
  3453. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3454. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3455. }
  3456. tg3_link_report(tp);
  3457. return true;
  3458. }
  3459. return false;
  3460. }
  3461. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3462. {
  3463. int current_link_up;
  3464. u32 bmsr, val;
  3465. u32 lcl_adv, rmt_adv;
  3466. u16 current_speed;
  3467. u8 current_duplex;
  3468. int i, err;
  3469. tw32(MAC_EVENT, 0);
  3470. tw32_f(MAC_STATUS,
  3471. (MAC_STATUS_SYNC_CHANGED |
  3472. MAC_STATUS_CFG_CHANGED |
  3473. MAC_STATUS_MI_COMPLETION |
  3474. MAC_STATUS_LNKSTATE_CHANGED));
  3475. udelay(40);
  3476. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3477. tw32_f(MAC_MI_MODE,
  3478. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3479. udelay(80);
  3480. }
  3481. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3482. /* Some third-party PHYs need to be reset on link going
  3483. * down.
  3484. */
  3485. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3488. tp->link_up) {
  3489. tg3_readphy(tp, MII_BMSR, &bmsr);
  3490. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3491. !(bmsr & BMSR_LSTATUS))
  3492. force_reset = 1;
  3493. }
  3494. if (force_reset)
  3495. tg3_phy_reset(tp);
  3496. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3497. tg3_readphy(tp, MII_BMSR, &bmsr);
  3498. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3499. !tg3_flag(tp, INIT_COMPLETE))
  3500. bmsr = 0;
  3501. if (!(bmsr & BMSR_LSTATUS)) {
  3502. err = tg3_init_5401phy_dsp(tp);
  3503. if (err)
  3504. return err;
  3505. tg3_readphy(tp, MII_BMSR, &bmsr);
  3506. for (i = 0; i < 1000; i++) {
  3507. udelay(10);
  3508. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3509. (bmsr & BMSR_LSTATUS)) {
  3510. udelay(40);
  3511. break;
  3512. }
  3513. }
  3514. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3515. TG3_PHY_REV_BCM5401_B0 &&
  3516. !(bmsr & BMSR_LSTATUS) &&
  3517. tp->link_config.active_speed == SPEED_1000) {
  3518. err = tg3_phy_reset(tp);
  3519. if (!err)
  3520. err = tg3_init_5401phy_dsp(tp);
  3521. if (err)
  3522. return err;
  3523. }
  3524. }
  3525. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3526. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3527. /* 5701 {A0,B0} CRC bug workaround */
  3528. tg3_writephy(tp, 0x15, 0x0a75);
  3529. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3530. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3531. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3532. }
  3533. /* Clear pending interrupts... */
  3534. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3535. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3536. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3537. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3538. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3539. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3542. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3543. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3544. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3545. else
  3546. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3547. }
  3548. current_link_up = 0;
  3549. current_speed = SPEED_UNKNOWN;
  3550. current_duplex = DUPLEX_UNKNOWN;
  3551. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3552. tp->link_config.rmt_adv = 0;
  3553. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3554. err = tg3_phy_auxctl_read(tp,
  3555. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3556. &val);
  3557. if (!err && !(val & (1 << 10))) {
  3558. tg3_phy_auxctl_write(tp,
  3559. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3560. val | (1 << 10));
  3561. goto relink;
  3562. }
  3563. }
  3564. bmsr = 0;
  3565. for (i = 0; i < 100; i++) {
  3566. tg3_readphy(tp, MII_BMSR, &bmsr);
  3567. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3568. (bmsr & BMSR_LSTATUS))
  3569. break;
  3570. udelay(40);
  3571. }
  3572. if (bmsr & BMSR_LSTATUS) {
  3573. u32 aux_stat, bmcr;
  3574. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3575. for (i = 0; i < 2000; i++) {
  3576. udelay(10);
  3577. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3578. aux_stat)
  3579. break;
  3580. }
  3581. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3582. &current_speed,
  3583. &current_duplex);
  3584. bmcr = 0;
  3585. for (i = 0; i < 200; i++) {
  3586. tg3_readphy(tp, MII_BMCR, &bmcr);
  3587. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3588. continue;
  3589. if (bmcr && bmcr != 0x7fff)
  3590. break;
  3591. udelay(10);
  3592. }
  3593. lcl_adv = 0;
  3594. rmt_adv = 0;
  3595. tp->link_config.active_speed = current_speed;
  3596. tp->link_config.active_duplex = current_duplex;
  3597. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3598. if ((bmcr & BMCR_ANENABLE) &&
  3599. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3600. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3601. current_link_up = 1;
  3602. } else {
  3603. if (!(bmcr & BMCR_ANENABLE) &&
  3604. tp->link_config.speed == current_speed &&
  3605. tp->link_config.duplex == current_duplex &&
  3606. tp->link_config.flowctrl ==
  3607. tp->link_config.active_flowctrl) {
  3608. current_link_up = 1;
  3609. }
  3610. }
  3611. if (current_link_up == 1 &&
  3612. tp->link_config.active_duplex == DUPLEX_FULL) {
  3613. u32 reg, bit;
  3614. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3615. reg = MII_TG3_FET_GEN_STAT;
  3616. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3617. } else {
  3618. reg = MII_TG3_EXT_STAT;
  3619. bit = MII_TG3_EXT_STAT_MDIX;
  3620. }
  3621. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3622. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3623. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3624. }
  3625. }
  3626. relink:
  3627. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3628. tg3_phy_copper_begin(tp);
  3629. tg3_readphy(tp, MII_BMSR, &bmsr);
  3630. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3631. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3632. current_link_up = 1;
  3633. }
  3634. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3635. if (current_link_up == 1) {
  3636. if (tp->link_config.active_speed == SPEED_100 ||
  3637. tp->link_config.active_speed == SPEED_10)
  3638. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3639. else
  3640. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3641. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3642. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3643. else
  3644. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3645. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3646. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3647. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3649. if (current_link_up == 1 &&
  3650. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3651. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3652. else
  3653. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3654. }
  3655. /* ??? Without this setting Netgear GA302T PHY does not
  3656. * ??? send/receive packets...
  3657. */
  3658. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3659. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3660. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3661. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3662. udelay(80);
  3663. }
  3664. tw32_f(MAC_MODE, tp->mac_mode);
  3665. udelay(40);
  3666. tg3_phy_eee_adjust(tp, current_link_up);
  3667. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3668. /* Polled via timer. */
  3669. tw32_f(MAC_EVENT, 0);
  3670. } else {
  3671. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3672. }
  3673. udelay(40);
  3674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3675. current_link_up == 1 &&
  3676. tp->link_config.active_speed == SPEED_1000 &&
  3677. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3678. udelay(120);
  3679. tw32_f(MAC_STATUS,
  3680. (MAC_STATUS_SYNC_CHANGED |
  3681. MAC_STATUS_CFG_CHANGED));
  3682. udelay(40);
  3683. tg3_write_mem(tp,
  3684. NIC_SRAM_FIRMWARE_MBOX,
  3685. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3686. }
  3687. /* Prevent send BD corruption. */
  3688. if (tg3_flag(tp, CLKREQ_BUG)) {
  3689. if (tp->link_config.active_speed == SPEED_100 ||
  3690. tp->link_config.active_speed == SPEED_10)
  3691. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3692. PCI_EXP_LNKCTL_CLKREQ_EN);
  3693. else
  3694. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3695. PCI_EXP_LNKCTL_CLKREQ_EN);
  3696. }
  3697. tg3_test_and_report_link_chg(tp, current_link_up);
  3698. return 0;
  3699. }
  3700. struct tg3_fiber_aneginfo {
  3701. int state;
  3702. #define ANEG_STATE_UNKNOWN 0
  3703. #define ANEG_STATE_AN_ENABLE 1
  3704. #define ANEG_STATE_RESTART_INIT 2
  3705. #define ANEG_STATE_RESTART 3
  3706. #define ANEG_STATE_DISABLE_LINK_OK 4
  3707. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3708. #define ANEG_STATE_ABILITY_DETECT 6
  3709. #define ANEG_STATE_ACK_DETECT_INIT 7
  3710. #define ANEG_STATE_ACK_DETECT 8
  3711. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3712. #define ANEG_STATE_COMPLETE_ACK 10
  3713. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3714. #define ANEG_STATE_IDLE_DETECT 12
  3715. #define ANEG_STATE_LINK_OK 13
  3716. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3717. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3718. u32 flags;
  3719. #define MR_AN_ENABLE 0x00000001
  3720. #define MR_RESTART_AN 0x00000002
  3721. #define MR_AN_COMPLETE 0x00000004
  3722. #define MR_PAGE_RX 0x00000008
  3723. #define MR_NP_LOADED 0x00000010
  3724. #define MR_TOGGLE_TX 0x00000020
  3725. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3726. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3727. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3728. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3729. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3730. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3731. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3732. #define MR_TOGGLE_RX 0x00002000
  3733. #define MR_NP_RX 0x00004000
  3734. #define MR_LINK_OK 0x80000000
  3735. unsigned long link_time, cur_time;
  3736. u32 ability_match_cfg;
  3737. int ability_match_count;
  3738. char ability_match, idle_match, ack_match;
  3739. u32 txconfig, rxconfig;
  3740. #define ANEG_CFG_NP 0x00000080
  3741. #define ANEG_CFG_ACK 0x00000040
  3742. #define ANEG_CFG_RF2 0x00000020
  3743. #define ANEG_CFG_RF1 0x00000010
  3744. #define ANEG_CFG_PS2 0x00000001
  3745. #define ANEG_CFG_PS1 0x00008000
  3746. #define ANEG_CFG_HD 0x00004000
  3747. #define ANEG_CFG_FD 0x00002000
  3748. #define ANEG_CFG_INVAL 0x00001f06
  3749. };
  3750. #define ANEG_OK 0
  3751. #define ANEG_DONE 1
  3752. #define ANEG_TIMER_ENAB 2
  3753. #define ANEG_FAILED -1
  3754. #define ANEG_STATE_SETTLE_TIME 10000
  3755. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3756. struct tg3_fiber_aneginfo *ap)
  3757. {
  3758. u16 flowctrl;
  3759. unsigned long delta;
  3760. u32 rx_cfg_reg;
  3761. int ret;
  3762. if (ap->state == ANEG_STATE_UNKNOWN) {
  3763. ap->rxconfig = 0;
  3764. ap->link_time = 0;
  3765. ap->cur_time = 0;
  3766. ap->ability_match_cfg = 0;
  3767. ap->ability_match_count = 0;
  3768. ap->ability_match = 0;
  3769. ap->idle_match = 0;
  3770. ap->ack_match = 0;
  3771. }
  3772. ap->cur_time++;
  3773. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3774. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3775. if (rx_cfg_reg != ap->ability_match_cfg) {
  3776. ap->ability_match_cfg = rx_cfg_reg;
  3777. ap->ability_match = 0;
  3778. ap->ability_match_count = 0;
  3779. } else {
  3780. if (++ap->ability_match_count > 1) {
  3781. ap->ability_match = 1;
  3782. ap->ability_match_cfg = rx_cfg_reg;
  3783. }
  3784. }
  3785. if (rx_cfg_reg & ANEG_CFG_ACK)
  3786. ap->ack_match = 1;
  3787. else
  3788. ap->ack_match = 0;
  3789. ap->idle_match = 0;
  3790. } else {
  3791. ap->idle_match = 1;
  3792. ap->ability_match_cfg = 0;
  3793. ap->ability_match_count = 0;
  3794. ap->ability_match = 0;
  3795. ap->ack_match = 0;
  3796. rx_cfg_reg = 0;
  3797. }
  3798. ap->rxconfig = rx_cfg_reg;
  3799. ret = ANEG_OK;
  3800. switch (ap->state) {
  3801. case ANEG_STATE_UNKNOWN:
  3802. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3803. ap->state = ANEG_STATE_AN_ENABLE;
  3804. /* fallthru */
  3805. case ANEG_STATE_AN_ENABLE:
  3806. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3807. if (ap->flags & MR_AN_ENABLE) {
  3808. ap->link_time = 0;
  3809. ap->cur_time = 0;
  3810. ap->ability_match_cfg = 0;
  3811. ap->ability_match_count = 0;
  3812. ap->ability_match = 0;
  3813. ap->idle_match = 0;
  3814. ap->ack_match = 0;
  3815. ap->state = ANEG_STATE_RESTART_INIT;
  3816. } else {
  3817. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3818. }
  3819. break;
  3820. case ANEG_STATE_RESTART_INIT:
  3821. ap->link_time = ap->cur_time;
  3822. ap->flags &= ~(MR_NP_LOADED);
  3823. ap->txconfig = 0;
  3824. tw32(MAC_TX_AUTO_NEG, 0);
  3825. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3826. tw32_f(MAC_MODE, tp->mac_mode);
  3827. udelay(40);
  3828. ret = ANEG_TIMER_ENAB;
  3829. ap->state = ANEG_STATE_RESTART;
  3830. /* fallthru */
  3831. case ANEG_STATE_RESTART:
  3832. delta = ap->cur_time - ap->link_time;
  3833. if (delta > ANEG_STATE_SETTLE_TIME)
  3834. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3835. else
  3836. ret = ANEG_TIMER_ENAB;
  3837. break;
  3838. case ANEG_STATE_DISABLE_LINK_OK:
  3839. ret = ANEG_DONE;
  3840. break;
  3841. case ANEG_STATE_ABILITY_DETECT_INIT:
  3842. ap->flags &= ~(MR_TOGGLE_TX);
  3843. ap->txconfig = ANEG_CFG_FD;
  3844. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3845. if (flowctrl & ADVERTISE_1000XPAUSE)
  3846. ap->txconfig |= ANEG_CFG_PS1;
  3847. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3848. ap->txconfig |= ANEG_CFG_PS2;
  3849. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3850. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3851. tw32_f(MAC_MODE, tp->mac_mode);
  3852. udelay(40);
  3853. ap->state = ANEG_STATE_ABILITY_DETECT;
  3854. break;
  3855. case ANEG_STATE_ABILITY_DETECT:
  3856. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3857. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3858. break;
  3859. case ANEG_STATE_ACK_DETECT_INIT:
  3860. ap->txconfig |= ANEG_CFG_ACK;
  3861. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3862. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3863. tw32_f(MAC_MODE, tp->mac_mode);
  3864. udelay(40);
  3865. ap->state = ANEG_STATE_ACK_DETECT;
  3866. /* fallthru */
  3867. case ANEG_STATE_ACK_DETECT:
  3868. if (ap->ack_match != 0) {
  3869. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3870. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3871. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3872. } else {
  3873. ap->state = ANEG_STATE_AN_ENABLE;
  3874. }
  3875. } else if (ap->ability_match != 0 &&
  3876. ap->rxconfig == 0) {
  3877. ap->state = ANEG_STATE_AN_ENABLE;
  3878. }
  3879. break;
  3880. case ANEG_STATE_COMPLETE_ACK_INIT:
  3881. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3882. ret = ANEG_FAILED;
  3883. break;
  3884. }
  3885. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3886. MR_LP_ADV_HALF_DUPLEX |
  3887. MR_LP_ADV_SYM_PAUSE |
  3888. MR_LP_ADV_ASYM_PAUSE |
  3889. MR_LP_ADV_REMOTE_FAULT1 |
  3890. MR_LP_ADV_REMOTE_FAULT2 |
  3891. MR_LP_ADV_NEXT_PAGE |
  3892. MR_TOGGLE_RX |
  3893. MR_NP_RX);
  3894. if (ap->rxconfig & ANEG_CFG_FD)
  3895. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3896. if (ap->rxconfig & ANEG_CFG_HD)
  3897. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3898. if (ap->rxconfig & ANEG_CFG_PS1)
  3899. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3900. if (ap->rxconfig & ANEG_CFG_PS2)
  3901. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3902. if (ap->rxconfig & ANEG_CFG_RF1)
  3903. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3904. if (ap->rxconfig & ANEG_CFG_RF2)
  3905. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3906. if (ap->rxconfig & ANEG_CFG_NP)
  3907. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3908. ap->link_time = ap->cur_time;
  3909. ap->flags ^= (MR_TOGGLE_TX);
  3910. if (ap->rxconfig & 0x0008)
  3911. ap->flags |= MR_TOGGLE_RX;
  3912. if (ap->rxconfig & ANEG_CFG_NP)
  3913. ap->flags |= MR_NP_RX;
  3914. ap->flags |= MR_PAGE_RX;
  3915. ap->state = ANEG_STATE_COMPLETE_ACK;
  3916. ret = ANEG_TIMER_ENAB;
  3917. break;
  3918. case ANEG_STATE_COMPLETE_ACK:
  3919. if (ap->ability_match != 0 &&
  3920. ap->rxconfig == 0) {
  3921. ap->state = ANEG_STATE_AN_ENABLE;
  3922. break;
  3923. }
  3924. delta = ap->cur_time - ap->link_time;
  3925. if (delta > ANEG_STATE_SETTLE_TIME) {
  3926. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3927. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3928. } else {
  3929. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3930. !(ap->flags & MR_NP_RX)) {
  3931. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3932. } else {
  3933. ret = ANEG_FAILED;
  3934. }
  3935. }
  3936. }
  3937. break;
  3938. case ANEG_STATE_IDLE_DETECT_INIT:
  3939. ap->link_time = ap->cur_time;
  3940. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3941. tw32_f(MAC_MODE, tp->mac_mode);
  3942. udelay(40);
  3943. ap->state = ANEG_STATE_IDLE_DETECT;
  3944. ret = ANEG_TIMER_ENAB;
  3945. break;
  3946. case ANEG_STATE_IDLE_DETECT:
  3947. if (ap->ability_match != 0 &&
  3948. ap->rxconfig == 0) {
  3949. ap->state = ANEG_STATE_AN_ENABLE;
  3950. break;
  3951. }
  3952. delta = ap->cur_time - ap->link_time;
  3953. if (delta > ANEG_STATE_SETTLE_TIME) {
  3954. /* XXX another gem from the Broadcom driver :( */
  3955. ap->state = ANEG_STATE_LINK_OK;
  3956. }
  3957. break;
  3958. case ANEG_STATE_LINK_OK:
  3959. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3960. ret = ANEG_DONE;
  3961. break;
  3962. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3963. /* ??? unimplemented */
  3964. break;
  3965. case ANEG_STATE_NEXT_PAGE_WAIT:
  3966. /* ??? unimplemented */
  3967. break;
  3968. default:
  3969. ret = ANEG_FAILED;
  3970. break;
  3971. }
  3972. return ret;
  3973. }
  3974. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3975. {
  3976. int res = 0;
  3977. struct tg3_fiber_aneginfo aninfo;
  3978. int status = ANEG_FAILED;
  3979. unsigned int tick;
  3980. u32 tmp;
  3981. tw32_f(MAC_TX_AUTO_NEG, 0);
  3982. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3983. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3984. udelay(40);
  3985. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3986. udelay(40);
  3987. memset(&aninfo, 0, sizeof(aninfo));
  3988. aninfo.flags |= MR_AN_ENABLE;
  3989. aninfo.state = ANEG_STATE_UNKNOWN;
  3990. aninfo.cur_time = 0;
  3991. tick = 0;
  3992. while (++tick < 195000) {
  3993. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3994. if (status == ANEG_DONE || status == ANEG_FAILED)
  3995. break;
  3996. udelay(1);
  3997. }
  3998. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3999. tw32_f(MAC_MODE, tp->mac_mode);
  4000. udelay(40);
  4001. *txflags = aninfo.txconfig;
  4002. *rxflags = aninfo.flags;
  4003. if (status == ANEG_DONE &&
  4004. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4005. MR_LP_ADV_FULL_DUPLEX)))
  4006. res = 1;
  4007. return res;
  4008. }
  4009. static void tg3_init_bcm8002(struct tg3 *tp)
  4010. {
  4011. u32 mac_status = tr32(MAC_STATUS);
  4012. int i;
  4013. /* Reset when initting first time or we have a link. */
  4014. if (tg3_flag(tp, INIT_COMPLETE) &&
  4015. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4016. return;
  4017. /* Set PLL lock range. */
  4018. tg3_writephy(tp, 0x16, 0x8007);
  4019. /* SW reset */
  4020. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4021. /* Wait for reset to complete. */
  4022. /* XXX schedule_timeout() ... */
  4023. for (i = 0; i < 500; i++)
  4024. udelay(10);
  4025. /* Config mode; select PMA/Ch 1 regs. */
  4026. tg3_writephy(tp, 0x10, 0x8411);
  4027. /* Enable auto-lock and comdet, select txclk for tx. */
  4028. tg3_writephy(tp, 0x11, 0x0a10);
  4029. tg3_writephy(tp, 0x18, 0x00a0);
  4030. tg3_writephy(tp, 0x16, 0x41ff);
  4031. /* Assert and deassert POR. */
  4032. tg3_writephy(tp, 0x13, 0x0400);
  4033. udelay(40);
  4034. tg3_writephy(tp, 0x13, 0x0000);
  4035. tg3_writephy(tp, 0x11, 0x0a50);
  4036. udelay(40);
  4037. tg3_writephy(tp, 0x11, 0x0a10);
  4038. /* Wait for signal to stabilize */
  4039. /* XXX schedule_timeout() ... */
  4040. for (i = 0; i < 15000; i++)
  4041. udelay(10);
  4042. /* Deselect the channel register so we can read the PHYID
  4043. * later.
  4044. */
  4045. tg3_writephy(tp, 0x10, 0x8011);
  4046. }
  4047. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4048. {
  4049. u16 flowctrl;
  4050. u32 sg_dig_ctrl, sg_dig_status;
  4051. u32 serdes_cfg, expected_sg_dig_ctrl;
  4052. int workaround, port_a;
  4053. int current_link_up;
  4054. serdes_cfg = 0;
  4055. expected_sg_dig_ctrl = 0;
  4056. workaround = 0;
  4057. port_a = 1;
  4058. current_link_up = 0;
  4059. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4060. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4061. workaround = 1;
  4062. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4063. port_a = 0;
  4064. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4065. /* preserve bits 20-23 for voltage regulator */
  4066. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4067. }
  4068. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4069. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4070. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4071. if (workaround) {
  4072. u32 val = serdes_cfg;
  4073. if (port_a)
  4074. val |= 0xc010000;
  4075. else
  4076. val |= 0x4010000;
  4077. tw32_f(MAC_SERDES_CFG, val);
  4078. }
  4079. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4080. }
  4081. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4082. tg3_setup_flow_control(tp, 0, 0);
  4083. current_link_up = 1;
  4084. }
  4085. goto out;
  4086. }
  4087. /* Want auto-negotiation. */
  4088. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4089. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4090. if (flowctrl & ADVERTISE_1000XPAUSE)
  4091. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4092. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4093. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4094. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4095. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4096. tp->serdes_counter &&
  4097. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4098. MAC_STATUS_RCVD_CFG)) ==
  4099. MAC_STATUS_PCS_SYNCED)) {
  4100. tp->serdes_counter--;
  4101. current_link_up = 1;
  4102. goto out;
  4103. }
  4104. restart_autoneg:
  4105. if (workaround)
  4106. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4107. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4108. udelay(5);
  4109. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4110. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4111. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4112. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4113. MAC_STATUS_SIGNAL_DET)) {
  4114. sg_dig_status = tr32(SG_DIG_STATUS);
  4115. mac_status = tr32(MAC_STATUS);
  4116. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4117. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4118. u32 local_adv = 0, remote_adv = 0;
  4119. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4120. local_adv |= ADVERTISE_1000XPAUSE;
  4121. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4122. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4123. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4124. remote_adv |= LPA_1000XPAUSE;
  4125. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4126. remote_adv |= LPA_1000XPAUSE_ASYM;
  4127. tp->link_config.rmt_adv =
  4128. mii_adv_to_ethtool_adv_x(remote_adv);
  4129. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4130. current_link_up = 1;
  4131. tp->serdes_counter = 0;
  4132. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4133. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4134. if (tp->serdes_counter)
  4135. tp->serdes_counter--;
  4136. else {
  4137. if (workaround) {
  4138. u32 val = serdes_cfg;
  4139. if (port_a)
  4140. val |= 0xc010000;
  4141. else
  4142. val |= 0x4010000;
  4143. tw32_f(MAC_SERDES_CFG, val);
  4144. }
  4145. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4146. udelay(40);
  4147. /* Link parallel detection - link is up */
  4148. /* only if we have PCS_SYNC and not */
  4149. /* receiving config code words */
  4150. mac_status = tr32(MAC_STATUS);
  4151. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4152. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4153. tg3_setup_flow_control(tp, 0, 0);
  4154. current_link_up = 1;
  4155. tp->phy_flags |=
  4156. TG3_PHYFLG_PARALLEL_DETECT;
  4157. tp->serdes_counter =
  4158. SERDES_PARALLEL_DET_TIMEOUT;
  4159. } else
  4160. goto restart_autoneg;
  4161. }
  4162. }
  4163. } else {
  4164. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4165. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4166. }
  4167. out:
  4168. return current_link_up;
  4169. }
  4170. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4171. {
  4172. int current_link_up = 0;
  4173. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4174. goto out;
  4175. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4176. u32 txflags, rxflags;
  4177. int i;
  4178. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4179. u32 local_adv = 0, remote_adv = 0;
  4180. if (txflags & ANEG_CFG_PS1)
  4181. local_adv |= ADVERTISE_1000XPAUSE;
  4182. if (txflags & ANEG_CFG_PS2)
  4183. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4184. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4185. remote_adv |= LPA_1000XPAUSE;
  4186. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4187. remote_adv |= LPA_1000XPAUSE_ASYM;
  4188. tp->link_config.rmt_adv =
  4189. mii_adv_to_ethtool_adv_x(remote_adv);
  4190. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4191. current_link_up = 1;
  4192. }
  4193. for (i = 0; i < 30; i++) {
  4194. udelay(20);
  4195. tw32_f(MAC_STATUS,
  4196. (MAC_STATUS_SYNC_CHANGED |
  4197. MAC_STATUS_CFG_CHANGED));
  4198. udelay(40);
  4199. if ((tr32(MAC_STATUS) &
  4200. (MAC_STATUS_SYNC_CHANGED |
  4201. MAC_STATUS_CFG_CHANGED)) == 0)
  4202. break;
  4203. }
  4204. mac_status = tr32(MAC_STATUS);
  4205. if (current_link_up == 0 &&
  4206. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4207. !(mac_status & MAC_STATUS_RCVD_CFG))
  4208. current_link_up = 1;
  4209. } else {
  4210. tg3_setup_flow_control(tp, 0, 0);
  4211. /* Forcing 1000FD link up. */
  4212. current_link_up = 1;
  4213. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4214. udelay(40);
  4215. tw32_f(MAC_MODE, tp->mac_mode);
  4216. udelay(40);
  4217. }
  4218. out:
  4219. return current_link_up;
  4220. }
  4221. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4222. {
  4223. u32 orig_pause_cfg;
  4224. u16 orig_active_speed;
  4225. u8 orig_active_duplex;
  4226. u32 mac_status;
  4227. int current_link_up;
  4228. int i;
  4229. orig_pause_cfg = tp->link_config.active_flowctrl;
  4230. orig_active_speed = tp->link_config.active_speed;
  4231. orig_active_duplex = tp->link_config.active_duplex;
  4232. if (!tg3_flag(tp, HW_AUTONEG) &&
  4233. tp->link_up &&
  4234. tg3_flag(tp, INIT_COMPLETE)) {
  4235. mac_status = tr32(MAC_STATUS);
  4236. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4237. MAC_STATUS_SIGNAL_DET |
  4238. MAC_STATUS_CFG_CHANGED |
  4239. MAC_STATUS_RCVD_CFG);
  4240. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4241. MAC_STATUS_SIGNAL_DET)) {
  4242. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4243. MAC_STATUS_CFG_CHANGED));
  4244. return 0;
  4245. }
  4246. }
  4247. tw32_f(MAC_TX_AUTO_NEG, 0);
  4248. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4249. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4250. tw32_f(MAC_MODE, tp->mac_mode);
  4251. udelay(40);
  4252. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4253. tg3_init_bcm8002(tp);
  4254. /* Enable link change event even when serdes polling. */
  4255. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4256. udelay(40);
  4257. current_link_up = 0;
  4258. tp->link_config.rmt_adv = 0;
  4259. mac_status = tr32(MAC_STATUS);
  4260. if (tg3_flag(tp, HW_AUTONEG))
  4261. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4262. else
  4263. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4264. tp->napi[0].hw_status->status =
  4265. (SD_STATUS_UPDATED |
  4266. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4267. for (i = 0; i < 100; i++) {
  4268. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4269. MAC_STATUS_CFG_CHANGED));
  4270. udelay(5);
  4271. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4272. MAC_STATUS_CFG_CHANGED |
  4273. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4274. break;
  4275. }
  4276. mac_status = tr32(MAC_STATUS);
  4277. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4278. current_link_up = 0;
  4279. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4280. tp->serdes_counter == 0) {
  4281. tw32_f(MAC_MODE, (tp->mac_mode |
  4282. MAC_MODE_SEND_CONFIGS));
  4283. udelay(1);
  4284. tw32_f(MAC_MODE, tp->mac_mode);
  4285. }
  4286. }
  4287. if (current_link_up == 1) {
  4288. tp->link_config.active_speed = SPEED_1000;
  4289. tp->link_config.active_duplex = DUPLEX_FULL;
  4290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4291. LED_CTRL_LNKLED_OVERRIDE |
  4292. LED_CTRL_1000MBPS_ON));
  4293. } else {
  4294. tp->link_config.active_speed = SPEED_UNKNOWN;
  4295. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4296. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4297. LED_CTRL_LNKLED_OVERRIDE |
  4298. LED_CTRL_TRAFFIC_OVERRIDE));
  4299. }
  4300. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4301. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4302. if (orig_pause_cfg != now_pause_cfg ||
  4303. orig_active_speed != tp->link_config.active_speed ||
  4304. orig_active_duplex != tp->link_config.active_duplex)
  4305. tg3_link_report(tp);
  4306. }
  4307. return 0;
  4308. }
  4309. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4310. {
  4311. int current_link_up, err = 0;
  4312. u32 bmsr, bmcr;
  4313. u16 current_speed;
  4314. u8 current_duplex;
  4315. u32 local_adv, remote_adv;
  4316. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4317. tw32_f(MAC_MODE, tp->mac_mode);
  4318. udelay(40);
  4319. tw32(MAC_EVENT, 0);
  4320. tw32_f(MAC_STATUS,
  4321. (MAC_STATUS_SYNC_CHANGED |
  4322. MAC_STATUS_CFG_CHANGED |
  4323. MAC_STATUS_MI_COMPLETION |
  4324. MAC_STATUS_LNKSTATE_CHANGED));
  4325. udelay(40);
  4326. if (force_reset)
  4327. tg3_phy_reset(tp);
  4328. current_link_up = 0;
  4329. current_speed = SPEED_UNKNOWN;
  4330. current_duplex = DUPLEX_UNKNOWN;
  4331. tp->link_config.rmt_adv = 0;
  4332. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4333. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4335. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4336. bmsr |= BMSR_LSTATUS;
  4337. else
  4338. bmsr &= ~BMSR_LSTATUS;
  4339. }
  4340. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4341. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4342. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4343. /* do nothing, just check for link up at the end */
  4344. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4345. u32 adv, newadv;
  4346. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4347. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4348. ADVERTISE_1000XPAUSE |
  4349. ADVERTISE_1000XPSE_ASYM |
  4350. ADVERTISE_SLCT);
  4351. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4352. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4353. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4354. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4355. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4356. tg3_writephy(tp, MII_BMCR, bmcr);
  4357. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4358. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4359. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4360. return err;
  4361. }
  4362. } else {
  4363. u32 new_bmcr;
  4364. bmcr &= ~BMCR_SPEED1000;
  4365. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4366. if (tp->link_config.duplex == DUPLEX_FULL)
  4367. new_bmcr |= BMCR_FULLDPLX;
  4368. if (new_bmcr != bmcr) {
  4369. /* BMCR_SPEED1000 is a reserved bit that needs
  4370. * to be set on write.
  4371. */
  4372. new_bmcr |= BMCR_SPEED1000;
  4373. /* Force a linkdown */
  4374. if (tp->link_up) {
  4375. u32 adv;
  4376. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4377. adv &= ~(ADVERTISE_1000XFULL |
  4378. ADVERTISE_1000XHALF |
  4379. ADVERTISE_SLCT);
  4380. tg3_writephy(tp, MII_ADVERTISE, adv);
  4381. tg3_writephy(tp, MII_BMCR, bmcr |
  4382. BMCR_ANRESTART |
  4383. BMCR_ANENABLE);
  4384. udelay(10);
  4385. tg3_carrier_off(tp);
  4386. }
  4387. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4388. bmcr = new_bmcr;
  4389. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4390. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4391. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4392. ASIC_REV_5714) {
  4393. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4394. bmsr |= BMSR_LSTATUS;
  4395. else
  4396. bmsr &= ~BMSR_LSTATUS;
  4397. }
  4398. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4399. }
  4400. }
  4401. if (bmsr & BMSR_LSTATUS) {
  4402. current_speed = SPEED_1000;
  4403. current_link_up = 1;
  4404. if (bmcr & BMCR_FULLDPLX)
  4405. current_duplex = DUPLEX_FULL;
  4406. else
  4407. current_duplex = DUPLEX_HALF;
  4408. local_adv = 0;
  4409. remote_adv = 0;
  4410. if (bmcr & BMCR_ANENABLE) {
  4411. u32 common;
  4412. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4413. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4414. common = local_adv & remote_adv;
  4415. if (common & (ADVERTISE_1000XHALF |
  4416. ADVERTISE_1000XFULL)) {
  4417. if (common & ADVERTISE_1000XFULL)
  4418. current_duplex = DUPLEX_FULL;
  4419. else
  4420. current_duplex = DUPLEX_HALF;
  4421. tp->link_config.rmt_adv =
  4422. mii_adv_to_ethtool_adv_x(remote_adv);
  4423. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4424. /* Link is up via parallel detect */
  4425. } else {
  4426. current_link_up = 0;
  4427. }
  4428. }
  4429. }
  4430. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4431. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4432. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4433. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4434. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4435. tw32_f(MAC_MODE, tp->mac_mode);
  4436. udelay(40);
  4437. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4438. tp->link_config.active_speed = current_speed;
  4439. tp->link_config.active_duplex = current_duplex;
  4440. tg3_test_and_report_link_chg(tp, current_link_up);
  4441. return err;
  4442. }
  4443. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4444. {
  4445. if (tp->serdes_counter) {
  4446. /* Give autoneg time to complete. */
  4447. tp->serdes_counter--;
  4448. return;
  4449. }
  4450. if (!tp->link_up &&
  4451. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4452. u32 bmcr;
  4453. tg3_readphy(tp, MII_BMCR, &bmcr);
  4454. if (bmcr & BMCR_ANENABLE) {
  4455. u32 phy1, phy2;
  4456. /* Select shadow register 0x1f */
  4457. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4458. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4459. /* Select expansion interrupt status register */
  4460. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4461. MII_TG3_DSP_EXP1_INT_STAT);
  4462. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4463. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4464. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4465. /* We have signal detect and not receiving
  4466. * config code words, link is up by parallel
  4467. * detection.
  4468. */
  4469. bmcr &= ~BMCR_ANENABLE;
  4470. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4471. tg3_writephy(tp, MII_BMCR, bmcr);
  4472. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4473. }
  4474. }
  4475. } else if (tp->link_up &&
  4476. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4477. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4478. u32 phy2;
  4479. /* Select expansion interrupt status register */
  4480. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4481. MII_TG3_DSP_EXP1_INT_STAT);
  4482. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4483. if (phy2 & 0x20) {
  4484. u32 bmcr;
  4485. /* Config code words received, turn on autoneg. */
  4486. tg3_readphy(tp, MII_BMCR, &bmcr);
  4487. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4488. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4489. }
  4490. }
  4491. }
  4492. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4493. {
  4494. u32 val;
  4495. int err;
  4496. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4497. err = tg3_setup_fiber_phy(tp, force_reset);
  4498. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4499. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4500. else
  4501. err = tg3_setup_copper_phy(tp, force_reset);
  4502. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4503. u32 scale;
  4504. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4505. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4506. scale = 65;
  4507. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4508. scale = 6;
  4509. else
  4510. scale = 12;
  4511. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4512. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4513. tw32(GRC_MISC_CFG, val);
  4514. }
  4515. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4516. (6 << TX_LENGTHS_IPG_SHIFT);
  4517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  4518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  4519. val |= tr32(MAC_TX_LENGTHS) &
  4520. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4521. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4522. if (tp->link_config.active_speed == SPEED_1000 &&
  4523. tp->link_config.active_duplex == DUPLEX_HALF)
  4524. tw32(MAC_TX_LENGTHS, val |
  4525. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4526. else
  4527. tw32(MAC_TX_LENGTHS, val |
  4528. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4529. if (!tg3_flag(tp, 5705_PLUS)) {
  4530. if (tp->link_up) {
  4531. tw32(HOSTCC_STAT_COAL_TICKS,
  4532. tp->coal.stats_block_coalesce_usecs);
  4533. } else {
  4534. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4535. }
  4536. }
  4537. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4538. val = tr32(PCIE_PWR_MGMT_THRESH);
  4539. if (!tp->link_up)
  4540. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4541. tp->pwrmgmt_thresh;
  4542. else
  4543. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4544. tw32(PCIE_PWR_MGMT_THRESH, val);
  4545. }
  4546. return err;
  4547. }
  4548. /* tp->lock must be held */
  4549. static u64 tg3_refclk_read(struct tg3 *tp)
  4550. {
  4551. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4552. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4553. }
  4554. /* tp->lock must be held */
  4555. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4556. {
  4557. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4558. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4559. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4560. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4561. }
  4562. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4563. static inline void tg3_full_unlock(struct tg3 *tp);
  4564. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4565. {
  4566. struct tg3 *tp = netdev_priv(dev);
  4567. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4568. SOF_TIMESTAMPING_RX_SOFTWARE |
  4569. SOF_TIMESTAMPING_SOFTWARE |
  4570. SOF_TIMESTAMPING_TX_HARDWARE |
  4571. SOF_TIMESTAMPING_RX_HARDWARE |
  4572. SOF_TIMESTAMPING_RAW_HARDWARE;
  4573. if (tp->ptp_clock)
  4574. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4575. else
  4576. info->phc_index = -1;
  4577. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4578. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4579. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4580. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4581. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4582. return 0;
  4583. }
  4584. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4585. {
  4586. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4587. bool neg_adj = false;
  4588. u32 correction = 0;
  4589. if (ppb < 0) {
  4590. neg_adj = true;
  4591. ppb = -ppb;
  4592. }
  4593. /* Frequency adjustment is performed using hardware with a 24 bit
  4594. * accumulator and a programmable correction value. On each clk, the
  4595. * correction value gets added to the accumulator and when it
  4596. * overflows, the time counter is incremented/decremented.
  4597. *
  4598. * So conversion from ppb to correction value is
  4599. * ppb * (1 << 24) / 1000000000
  4600. */
  4601. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4602. TG3_EAV_REF_CLK_CORRECT_MASK;
  4603. tg3_full_lock(tp, 0);
  4604. if (correction)
  4605. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4606. TG3_EAV_REF_CLK_CORRECT_EN |
  4607. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4608. else
  4609. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4610. tg3_full_unlock(tp);
  4611. return 0;
  4612. }
  4613. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4614. {
  4615. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4616. tg3_full_lock(tp, 0);
  4617. tp->ptp_adjust += delta;
  4618. tg3_full_unlock(tp);
  4619. return 0;
  4620. }
  4621. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4622. {
  4623. u64 ns;
  4624. u32 remainder;
  4625. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4626. tg3_full_lock(tp, 0);
  4627. ns = tg3_refclk_read(tp);
  4628. ns += tp->ptp_adjust;
  4629. tg3_full_unlock(tp);
  4630. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4631. ts->tv_nsec = remainder;
  4632. return 0;
  4633. }
  4634. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4635. const struct timespec *ts)
  4636. {
  4637. u64 ns;
  4638. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4639. ns = timespec_to_ns(ts);
  4640. tg3_full_lock(tp, 0);
  4641. tg3_refclk_write(tp, ns);
  4642. tp->ptp_adjust = 0;
  4643. tg3_full_unlock(tp);
  4644. return 0;
  4645. }
  4646. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4647. struct ptp_clock_request *rq, int on)
  4648. {
  4649. return -EOPNOTSUPP;
  4650. }
  4651. static const struct ptp_clock_info tg3_ptp_caps = {
  4652. .owner = THIS_MODULE,
  4653. .name = "tg3 clock",
  4654. .max_adj = 250000000,
  4655. .n_alarm = 0,
  4656. .n_ext_ts = 0,
  4657. .n_per_out = 0,
  4658. .pps = 0,
  4659. .adjfreq = tg3_ptp_adjfreq,
  4660. .adjtime = tg3_ptp_adjtime,
  4661. .gettime = tg3_ptp_gettime,
  4662. .settime = tg3_ptp_settime,
  4663. .enable = tg3_ptp_enable,
  4664. };
  4665. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4666. struct skb_shared_hwtstamps *timestamp)
  4667. {
  4668. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4669. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4670. tp->ptp_adjust);
  4671. }
  4672. /* tp->lock must be held */
  4673. static void tg3_ptp_init(struct tg3 *tp)
  4674. {
  4675. if (!tg3_flag(tp, PTP_CAPABLE))
  4676. return;
  4677. /* Initialize the hardware clock to the system time. */
  4678. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4679. tp->ptp_adjust = 0;
  4680. tp->ptp_info = tg3_ptp_caps;
  4681. }
  4682. /* tp->lock must be held */
  4683. static void tg3_ptp_resume(struct tg3 *tp)
  4684. {
  4685. if (!tg3_flag(tp, PTP_CAPABLE))
  4686. return;
  4687. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4688. tp->ptp_adjust = 0;
  4689. }
  4690. static void tg3_ptp_fini(struct tg3 *tp)
  4691. {
  4692. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4693. return;
  4694. ptp_clock_unregister(tp->ptp_clock);
  4695. tp->ptp_clock = NULL;
  4696. tp->ptp_adjust = 0;
  4697. }
  4698. static inline int tg3_irq_sync(struct tg3 *tp)
  4699. {
  4700. return tp->irq_sync;
  4701. }
  4702. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4703. {
  4704. int i;
  4705. dst = (u32 *)((u8 *)dst + off);
  4706. for (i = 0; i < len; i += sizeof(u32))
  4707. *dst++ = tr32(off + i);
  4708. }
  4709. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4710. {
  4711. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4712. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4713. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4714. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4715. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4716. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4717. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4718. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4719. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4720. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4721. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4722. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4723. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4724. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4725. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4726. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4727. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4728. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4729. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4730. if (tg3_flag(tp, SUPPORT_MSIX))
  4731. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4732. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4733. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4734. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4735. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4736. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4737. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4738. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4739. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4740. if (!tg3_flag(tp, 5705_PLUS)) {
  4741. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4742. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4743. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4744. }
  4745. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4746. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4747. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4748. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4749. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4750. if (tg3_flag(tp, NVRAM))
  4751. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4752. }
  4753. static void tg3_dump_state(struct tg3 *tp)
  4754. {
  4755. int i;
  4756. u32 *regs;
  4757. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4758. if (!regs) {
  4759. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4760. return;
  4761. }
  4762. if (tg3_flag(tp, PCI_EXPRESS)) {
  4763. /* Read up to but not including private PCI registers */
  4764. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4765. regs[i / sizeof(u32)] = tr32(i);
  4766. } else
  4767. tg3_dump_legacy_regs(tp, regs);
  4768. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4769. if (!regs[i + 0] && !regs[i + 1] &&
  4770. !regs[i + 2] && !regs[i + 3])
  4771. continue;
  4772. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4773. i * 4,
  4774. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4775. }
  4776. kfree(regs);
  4777. for (i = 0; i < tp->irq_cnt; i++) {
  4778. struct tg3_napi *tnapi = &tp->napi[i];
  4779. /* SW status block */
  4780. netdev_err(tp->dev,
  4781. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4782. i,
  4783. tnapi->hw_status->status,
  4784. tnapi->hw_status->status_tag,
  4785. tnapi->hw_status->rx_jumbo_consumer,
  4786. tnapi->hw_status->rx_consumer,
  4787. tnapi->hw_status->rx_mini_consumer,
  4788. tnapi->hw_status->idx[0].rx_producer,
  4789. tnapi->hw_status->idx[0].tx_consumer);
  4790. netdev_err(tp->dev,
  4791. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4792. i,
  4793. tnapi->last_tag, tnapi->last_irq_tag,
  4794. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4795. tnapi->rx_rcb_ptr,
  4796. tnapi->prodring.rx_std_prod_idx,
  4797. tnapi->prodring.rx_std_cons_idx,
  4798. tnapi->prodring.rx_jmb_prod_idx,
  4799. tnapi->prodring.rx_jmb_cons_idx);
  4800. }
  4801. }
  4802. /* This is called whenever we suspect that the system chipset is re-
  4803. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4804. * is bogus tx completions. We try to recover by setting the
  4805. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4806. * in the workqueue.
  4807. */
  4808. static void tg3_tx_recover(struct tg3 *tp)
  4809. {
  4810. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4811. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4812. netdev_warn(tp->dev,
  4813. "The system may be re-ordering memory-mapped I/O "
  4814. "cycles to the network device, attempting to recover. "
  4815. "Please report the problem to the driver maintainer "
  4816. "and include system chipset information.\n");
  4817. spin_lock(&tp->lock);
  4818. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4819. spin_unlock(&tp->lock);
  4820. }
  4821. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4822. {
  4823. /* Tell compiler to fetch tx indices from memory. */
  4824. barrier();
  4825. return tnapi->tx_pending -
  4826. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4827. }
  4828. /* Tigon3 never reports partial packet sends. So we do not
  4829. * need special logic to handle SKBs that have not had all
  4830. * of their frags sent yet, like SunGEM does.
  4831. */
  4832. static void tg3_tx(struct tg3_napi *tnapi)
  4833. {
  4834. struct tg3 *tp = tnapi->tp;
  4835. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4836. u32 sw_idx = tnapi->tx_cons;
  4837. struct netdev_queue *txq;
  4838. int index = tnapi - tp->napi;
  4839. unsigned int pkts_compl = 0, bytes_compl = 0;
  4840. if (tg3_flag(tp, ENABLE_TSS))
  4841. index--;
  4842. txq = netdev_get_tx_queue(tp->dev, index);
  4843. while (sw_idx != hw_idx) {
  4844. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4845. struct sk_buff *skb = ri->skb;
  4846. int i, tx_bug = 0;
  4847. if (unlikely(skb == NULL)) {
  4848. tg3_tx_recover(tp);
  4849. return;
  4850. }
  4851. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4852. struct skb_shared_hwtstamps timestamp;
  4853. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4854. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4855. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4856. skb_tstamp_tx(skb, &timestamp);
  4857. }
  4858. pci_unmap_single(tp->pdev,
  4859. dma_unmap_addr(ri, mapping),
  4860. skb_headlen(skb),
  4861. PCI_DMA_TODEVICE);
  4862. ri->skb = NULL;
  4863. while (ri->fragmented) {
  4864. ri->fragmented = false;
  4865. sw_idx = NEXT_TX(sw_idx);
  4866. ri = &tnapi->tx_buffers[sw_idx];
  4867. }
  4868. sw_idx = NEXT_TX(sw_idx);
  4869. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4870. ri = &tnapi->tx_buffers[sw_idx];
  4871. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4872. tx_bug = 1;
  4873. pci_unmap_page(tp->pdev,
  4874. dma_unmap_addr(ri, mapping),
  4875. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4876. PCI_DMA_TODEVICE);
  4877. while (ri->fragmented) {
  4878. ri->fragmented = false;
  4879. sw_idx = NEXT_TX(sw_idx);
  4880. ri = &tnapi->tx_buffers[sw_idx];
  4881. }
  4882. sw_idx = NEXT_TX(sw_idx);
  4883. }
  4884. pkts_compl++;
  4885. bytes_compl += skb->len;
  4886. dev_kfree_skb(skb);
  4887. if (unlikely(tx_bug)) {
  4888. tg3_tx_recover(tp);
  4889. return;
  4890. }
  4891. }
  4892. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4893. tnapi->tx_cons = sw_idx;
  4894. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4895. * before checking for netif_queue_stopped(). Without the
  4896. * memory barrier, there is a small possibility that tg3_start_xmit()
  4897. * will miss it and cause the queue to be stopped forever.
  4898. */
  4899. smp_mb();
  4900. if (unlikely(netif_tx_queue_stopped(txq) &&
  4901. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4902. __netif_tx_lock(txq, smp_processor_id());
  4903. if (netif_tx_queue_stopped(txq) &&
  4904. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4905. netif_tx_wake_queue(txq);
  4906. __netif_tx_unlock(txq);
  4907. }
  4908. }
  4909. static void tg3_frag_free(bool is_frag, void *data)
  4910. {
  4911. if (is_frag)
  4912. put_page(virt_to_head_page(data));
  4913. else
  4914. kfree(data);
  4915. }
  4916. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4917. {
  4918. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4919. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4920. if (!ri->data)
  4921. return;
  4922. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4923. map_sz, PCI_DMA_FROMDEVICE);
  4924. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4925. ri->data = NULL;
  4926. }
  4927. /* Returns size of skb allocated or < 0 on error.
  4928. *
  4929. * We only need to fill in the address because the other members
  4930. * of the RX descriptor are invariant, see tg3_init_rings.
  4931. *
  4932. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4933. * posting buffers we only dirty the first cache line of the RX
  4934. * descriptor (containing the address). Whereas for the RX status
  4935. * buffers the cpu only reads the last cacheline of the RX descriptor
  4936. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4937. */
  4938. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4939. u32 opaque_key, u32 dest_idx_unmasked,
  4940. unsigned int *frag_size)
  4941. {
  4942. struct tg3_rx_buffer_desc *desc;
  4943. struct ring_info *map;
  4944. u8 *data;
  4945. dma_addr_t mapping;
  4946. int skb_size, data_size, dest_idx;
  4947. switch (opaque_key) {
  4948. case RXD_OPAQUE_RING_STD:
  4949. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4950. desc = &tpr->rx_std[dest_idx];
  4951. map = &tpr->rx_std_buffers[dest_idx];
  4952. data_size = tp->rx_pkt_map_sz;
  4953. break;
  4954. case RXD_OPAQUE_RING_JUMBO:
  4955. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4956. desc = &tpr->rx_jmb[dest_idx].std;
  4957. map = &tpr->rx_jmb_buffers[dest_idx];
  4958. data_size = TG3_RX_JMB_MAP_SZ;
  4959. break;
  4960. default:
  4961. return -EINVAL;
  4962. }
  4963. /* Do not overwrite any of the map or rp information
  4964. * until we are sure we can commit to a new buffer.
  4965. *
  4966. * Callers depend upon this behavior and assume that
  4967. * we leave everything unchanged if we fail.
  4968. */
  4969. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4970. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4971. if (skb_size <= PAGE_SIZE) {
  4972. data = netdev_alloc_frag(skb_size);
  4973. *frag_size = skb_size;
  4974. } else {
  4975. data = kmalloc(skb_size, GFP_ATOMIC);
  4976. *frag_size = 0;
  4977. }
  4978. if (!data)
  4979. return -ENOMEM;
  4980. mapping = pci_map_single(tp->pdev,
  4981. data + TG3_RX_OFFSET(tp),
  4982. data_size,
  4983. PCI_DMA_FROMDEVICE);
  4984. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4985. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4986. return -EIO;
  4987. }
  4988. map->data = data;
  4989. dma_unmap_addr_set(map, mapping, mapping);
  4990. desc->addr_hi = ((u64)mapping >> 32);
  4991. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4992. return data_size;
  4993. }
  4994. /* We only need to move over in the address because the other
  4995. * members of the RX descriptor are invariant. See notes above
  4996. * tg3_alloc_rx_data for full details.
  4997. */
  4998. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4999. struct tg3_rx_prodring_set *dpr,
  5000. u32 opaque_key, int src_idx,
  5001. u32 dest_idx_unmasked)
  5002. {
  5003. struct tg3 *tp = tnapi->tp;
  5004. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5005. struct ring_info *src_map, *dest_map;
  5006. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5007. int dest_idx;
  5008. switch (opaque_key) {
  5009. case RXD_OPAQUE_RING_STD:
  5010. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5011. dest_desc = &dpr->rx_std[dest_idx];
  5012. dest_map = &dpr->rx_std_buffers[dest_idx];
  5013. src_desc = &spr->rx_std[src_idx];
  5014. src_map = &spr->rx_std_buffers[src_idx];
  5015. break;
  5016. case RXD_OPAQUE_RING_JUMBO:
  5017. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5018. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5019. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5020. src_desc = &spr->rx_jmb[src_idx].std;
  5021. src_map = &spr->rx_jmb_buffers[src_idx];
  5022. break;
  5023. default:
  5024. return;
  5025. }
  5026. dest_map->data = src_map->data;
  5027. dma_unmap_addr_set(dest_map, mapping,
  5028. dma_unmap_addr(src_map, mapping));
  5029. dest_desc->addr_hi = src_desc->addr_hi;
  5030. dest_desc->addr_lo = src_desc->addr_lo;
  5031. /* Ensure that the update to the skb happens after the physical
  5032. * addresses have been transferred to the new BD location.
  5033. */
  5034. smp_wmb();
  5035. src_map->data = NULL;
  5036. }
  5037. /* The RX ring scheme is composed of multiple rings which post fresh
  5038. * buffers to the chip, and one special ring the chip uses to report
  5039. * status back to the host.
  5040. *
  5041. * The special ring reports the status of received packets to the
  5042. * host. The chip does not write into the original descriptor the
  5043. * RX buffer was obtained from. The chip simply takes the original
  5044. * descriptor as provided by the host, updates the status and length
  5045. * field, then writes this into the next status ring entry.
  5046. *
  5047. * Each ring the host uses to post buffers to the chip is described
  5048. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5049. * it is first placed into the on-chip ram. When the packet's length
  5050. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5051. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5052. * which is within the range of the new packet's length is chosen.
  5053. *
  5054. * The "separate ring for rx status" scheme may sound queer, but it makes
  5055. * sense from a cache coherency perspective. If only the host writes
  5056. * to the buffer post rings, and only the chip writes to the rx status
  5057. * rings, then cache lines never move beyond shared-modified state.
  5058. * If both the host and chip were to write into the same ring, cache line
  5059. * eviction could occur since both entities want it in an exclusive state.
  5060. */
  5061. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5062. {
  5063. struct tg3 *tp = tnapi->tp;
  5064. u32 work_mask, rx_std_posted = 0;
  5065. u32 std_prod_idx, jmb_prod_idx;
  5066. u32 sw_idx = tnapi->rx_rcb_ptr;
  5067. u16 hw_idx;
  5068. int received;
  5069. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5070. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5071. /*
  5072. * We need to order the read of hw_idx and the read of
  5073. * the opaque cookie.
  5074. */
  5075. rmb();
  5076. work_mask = 0;
  5077. received = 0;
  5078. std_prod_idx = tpr->rx_std_prod_idx;
  5079. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5080. while (sw_idx != hw_idx && budget > 0) {
  5081. struct ring_info *ri;
  5082. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5083. unsigned int len;
  5084. struct sk_buff *skb;
  5085. dma_addr_t dma_addr;
  5086. u32 opaque_key, desc_idx, *post_ptr;
  5087. u8 *data;
  5088. u64 tstamp = 0;
  5089. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5090. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5091. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5092. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5093. dma_addr = dma_unmap_addr(ri, mapping);
  5094. data = ri->data;
  5095. post_ptr = &std_prod_idx;
  5096. rx_std_posted++;
  5097. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5098. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5099. dma_addr = dma_unmap_addr(ri, mapping);
  5100. data = ri->data;
  5101. post_ptr = &jmb_prod_idx;
  5102. } else
  5103. goto next_pkt_nopost;
  5104. work_mask |= opaque_key;
  5105. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5106. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5107. drop_it:
  5108. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5109. desc_idx, *post_ptr);
  5110. drop_it_no_recycle:
  5111. /* Other statistics kept track of by card. */
  5112. tp->rx_dropped++;
  5113. goto next_pkt;
  5114. }
  5115. prefetch(data + TG3_RX_OFFSET(tp));
  5116. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5117. ETH_FCS_LEN;
  5118. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5119. RXD_FLAG_PTPSTAT_PTPV1 ||
  5120. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5121. RXD_FLAG_PTPSTAT_PTPV2) {
  5122. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5123. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5124. }
  5125. if (len > TG3_RX_COPY_THRESH(tp)) {
  5126. int skb_size;
  5127. unsigned int frag_size;
  5128. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5129. *post_ptr, &frag_size);
  5130. if (skb_size < 0)
  5131. goto drop_it;
  5132. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5133. PCI_DMA_FROMDEVICE);
  5134. skb = build_skb(data, frag_size);
  5135. if (!skb) {
  5136. tg3_frag_free(frag_size != 0, data);
  5137. goto drop_it_no_recycle;
  5138. }
  5139. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5140. /* Ensure that the update to the data happens
  5141. * after the usage of the old DMA mapping.
  5142. */
  5143. smp_wmb();
  5144. ri->data = NULL;
  5145. } else {
  5146. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5147. desc_idx, *post_ptr);
  5148. skb = netdev_alloc_skb(tp->dev,
  5149. len + TG3_RAW_IP_ALIGN);
  5150. if (skb == NULL)
  5151. goto drop_it_no_recycle;
  5152. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5153. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5154. memcpy(skb->data,
  5155. data + TG3_RX_OFFSET(tp),
  5156. len);
  5157. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5158. }
  5159. skb_put(skb, len);
  5160. if (tstamp)
  5161. tg3_hwclock_to_timestamp(tp, tstamp,
  5162. skb_hwtstamps(skb));
  5163. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5164. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5165. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5166. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5167. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5168. else
  5169. skb_checksum_none_assert(skb);
  5170. skb->protocol = eth_type_trans(skb, tp->dev);
  5171. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5172. skb->protocol != htons(ETH_P_8021Q)) {
  5173. dev_kfree_skb(skb);
  5174. goto drop_it_no_recycle;
  5175. }
  5176. if (desc->type_flags & RXD_FLAG_VLAN &&
  5177. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5178. __vlan_hwaccel_put_tag(skb,
  5179. desc->err_vlan & RXD_VLAN_MASK);
  5180. napi_gro_receive(&tnapi->napi, skb);
  5181. received++;
  5182. budget--;
  5183. next_pkt:
  5184. (*post_ptr)++;
  5185. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5186. tpr->rx_std_prod_idx = std_prod_idx &
  5187. tp->rx_std_ring_mask;
  5188. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5189. tpr->rx_std_prod_idx);
  5190. work_mask &= ~RXD_OPAQUE_RING_STD;
  5191. rx_std_posted = 0;
  5192. }
  5193. next_pkt_nopost:
  5194. sw_idx++;
  5195. sw_idx &= tp->rx_ret_ring_mask;
  5196. /* Refresh hw_idx to see if there is new work */
  5197. if (sw_idx == hw_idx) {
  5198. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5199. rmb();
  5200. }
  5201. }
  5202. /* ACK the status ring. */
  5203. tnapi->rx_rcb_ptr = sw_idx;
  5204. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5205. /* Refill RX ring(s). */
  5206. if (!tg3_flag(tp, ENABLE_RSS)) {
  5207. /* Sync BD data before updating mailbox */
  5208. wmb();
  5209. if (work_mask & RXD_OPAQUE_RING_STD) {
  5210. tpr->rx_std_prod_idx = std_prod_idx &
  5211. tp->rx_std_ring_mask;
  5212. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5213. tpr->rx_std_prod_idx);
  5214. }
  5215. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5216. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5217. tp->rx_jmb_ring_mask;
  5218. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5219. tpr->rx_jmb_prod_idx);
  5220. }
  5221. mmiowb();
  5222. } else if (work_mask) {
  5223. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5224. * updated before the producer indices can be updated.
  5225. */
  5226. smp_wmb();
  5227. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5228. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5229. if (tnapi != &tp->napi[1]) {
  5230. tp->rx_refill = true;
  5231. napi_schedule(&tp->napi[1].napi);
  5232. }
  5233. }
  5234. return received;
  5235. }
  5236. static void tg3_poll_link(struct tg3 *tp)
  5237. {
  5238. /* handle link change and other phy events */
  5239. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5240. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5241. if (sblk->status & SD_STATUS_LINK_CHG) {
  5242. sblk->status = SD_STATUS_UPDATED |
  5243. (sblk->status & ~SD_STATUS_LINK_CHG);
  5244. spin_lock(&tp->lock);
  5245. if (tg3_flag(tp, USE_PHYLIB)) {
  5246. tw32_f(MAC_STATUS,
  5247. (MAC_STATUS_SYNC_CHANGED |
  5248. MAC_STATUS_CFG_CHANGED |
  5249. MAC_STATUS_MI_COMPLETION |
  5250. MAC_STATUS_LNKSTATE_CHANGED));
  5251. udelay(40);
  5252. } else
  5253. tg3_setup_phy(tp, 0);
  5254. spin_unlock(&tp->lock);
  5255. }
  5256. }
  5257. }
  5258. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5259. struct tg3_rx_prodring_set *dpr,
  5260. struct tg3_rx_prodring_set *spr)
  5261. {
  5262. u32 si, di, cpycnt, src_prod_idx;
  5263. int i, err = 0;
  5264. while (1) {
  5265. src_prod_idx = spr->rx_std_prod_idx;
  5266. /* Make sure updates to the rx_std_buffers[] entries and the
  5267. * standard producer index are seen in the correct order.
  5268. */
  5269. smp_rmb();
  5270. if (spr->rx_std_cons_idx == src_prod_idx)
  5271. break;
  5272. if (spr->rx_std_cons_idx < src_prod_idx)
  5273. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5274. else
  5275. cpycnt = tp->rx_std_ring_mask + 1 -
  5276. spr->rx_std_cons_idx;
  5277. cpycnt = min(cpycnt,
  5278. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5279. si = spr->rx_std_cons_idx;
  5280. di = dpr->rx_std_prod_idx;
  5281. for (i = di; i < di + cpycnt; i++) {
  5282. if (dpr->rx_std_buffers[i].data) {
  5283. cpycnt = i - di;
  5284. err = -ENOSPC;
  5285. break;
  5286. }
  5287. }
  5288. if (!cpycnt)
  5289. break;
  5290. /* Ensure that updates to the rx_std_buffers ring and the
  5291. * shadowed hardware producer ring from tg3_recycle_skb() are
  5292. * ordered correctly WRT the skb check above.
  5293. */
  5294. smp_rmb();
  5295. memcpy(&dpr->rx_std_buffers[di],
  5296. &spr->rx_std_buffers[si],
  5297. cpycnt * sizeof(struct ring_info));
  5298. for (i = 0; i < cpycnt; i++, di++, si++) {
  5299. struct tg3_rx_buffer_desc *sbd, *dbd;
  5300. sbd = &spr->rx_std[si];
  5301. dbd = &dpr->rx_std[di];
  5302. dbd->addr_hi = sbd->addr_hi;
  5303. dbd->addr_lo = sbd->addr_lo;
  5304. }
  5305. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5306. tp->rx_std_ring_mask;
  5307. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5308. tp->rx_std_ring_mask;
  5309. }
  5310. while (1) {
  5311. src_prod_idx = spr->rx_jmb_prod_idx;
  5312. /* Make sure updates to the rx_jmb_buffers[] entries and
  5313. * the jumbo producer index are seen in the correct order.
  5314. */
  5315. smp_rmb();
  5316. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5317. break;
  5318. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5319. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5320. else
  5321. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5322. spr->rx_jmb_cons_idx;
  5323. cpycnt = min(cpycnt,
  5324. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5325. si = spr->rx_jmb_cons_idx;
  5326. di = dpr->rx_jmb_prod_idx;
  5327. for (i = di; i < di + cpycnt; i++) {
  5328. if (dpr->rx_jmb_buffers[i].data) {
  5329. cpycnt = i - di;
  5330. err = -ENOSPC;
  5331. break;
  5332. }
  5333. }
  5334. if (!cpycnt)
  5335. break;
  5336. /* Ensure that updates to the rx_jmb_buffers ring and the
  5337. * shadowed hardware producer ring from tg3_recycle_skb() are
  5338. * ordered correctly WRT the skb check above.
  5339. */
  5340. smp_rmb();
  5341. memcpy(&dpr->rx_jmb_buffers[di],
  5342. &spr->rx_jmb_buffers[si],
  5343. cpycnt * sizeof(struct ring_info));
  5344. for (i = 0; i < cpycnt; i++, di++, si++) {
  5345. struct tg3_rx_buffer_desc *sbd, *dbd;
  5346. sbd = &spr->rx_jmb[si].std;
  5347. dbd = &dpr->rx_jmb[di].std;
  5348. dbd->addr_hi = sbd->addr_hi;
  5349. dbd->addr_lo = sbd->addr_lo;
  5350. }
  5351. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5352. tp->rx_jmb_ring_mask;
  5353. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5354. tp->rx_jmb_ring_mask;
  5355. }
  5356. return err;
  5357. }
  5358. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5359. {
  5360. struct tg3 *tp = tnapi->tp;
  5361. /* run TX completion thread */
  5362. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5363. tg3_tx(tnapi);
  5364. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5365. return work_done;
  5366. }
  5367. if (!tnapi->rx_rcb_prod_idx)
  5368. return work_done;
  5369. /* run RX thread, within the bounds set by NAPI.
  5370. * All RX "locking" is done by ensuring outside
  5371. * code synchronizes with tg3->napi.poll()
  5372. */
  5373. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5374. work_done += tg3_rx(tnapi, budget - work_done);
  5375. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5376. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5377. int i, err = 0;
  5378. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5379. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5380. tp->rx_refill = false;
  5381. for (i = 1; i <= tp->rxq_cnt; i++)
  5382. err |= tg3_rx_prodring_xfer(tp, dpr,
  5383. &tp->napi[i].prodring);
  5384. wmb();
  5385. if (std_prod_idx != dpr->rx_std_prod_idx)
  5386. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5387. dpr->rx_std_prod_idx);
  5388. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5389. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5390. dpr->rx_jmb_prod_idx);
  5391. mmiowb();
  5392. if (err)
  5393. tw32_f(HOSTCC_MODE, tp->coal_now);
  5394. }
  5395. return work_done;
  5396. }
  5397. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5398. {
  5399. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5400. schedule_work(&tp->reset_task);
  5401. }
  5402. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5403. {
  5404. cancel_work_sync(&tp->reset_task);
  5405. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5406. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5407. }
  5408. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5409. {
  5410. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5411. struct tg3 *tp = tnapi->tp;
  5412. int work_done = 0;
  5413. struct tg3_hw_status *sblk = tnapi->hw_status;
  5414. while (1) {
  5415. work_done = tg3_poll_work(tnapi, work_done, budget);
  5416. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5417. goto tx_recovery;
  5418. if (unlikely(work_done >= budget))
  5419. break;
  5420. /* tp->last_tag is used in tg3_int_reenable() below
  5421. * to tell the hw how much work has been processed,
  5422. * so we must read it before checking for more work.
  5423. */
  5424. tnapi->last_tag = sblk->status_tag;
  5425. tnapi->last_irq_tag = tnapi->last_tag;
  5426. rmb();
  5427. /* check for RX/TX work to do */
  5428. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5429. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5430. /* This test here is not race free, but will reduce
  5431. * the number of interrupts by looping again.
  5432. */
  5433. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5434. continue;
  5435. napi_complete(napi);
  5436. /* Reenable interrupts. */
  5437. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5438. /* This test here is synchronized by napi_schedule()
  5439. * and napi_complete() to close the race condition.
  5440. */
  5441. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5442. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5443. HOSTCC_MODE_ENABLE |
  5444. tnapi->coal_now);
  5445. }
  5446. mmiowb();
  5447. break;
  5448. }
  5449. }
  5450. return work_done;
  5451. tx_recovery:
  5452. /* work_done is guaranteed to be less than budget. */
  5453. napi_complete(napi);
  5454. tg3_reset_task_schedule(tp);
  5455. return work_done;
  5456. }
  5457. static void tg3_process_error(struct tg3 *tp)
  5458. {
  5459. u32 val;
  5460. bool real_error = false;
  5461. if (tg3_flag(tp, ERROR_PROCESSED))
  5462. return;
  5463. /* Check Flow Attention register */
  5464. val = tr32(HOSTCC_FLOW_ATTN);
  5465. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5466. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5467. real_error = true;
  5468. }
  5469. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5470. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5471. real_error = true;
  5472. }
  5473. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5474. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5475. real_error = true;
  5476. }
  5477. if (!real_error)
  5478. return;
  5479. tg3_dump_state(tp);
  5480. tg3_flag_set(tp, ERROR_PROCESSED);
  5481. tg3_reset_task_schedule(tp);
  5482. }
  5483. static int tg3_poll(struct napi_struct *napi, int budget)
  5484. {
  5485. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5486. struct tg3 *tp = tnapi->tp;
  5487. int work_done = 0;
  5488. struct tg3_hw_status *sblk = tnapi->hw_status;
  5489. while (1) {
  5490. if (sblk->status & SD_STATUS_ERROR)
  5491. tg3_process_error(tp);
  5492. tg3_poll_link(tp);
  5493. work_done = tg3_poll_work(tnapi, work_done, budget);
  5494. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5495. goto tx_recovery;
  5496. if (unlikely(work_done >= budget))
  5497. break;
  5498. if (tg3_flag(tp, TAGGED_STATUS)) {
  5499. /* tp->last_tag is used in tg3_int_reenable() below
  5500. * to tell the hw how much work has been processed,
  5501. * so we must read it before checking for more work.
  5502. */
  5503. tnapi->last_tag = sblk->status_tag;
  5504. tnapi->last_irq_tag = tnapi->last_tag;
  5505. rmb();
  5506. } else
  5507. sblk->status &= ~SD_STATUS_UPDATED;
  5508. if (likely(!tg3_has_work(tnapi))) {
  5509. napi_complete(napi);
  5510. tg3_int_reenable(tnapi);
  5511. break;
  5512. }
  5513. }
  5514. return work_done;
  5515. tx_recovery:
  5516. /* work_done is guaranteed to be less than budget. */
  5517. napi_complete(napi);
  5518. tg3_reset_task_schedule(tp);
  5519. return work_done;
  5520. }
  5521. static void tg3_napi_disable(struct tg3 *tp)
  5522. {
  5523. int i;
  5524. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5525. napi_disable(&tp->napi[i].napi);
  5526. }
  5527. static void tg3_napi_enable(struct tg3 *tp)
  5528. {
  5529. int i;
  5530. for (i = 0; i < tp->irq_cnt; i++)
  5531. napi_enable(&tp->napi[i].napi);
  5532. }
  5533. static void tg3_napi_init(struct tg3 *tp)
  5534. {
  5535. int i;
  5536. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5537. for (i = 1; i < tp->irq_cnt; i++)
  5538. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5539. }
  5540. static void tg3_napi_fini(struct tg3 *tp)
  5541. {
  5542. int i;
  5543. for (i = 0; i < tp->irq_cnt; i++)
  5544. netif_napi_del(&tp->napi[i].napi);
  5545. }
  5546. static inline void tg3_netif_stop(struct tg3 *tp)
  5547. {
  5548. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5549. tg3_napi_disable(tp);
  5550. netif_carrier_off(tp->dev);
  5551. netif_tx_disable(tp->dev);
  5552. }
  5553. /* tp->lock must be held */
  5554. static inline void tg3_netif_start(struct tg3 *tp)
  5555. {
  5556. tg3_ptp_resume(tp);
  5557. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5558. * appropriate so long as all callers are assured to
  5559. * have free tx slots (such as after tg3_init_hw)
  5560. */
  5561. netif_tx_wake_all_queues(tp->dev);
  5562. if (tp->link_up)
  5563. netif_carrier_on(tp->dev);
  5564. tg3_napi_enable(tp);
  5565. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5566. tg3_enable_ints(tp);
  5567. }
  5568. static void tg3_irq_quiesce(struct tg3 *tp)
  5569. {
  5570. int i;
  5571. BUG_ON(tp->irq_sync);
  5572. tp->irq_sync = 1;
  5573. smp_mb();
  5574. for (i = 0; i < tp->irq_cnt; i++)
  5575. synchronize_irq(tp->napi[i].irq_vec);
  5576. }
  5577. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5578. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5579. * with as well. Most of the time, this is not necessary except when
  5580. * shutting down the device.
  5581. */
  5582. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5583. {
  5584. spin_lock_bh(&tp->lock);
  5585. if (irq_sync)
  5586. tg3_irq_quiesce(tp);
  5587. }
  5588. static inline void tg3_full_unlock(struct tg3 *tp)
  5589. {
  5590. spin_unlock_bh(&tp->lock);
  5591. }
  5592. /* One-shot MSI handler - Chip automatically disables interrupt
  5593. * after sending MSI so driver doesn't have to do it.
  5594. */
  5595. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5596. {
  5597. struct tg3_napi *tnapi = dev_id;
  5598. struct tg3 *tp = tnapi->tp;
  5599. prefetch(tnapi->hw_status);
  5600. if (tnapi->rx_rcb)
  5601. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5602. if (likely(!tg3_irq_sync(tp)))
  5603. napi_schedule(&tnapi->napi);
  5604. return IRQ_HANDLED;
  5605. }
  5606. /* MSI ISR - No need to check for interrupt sharing and no need to
  5607. * flush status block and interrupt mailbox. PCI ordering rules
  5608. * guarantee that MSI will arrive after the status block.
  5609. */
  5610. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5611. {
  5612. struct tg3_napi *tnapi = dev_id;
  5613. struct tg3 *tp = tnapi->tp;
  5614. prefetch(tnapi->hw_status);
  5615. if (tnapi->rx_rcb)
  5616. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5617. /*
  5618. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5619. * chip-internal interrupt pending events.
  5620. * Writing non-zero to intr-mbox-0 additional tells the
  5621. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5622. * event coalescing.
  5623. */
  5624. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5625. if (likely(!tg3_irq_sync(tp)))
  5626. napi_schedule(&tnapi->napi);
  5627. return IRQ_RETVAL(1);
  5628. }
  5629. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5630. {
  5631. struct tg3_napi *tnapi = dev_id;
  5632. struct tg3 *tp = tnapi->tp;
  5633. struct tg3_hw_status *sblk = tnapi->hw_status;
  5634. unsigned int handled = 1;
  5635. /* In INTx mode, it is possible for the interrupt to arrive at
  5636. * the CPU before the status block posted prior to the interrupt.
  5637. * Reading the PCI State register will confirm whether the
  5638. * interrupt is ours and will flush the status block.
  5639. */
  5640. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5641. if (tg3_flag(tp, CHIP_RESETTING) ||
  5642. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5643. handled = 0;
  5644. goto out;
  5645. }
  5646. }
  5647. /*
  5648. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5649. * chip-internal interrupt pending events.
  5650. * Writing non-zero to intr-mbox-0 additional tells the
  5651. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5652. * event coalescing.
  5653. *
  5654. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5655. * spurious interrupts. The flush impacts performance but
  5656. * excessive spurious interrupts can be worse in some cases.
  5657. */
  5658. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5659. if (tg3_irq_sync(tp))
  5660. goto out;
  5661. sblk->status &= ~SD_STATUS_UPDATED;
  5662. if (likely(tg3_has_work(tnapi))) {
  5663. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5664. napi_schedule(&tnapi->napi);
  5665. } else {
  5666. /* No work, shared interrupt perhaps? re-enable
  5667. * interrupts, and flush that PCI write
  5668. */
  5669. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5670. 0x00000000);
  5671. }
  5672. out:
  5673. return IRQ_RETVAL(handled);
  5674. }
  5675. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5676. {
  5677. struct tg3_napi *tnapi = dev_id;
  5678. struct tg3 *tp = tnapi->tp;
  5679. struct tg3_hw_status *sblk = tnapi->hw_status;
  5680. unsigned int handled = 1;
  5681. /* In INTx mode, it is possible for the interrupt to arrive at
  5682. * the CPU before the status block posted prior to the interrupt.
  5683. * Reading the PCI State register will confirm whether the
  5684. * interrupt is ours and will flush the status block.
  5685. */
  5686. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5687. if (tg3_flag(tp, CHIP_RESETTING) ||
  5688. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5689. handled = 0;
  5690. goto out;
  5691. }
  5692. }
  5693. /*
  5694. * writing any value to intr-mbox-0 clears PCI INTA# and
  5695. * chip-internal interrupt pending events.
  5696. * writing non-zero to intr-mbox-0 additional tells the
  5697. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5698. * event coalescing.
  5699. *
  5700. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5701. * spurious interrupts. The flush impacts performance but
  5702. * excessive spurious interrupts can be worse in some cases.
  5703. */
  5704. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5705. /*
  5706. * In a shared interrupt configuration, sometimes other devices'
  5707. * interrupts will scream. We record the current status tag here
  5708. * so that the above check can report that the screaming interrupts
  5709. * are unhandled. Eventually they will be silenced.
  5710. */
  5711. tnapi->last_irq_tag = sblk->status_tag;
  5712. if (tg3_irq_sync(tp))
  5713. goto out;
  5714. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5715. napi_schedule(&tnapi->napi);
  5716. out:
  5717. return IRQ_RETVAL(handled);
  5718. }
  5719. /* ISR for interrupt test */
  5720. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5721. {
  5722. struct tg3_napi *tnapi = dev_id;
  5723. struct tg3 *tp = tnapi->tp;
  5724. struct tg3_hw_status *sblk = tnapi->hw_status;
  5725. if ((sblk->status & SD_STATUS_UPDATED) ||
  5726. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5727. tg3_disable_ints(tp);
  5728. return IRQ_RETVAL(1);
  5729. }
  5730. return IRQ_RETVAL(0);
  5731. }
  5732. #ifdef CONFIG_NET_POLL_CONTROLLER
  5733. static void tg3_poll_controller(struct net_device *dev)
  5734. {
  5735. int i;
  5736. struct tg3 *tp = netdev_priv(dev);
  5737. for (i = 0; i < tp->irq_cnt; i++)
  5738. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5739. }
  5740. #endif
  5741. static void tg3_tx_timeout(struct net_device *dev)
  5742. {
  5743. struct tg3 *tp = netdev_priv(dev);
  5744. if (netif_msg_tx_err(tp)) {
  5745. netdev_err(dev, "transmit timed out, resetting\n");
  5746. tg3_dump_state(tp);
  5747. }
  5748. tg3_reset_task_schedule(tp);
  5749. }
  5750. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5751. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5752. {
  5753. u32 base = (u32) mapping & 0xffffffff;
  5754. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5755. }
  5756. /* Test for DMA addresses > 40-bit */
  5757. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5758. int len)
  5759. {
  5760. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5761. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5762. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5763. return 0;
  5764. #else
  5765. return 0;
  5766. #endif
  5767. }
  5768. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5769. dma_addr_t mapping, u32 len, u32 flags,
  5770. u32 mss, u32 vlan)
  5771. {
  5772. txbd->addr_hi = ((u64) mapping >> 32);
  5773. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5774. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5775. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5776. }
  5777. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5778. dma_addr_t map, u32 len, u32 flags,
  5779. u32 mss, u32 vlan)
  5780. {
  5781. struct tg3 *tp = tnapi->tp;
  5782. bool hwbug = false;
  5783. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5784. hwbug = true;
  5785. if (tg3_4g_overflow_test(map, len))
  5786. hwbug = true;
  5787. if (tg3_40bit_overflow_test(tp, map, len))
  5788. hwbug = true;
  5789. if (tp->dma_limit) {
  5790. u32 prvidx = *entry;
  5791. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5792. while (len > tp->dma_limit && *budget) {
  5793. u32 frag_len = tp->dma_limit;
  5794. len -= tp->dma_limit;
  5795. /* Avoid the 8byte DMA problem */
  5796. if (len <= 8) {
  5797. len += tp->dma_limit / 2;
  5798. frag_len = tp->dma_limit / 2;
  5799. }
  5800. tnapi->tx_buffers[*entry].fragmented = true;
  5801. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5802. frag_len, tmp_flag, mss, vlan);
  5803. *budget -= 1;
  5804. prvidx = *entry;
  5805. *entry = NEXT_TX(*entry);
  5806. map += frag_len;
  5807. }
  5808. if (len) {
  5809. if (*budget) {
  5810. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5811. len, flags, mss, vlan);
  5812. *budget -= 1;
  5813. *entry = NEXT_TX(*entry);
  5814. } else {
  5815. hwbug = true;
  5816. tnapi->tx_buffers[prvidx].fragmented = false;
  5817. }
  5818. }
  5819. } else {
  5820. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5821. len, flags, mss, vlan);
  5822. *entry = NEXT_TX(*entry);
  5823. }
  5824. return hwbug;
  5825. }
  5826. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5827. {
  5828. int i;
  5829. struct sk_buff *skb;
  5830. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5831. skb = txb->skb;
  5832. txb->skb = NULL;
  5833. pci_unmap_single(tnapi->tp->pdev,
  5834. dma_unmap_addr(txb, mapping),
  5835. skb_headlen(skb),
  5836. PCI_DMA_TODEVICE);
  5837. while (txb->fragmented) {
  5838. txb->fragmented = false;
  5839. entry = NEXT_TX(entry);
  5840. txb = &tnapi->tx_buffers[entry];
  5841. }
  5842. for (i = 0; i <= last; i++) {
  5843. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5844. entry = NEXT_TX(entry);
  5845. txb = &tnapi->tx_buffers[entry];
  5846. pci_unmap_page(tnapi->tp->pdev,
  5847. dma_unmap_addr(txb, mapping),
  5848. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5849. while (txb->fragmented) {
  5850. txb->fragmented = false;
  5851. entry = NEXT_TX(entry);
  5852. txb = &tnapi->tx_buffers[entry];
  5853. }
  5854. }
  5855. }
  5856. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5857. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5858. struct sk_buff **pskb,
  5859. u32 *entry, u32 *budget,
  5860. u32 base_flags, u32 mss, u32 vlan)
  5861. {
  5862. struct tg3 *tp = tnapi->tp;
  5863. struct sk_buff *new_skb, *skb = *pskb;
  5864. dma_addr_t new_addr = 0;
  5865. int ret = 0;
  5866. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5867. new_skb = skb_copy(skb, GFP_ATOMIC);
  5868. else {
  5869. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5870. new_skb = skb_copy_expand(skb,
  5871. skb_headroom(skb) + more_headroom,
  5872. skb_tailroom(skb), GFP_ATOMIC);
  5873. }
  5874. if (!new_skb) {
  5875. ret = -1;
  5876. } else {
  5877. /* New SKB is guaranteed to be linear. */
  5878. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5879. PCI_DMA_TODEVICE);
  5880. /* Make sure the mapping succeeded */
  5881. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5882. dev_kfree_skb(new_skb);
  5883. ret = -1;
  5884. } else {
  5885. u32 save_entry = *entry;
  5886. base_flags |= TXD_FLAG_END;
  5887. tnapi->tx_buffers[*entry].skb = new_skb;
  5888. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5889. mapping, new_addr);
  5890. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5891. new_skb->len, base_flags,
  5892. mss, vlan)) {
  5893. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5894. dev_kfree_skb(new_skb);
  5895. ret = -1;
  5896. }
  5897. }
  5898. }
  5899. dev_kfree_skb(skb);
  5900. *pskb = new_skb;
  5901. return ret;
  5902. }
  5903. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5904. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5905. * TSO header is greater than 80 bytes.
  5906. */
  5907. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5908. {
  5909. struct sk_buff *segs, *nskb;
  5910. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5911. /* Estimate the number of fragments in the worst case */
  5912. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5913. netif_stop_queue(tp->dev);
  5914. /* netif_tx_stop_queue() must be done before checking
  5915. * checking tx index in tg3_tx_avail() below, because in
  5916. * tg3_tx(), we update tx index before checking for
  5917. * netif_tx_queue_stopped().
  5918. */
  5919. smp_mb();
  5920. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5921. return NETDEV_TX_BUSY;
  5922. netif_wake_queue(tp->dev);
  5923. }
  5924. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5925. if (IS_ERR(segs))
  5926. goto tg3_tso_bug_end;
  5927. do {
  5928. nskb = segs;
  5929. segs = segs->next;
  5930. nskb->next = NULL;
  5931. tg3_start_xmit(nskb, tp->dev);
  5932. } while (segs);
  5933. tg3_tso_bug_end:
  5934. dev_kfree_skb(skb);
  5935. return NETDEV_TX_OK;
  5936. }
  5937. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5938. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5939. */
  5940. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5941. {
  5942. struct tg3 *tp = netdev_priv(dev);
  5943. u32 len, entry, base_flags, mss, vlan = 0;
  5944. u32 budget;
  5945. int i = -1, would_hit_hwbug;
  5946. dma_addr_t mapping;
  5947. struct tg3_napi *tnapi;
  5948. struct netdev_queue *txq;
  5949. unsigned int last;
  5950. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5951. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5952. if (tg3_flag(tp, ENABLE_TSS))
  5953. tnapi++;
  5954. budget = tg3_tx_avail(tnapi);
  5955. /* We are running in BH disabled context with netif_tx_lock
  5956. * and TX reclaim runs via tp->napi.poll inside of a software
  5957. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5958. * no IRQ context deadlocks to worry about either. Rejoice!
  5959. */
  5960. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5961. if (!netif_tx_queue_stopped(txq)) {
  5962. netif_tx_stop_queue(txq);
  5963. /* This is a hard error, log it. */
  5964. netdev_err(dev,
  5965. "BUG! Tx Ring full when queue awake!\n");
  5966. }
  5967. return NETDEV_TX_BUSY;
  5968. }
  5969. entry = tnapi->tx_prod;
  5970. base_flags = 0;
  5971. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5972. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5973. mss = skb_shinfo(skb)->gso_size;
  5974. if (mss) {
  5975. struct iphdr *iph;
  5976. u32 tcp_opt_len, hdr_len;
  5977. if (skb_header_cloned(skb) &&
  5978. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5979. goto drop;
  5980. iph = ip_hdr(skb);
  5981. tcp_opt_len = tcp_optlen(skb);
  5982. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5983. if (!skb_is_gso_v6(skb)) {
  5984. iph->check = 0;
  5985. iph->tot_len = htons(mss + hdr_len);
  5986. }
  5987. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5988. tg3_flag(tp, TSO_BUG))
  5989. return tg3_tso_bug(tp, skb);
  5990. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5991. TXD_FLAG_CPU_POST_DMA);
  5992. if (tg3_flag(tp, HW_TSO_1) ||
  5993. tg3_flag(tp, HW_TSO_2) ||
  5994. tg3_flag(tp, HW_TSO_3)) {
  5995. tcp_hdr(skb)->check = 0;
  5996. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5997. } else
  5998. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5999. iph->daddr, 0,
  6000. IPPROTO_TCP,
  6001. 0);
  6002. if (tg3_flag(tp, HW_TSO_3)) {
  6003. mss |= (hdr_len & 0xc) << 12;
  6004. if (hdr_len & 0x10)
  6005. base_flags |= 0x00000010;
  6006. base_flags |= (hdr_len & 0x3e0) << 5;
  6007. } else if (tg3_flag(tp, HW_TSO_2))
  6008. mss |= hdr_len << 9;
  6009. else if (tg3_flag(tp, HW_TSO_1) ||
  6010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6011. if (tcp_opt_len || iph->ihl > 5) {
  6012. int tsflags;
  6013. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6014. mss |= (tsflags << 11);
  6015. }
  6016. } else {
  6017. if (tcp_opt_len || iph->ihl > 5) {
  6018. int tsflags;
  6019. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6020. base_flags |= tsflags << 12;
  6021. }
  6022. }
  6023. }
  6024. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6025. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6026. base_flags |= TXD_FLAG_JMB_PKT;
  6027. if (vlan_tx_tag_present(skb)) {
  6028. base_flags |= TXD_FLAG_VLAN;
  6029. vlan = vlan_tx_tag_get(skb);
  6030. }
  6031. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6032. tg3_flag(tp, TX_TSTAMP_EN)) {
  6033. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6034. base_flags |= TXD_FLAG_HWTSTAMP;
  6035. }
  6036. len = skb_headlen(skb);
  6037. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6038. if (pci_dma_mapping_error(tp->pdev, mapping))
  6039. goto drop;
  6040. tnapi->tx_buffers[entry].skb = skb;
  6041. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6042. would_hit_hwbug = 0;
  6043. if (tg3_flag(tp, 5701_DMA_BUG))
  6044. would_hit_hwbug = 1;
  6045. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6046. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6047. mss, vlan)) {
  6048. would_hit_hwbug = 1;
  6049. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6050. u32 tmp_mss = mss;
  6051. if (!tg3_flag(tp, HW_TSO_1) &&
  6052. !tg3_flag(tp, HW_TSO_2) &&
  6053. !tg3_flag(tp, HW_TSO_3))
  6054. tmp_mss = 0;
  6055. /* Now loop through additional data
  6056. * fragments, and queue them.
  6057. */
  6058. last = skb_shinfo(skb)->nr_frags - 1;
  6059. for (i = 0; i <= last; i++) {
  6060. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6061. len = skb_frag_size(frag);
  6062. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6063. len, DMA_TO_DEVICE);
  6064. tnapi->tx_buffers[entry].skb = NULL;
  6065. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6066. mapping);
  6067. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6068. goto dma_error;
  6069. if (!budget ||
  6070. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6071. len, base_flags |
  6072. ((i == last) ? TXD_FLAG_END : 0),
  6073. tmp_mss, vlan)) {
  6074. would_hit_hwbug = 1;
  6075. break;
  6076. }
  6077. }
  6078. }
  6079. if (would_hit_hwbug) {
  6080. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6081. /* If the workaround fails due to memory/mapping
  6082. * failure, silently drop this packet.
  6083. */
  6084. entry = tnapi->tx_prod;
  6085. budget = tg3_tx_avail(tnapi);
  6086. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6087. base_flags, mss, vlan))
  6088. goto drop_nofree;
  6089. }
  6090. skb_tx_timestamp(skb);
  6091. netdev_tx_sent_queue(txq, skb->len);
  6092. /* Sync BD data before updating mailbox */
  6093. wmb();
  6094. /* Packets are ready, update Tx producer idx local and on card. */
  6095. tw32_tx_mbox(tnapi->prodmbox, entry);
  6096. tnapi->tx_prod = entry;
  6097. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6098. netif_tx_stop_queue(txq);
  6099. /* netif_tx_stop_queue() must be done before checking
  6100. * checking tx index in tg3_tx_avail() below, because in
  6101. * tg3_tx(), we update tx index before checking for
  6102. * netif_tx_queue_stopped().
  6103. */
  6104. smp_mb();
  6105. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6106. netif_tx_wake_queue(txq);
  6107. }
  6108. mmiowb();
  6109. return NETDEV_TX_OK;
  6110. dma_error:
  6111. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6112. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6113. drop:
  6114. dev_kfree_skb(skb);
  6115. drop_nofree:
  6116. tp->tx_dropped++;
  6117. return NETDEV_TX_OK;
  6118. }
  6119. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6120. {
  6121. if (enable) {
  6122. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6123. MAC_MODE_PORT_MODE_MASK);
  6124. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6125. if (!tg3_flag(tp, 5705_PLUS))
  6126. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6127. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6128. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6129. else
  6130. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6131. } else {
  6132. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6133. if (tg3_flag(tp, 5705_PLUS) ||
  6134. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6136. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6137. }
  6138. tw32(MAC_MODE, tp->mac_mode);
  6139. udelay(40);
  6140. }
  6141. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6142. {
  6143. u32 val, bmcr, mac_mode, ptest = 0;
  6144. tg3_phy_toggle_apd(tp, false);
  6145. tg3_phy_toggle_automdix(tp, 0);
  6146. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6147. return -EIO;
  6148. bmcr = BMCR_FULLDPLX;
  6149. switch (speed) {
  6150. case SPEED_10:
  6151. break;
  6152. case SPEED_100:
  6153. bmcr |= BMCR_SPEED100;
  6154. break;
  6155. case SPEED_1000:
  6156. default:
  6157. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6158. speed = SPEED_100;
  6159. bmcr |= BMCR_SPEED100;
  6160. } else {
  6161. speed = SPEED_1000;
  6162. bmcr |= BMCR_SPEED1000;
  6163. }
  6164. }
  6165. if (extlpbk) {
  6166. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6167. tg3_readphy(tp, MII_CTRL1000, &val);
  6168. val |= CTL1000_AS_MASTER |
  6169. CTL1000_ENABLE_MASTER;
  6170. tg3_writephy(tp, MII_CTRL1000, val);
  6171. } else {
  6172. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6173. MII_TG3_FET_PTEST_TRIM_2;
  6174. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6175. }
  6176. } else
  6177. bmcr |= BMCR_LOOPBACK;
  6178. tg3_writephy(tp, MII_BMCR, bmcr);
  6179. /* The write needs to be flushed for the FETs */
  6180. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6181. tg3_readphy(tp, MII_BMCR, &bmcr);
  6182. udelay(40);
  6183. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6184. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6185. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6186. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6187. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6188. /* The write needs to be flushed for the AC131 */
  6189. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6190. }
  6191. /* Reset to prevent losing 1st rx packet intermittently */
  6192. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6193. tg3_flag(tp, 5780_CLASS)) {
  6194. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6195. udelay(10);
  6196. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6197. }
  6198. mac_mode = tp->mac_mode &
  6199. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6200. if (speed == SPEED_1000)
  6201. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6202. else
  6203. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6205. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6206. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6207. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6208. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6209. mac_mode |= MAC_MODE_LINK_POLARITY;
  6210. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6211. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6212. }
  6213. tw32(MAC_MODE, mac_mode);
  6214. udelay(40);
  6215. return 0;
  6216. }
  6217. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6218. {
  6219. struct tg3 *tp = netdev_priv(dev);
  6220. if (features & NETIF_F_LOOPBACK) {
  6221. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6222. return;
  6223. spin_lock_bh(&tp->lock);
  6224. tg3_mac_loopback(tp, true);
  6225. netif_carrier_on(tp->dev);
  6226. spin_unlock_bh(&tp->lock);
  6227. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6228. } else {
  6229. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6230. return;
  6231. spin_lock_bh(&tp->lock);
  6232. tg3_mac_loopback(tp, false);
  6233. /* Force link status check */
  6234. tg3_setup_phy(tp, 1);
  6235. spin_unlock_bh(&tp->lock);
  6236. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6237. }
  6238. }
  6239. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6240. netdev_features_t features)
  6241. {
  6242. struct tg3 *tp = netdev_priv(dev);
  6243. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6244. features &= ~NETIF_F_ALL_TSO;
  6245. return features;
  6246. }
  6247. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6248. {
  6249. netdev_features_t changed = dev->features ^ features;
  6250. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6251. tg3_set_loopback(dev, features);
  6252. return 0;
  6253. }
  6254. static void tg3_rx_prodring_free(struct tg3 *tp,
  6255. struct tg3_rx_prodring_set *tpr)
  6256. {
  6257. int i;
  6258. if (tpr != &tp->napi[0].prodring) {
  6259. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6260. i = (i + 1) & tp->rx_std_ring_mask)
  6261. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6262. tp->rx_pkt_map_sz);
  6263. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6264. for (i = tpr->rx_jmb_cons_idx;
  6265. i != tpr->rx_jmb_prod_idx;
  6266. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6267. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6268. TG3_RX_JMB_MAP_SZ);
  6269. }
  6270. }
  6271. return;
  6272. }
  6273. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6274. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6275. tp->rx_pkt_map_sz);
  6276. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6277. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6278. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6279. TG3_RX_JMB_MAP_SZ);
  6280. }
  6281. }
  6282. /* Initialize rx rings for packet processing.
  6283. *
  6284. * The chip has been shut down and the driver detached from
  6285. * the networking, so no interrupts or new tx packets will
  6286. * end up in the driver. tp->{tx,}lock are held and thus
  6287. * we may not sleep.
  6288. */
  6289. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6290. struct tg3_rx_prodring_set *tpr)
  6291. {
  6292. u32 i, rx_pkt_dma_sz;
  6293. tpr->rx_std_cons_idx = 0;
  6294. tpr->rx_std_prod_idx = 0;
  6295. tpr->rx_jmb_cons_idx = 0;
  6296. tpr->rx_jmb_prod_idx = 0;
  6297. if (tpr != &tp->napi[0].prodring) {
  6298. memset(&tpr->rx_std_buffers[0], 0,
  6299. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6300. if (tpr->rx_jmb_buffers)
  6301. memset(&tpr->rx_jmb_buffers[0], 0,
  6302. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6303. goto done;
  6304. }
  6305. /* Zero out all descriptors. */
  6306. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6307. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6308. if (tg3_flag(tp, 5780_CLASS) &&
  6309. tp->dev->mtu > ETH_DATA_LEN)
  6310. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6311. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6312. /* Initialize invariants of the rings, we only set this
  6313. * stuff once. This works because the card does not
  6314. * write into the rx buffer posting rings.
  6315. */
  6316. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6317. struct tg3_rx_buffer_desc *rxd;
  6318. rxd = &tpr->rx_std[i];
  6319. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6320. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6321. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6322. (i << RXD_OPAQUE_INDEX_SHIFT));
  6323. }
  6324. /* Now allocate fresh SKBs for each rx ring. */
  6325. for (i = 0; i < tp->rx_pending; i++) {
  6326. unsigned int frag_size;
  6327. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6328. &frag_size) < 0) {
  6329. netdev_warn(tp->dev,
  6330. "Using a smaller RX standard ring. Only "
  6331. "%d out of %d buffers were allocated "
  6332. "successfully\n", i, tp->rx_pending);
  6333. if (i == 0)
  6334. goto initfail;
  6335. tp->rx_pending = i;
  6336. break;
  6337. }
  6338. }
  6339. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6340. goto done;
  6341. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6342. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6343. goto done;
  6344. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6345. struct tg3_rx_buffer_desc *rxd;
  6346. rxd = &tpr->rx_jmb[i].std;
  6347. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6348. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6349. RXD_FLAG_JUMBO;
  6350. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6351. (i << RXD_OPAQUE_INDEX_SHIFT));
  6352. }
  6353. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6354. unsigned int frag_size;
  6355. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6356. &frag_size) < 0) {
  6357. netdev_warn(tp->dev,
  6358. "Using a smaller RX jumbo ring. Only %d "
  6359. "out of %d buffers were allocated "
  6360. "successfully\n", i, tp->rx_jumbo_pending);
  6361. if (i == 0)
  6362. goto initfail;
  6363. tp->rx_jumbo_pending = i;
  6364. break;
  6365. }
  6366. }
  6367. done:
  6368. return 0;
  6369. initfail:
  6370. tg3_rx_prodring_free(tp, tpr);
  6371. return -ENOMEM;
  6372. }
  6373. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6374. struct tg3_rx_prodring_set *tpr)
  6375. {
  6376. kfree(tpr->rx_std_buffers);
  6377. tpr->rx_std_buffers = NULL;
  6378. kfree(tpr->rx_jmb_buffers);
  6379. tpr->rx_jmb_buffers = NULL;
  6380. if (tpr->rx_std) {
  6381. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6382. tpr->rx_std, tpr->rx_std_mapping);
  6383. tpr->rx_std = NULL;
  6384. }
  6385. if (tpr->rx_jmb) {
  6386. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6387. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6388. tpr->rx_jmb = NULL;
  6389. }
  6390. }
  6391. static int tg3_rx_prodring_init(struct tg3 *tp,
  6392. struct tg3_rx_prodring_set *tpr)
  6393. {
  6394. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6395. GFP_KERNEL);
  6396. if (!tpr->rx_std_buffers)
  6397. return -ENOMEM;
  6398. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6399. TG3_RX_STD_RING_BYTES(tp),
  6400. &tpr->rx_std_mapping,
  6401. GFP_KERNEL);
  6402. if (!tpr->rx_std)
  6403. goto err_out;
  6404. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6405. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6406. GFP_KERNEL);
  6407. if (!tpr->rx_jmb_buffers)
  6408. goto err_out;
  6409. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6410. TG3_RX_JMB_RING_BYTES(tp),
  6411. &tpr->rx_jmb_mapping,
  6412. GFP_KERNEL);
  6413. if (!tpr->rx_jmb)
  6414. goto err_out;
  6415. }
  6416. return 0;
  6417. err_out:
  6418. tg3_rx_prodring_fini(tp, tpr);
  6419. return -ENOMEM;
  6420. }
  6421. /* Free up pending packets in all rx/tx rings.
  6422. *
  6423. * The chip has been shut down and the driver detached from
  6424. * the networking, so no interrupts or new tx packets will
  6425. * end up in the driver. tp->{tx,}lock is not held and we are not
  6426. * in an interrupt context and thus may sleep.
  6427. */
  6428. static void tg3_free_rings(struct tg3 *tp)
  6429. {
  6430. int i, j;
  6431. for (j = 0; j < tp->irq_cnt; j++) {
  6432. struct tg3_napi *tnapi = &tp->napi[j];
  6433. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6434. if (!tnapi->tx_buffers)
  6435. continue;
  6436. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6437. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6438. if (!skb)
  6439. continue;
  6440. tg3_tx_skb_unmap(tnapi, i,
  6441. skb_shinfo(skb)->nr_frags - 1);
  6442. dev_kfree_skb_any(skb);
  6443. }
  6444. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6445. }
  6446. }
  6447. /* Initialize tx/rx rings for packet processing.
  6448. *
  6449. * The chip has been shut down and the driver detached from
  6450. * the networking, so no interrupts or new tx packets will
  6451. * end up in the driver. tp->{tx,}lock are held and thus
  6452. * we may not sleep.
  6453. */
  6454. static int tg3_init_rings(struct tg3 *tp)
  6455. {
  6456. int i;
  6457. /* Free up all the SKBs. */
  6458. tg3_free_rings(tp);
  6459. for (i = 0; i < tp->irq_cnt; i++) {
  6460. struct tg3_napi *tnapi = &tp->napi[i];
  6461. tnapi->last_tag = 0;
  6462. tnapi->last_irq_tag = 0;
  6463. tnapi->hw_status->status = 0;
  6464. tnapi->hw_status->status_tag = 0;
  6465. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6466. tnapi->tx_prod = 0;
  6467. tnapi->tx_cons = 0;
  6468. if (tnapi->tx_ring)
  6469. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6470. tnapi->rx_rcb_ptr = 0;
  6471. if (tnapi->rx_rcb)
  6472. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6473. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6474. tg3_free_rings(tp);
  6475. return -ENOMEM;
  6476. }
  6477. }
  6478. return 0;
  6479. }
  6480. static void tg3_mem_tx_release(struct tg3 *tp)
  6481. {
  6482. int i;
  6483. for (i = 0; i < tp->irq_max; i++) {
  6484. struct tg3_napi *tnapi = &tp->napi[i];
  6485. if (tnapi->tx_ring) {
  6486. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6487. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6488. tnapi->tx_ring = NULL;
  6489. }
  6490. kfree(tnapi->tx_buffers);
  6491. tnapi->tx_buffers = NULL;
  6492. }
  6493. }
  6494. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6495. {
  6496. int i;
  6497. struct tg3_napi *tnapi = &tp->napi[0];
  6498. /* If multivector TSS is enabled, vector 0 does not handle
  6499. * tx interrupts. Don't allocate any resources for it.
  6500. */
  6501. if (tg3_flag(tp, ENABLE_TSS))
  6502. tnapi++;
  6503. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6504. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6505. TG3_TX_RING_SIZE, GFP_KERNEL);
  6506. if (!tnapi->tx_buffers)
  6507. goto err_out;
  6508. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6509. TG3_TX_RING_BYTES,
  6510. &tnapi->tx_desc_mapping,
  6511. GFP_KERNEL);
  6512. if (!tnapi->tx_ring)
  6513. goto err_out;
  6514. }
  6515. return 0;
  6516. err_out:
  6517. tg3_mem_tx_release(tp);
  6518. return -ENOMEM;
  6519. }
  6520. static void tg3_mem_rx_release(struct tg3 *tp)
  6521. {
  6522. int i;
  6523. for (i = 0; i < tp->irq_max; i++) {
  6524. struct tg3_napi *tnapi = &tp->napi[i];
  6525. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6526. if (!tnapi->rx_rcb)
  6527. continue;
  6528. dma_free_coherent(&tp->pdev->dev,
  6529. TG3_RX_RCB_RING_BYTES(tp),
  6530. tnapi->rx_rcb,
  6531. tnapi->rx_rcb_mapping);
  6532. tnapi->rx_rcb = NULL;
  6533. }
  6534. }
  6535. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6536. {
  6537. unsigned int i, limit;
  6538. limit = tp->rxq_cnt;
  6539. /* If RSS is enabled, we need a (dummy) producer ring
  6540. * set on vector zero. This is the true hw prodring.
  6541. */
  6542. if (tg3_flag(tp, ENABLE_RSS))
  6543. limit++;
  6544. for (i = 0; i < limit; i++) {
  6545. struct tg3_napi *tnapi = &tp->napi[i];
  6546. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6547. goto err_out;
  6548. /* If multivector RSS is enabled, vector 0
  6549. * does not handle rx or tx interrupts.
  6550. * Don't allocate any resources for it.
  6551. */
  6552. if (!i && tg3_flag(tp, ENABLE_RSS))
  6553. continue;
  6554. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6555. TG3_RX_RCB_RING_BYTES(tp),
  6556. &tnapi->rx_rcb_mapping,
  6557. GFP_KERNEL);
  6558. if (!tnapi->rx_rcb)
  6559. goto err_out;
  6560. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6561. }
  6562. return 0;
  6563. err_out:
  6564. tg3_mem_rx_release(tp);
  6565. return -ENOMEM;
  6566. }
  6567. /*
  6568. * Must not be invoked with interrupt sources disabled and
  6569. * the hardware shutdown down.
  6570. */
  6571. static void tg3_free_consistent(struct tg3 *tp)
  6572. {
  6573. int i;
  6574. for (i = 0; i < tp->irq_cnt; i++) {
  6575. struct tg3_napi *tnapi = &tp->napi[i];
  6576. if (tnapi->hw_status) {
  6577. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6578. tnapi->hw_status,
  6579. tnapi->status_mapping);
  6580. tnapi->hw_status = NULL;
  6581. }
  6582. }
  6583. tg3_mem_rx_release(tp);
  6584. tg3_mem_tx_release(tp);
  6585. if (tp->hw_stats) {
  6586. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6587. tp->hw_stats, tp->stats_mapping);
  6588. tp->hw_stats = NULL;
  6589. }
  6590. }
  6591. /*
  6592. * Must not be invoked with interrupt sources disabled and
  6593. * the hardware shutdown down. Can sleep.
  6594. */
  6595. static int tg3_alloc_consistent(struct tg3 *tp)
  6596. {
  6597. int i;
  6598. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6599. sizeof(struct tg3_hw_stats),
  6600. &tp->stats_mapping,
  6601. GFP_KERNEL);
  6602. if (!tp->hw_stats)
  6603. goto err_out;
  6604. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6605. for (i = 0; i < tp->irq_cnt; i++) {
  6606. struct tg3_napi *tnapi = &tp->napi[i];
  6607. struct tg3_hw_status *sblk;
  6608. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6609. TG3_HW_STATUS_SIZE,
  6610. &tnapi->status_mapping,
  6611. GFP_KERNEL);
  6612. if (!tnapi->hw_status)
  6613. goto err_out;
  6614. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6615. sblk = tnapi->hw_status;
  6616. if (tg3_flag(tp, ENABLE_RSS)) {
  6617. u16 *prodptr = NULL;
  6618. /*
  6619. * When RSS is enabled, the status block format changes
  6620. * slightly. The "rx_jumbo_consumer", "reserved",
  6621. * and "rx_mini_consumer" members get mapped to the
  6622. * other three rx return ring producer indexes.
  6623. */
  6624. switch (i) {
  6625. case 1:
  6626. prodptr = &sblk->idx[0].rx_producer;
  6627. break;
  6628. case 2:
  6629. prodptr = &sblk->rx_jumbo_consumer;
  6630. break;
  6631. case 3:
  6632. prodptr = &sblk->reserved;
  6633. break;
  6634. case 4:
  6635. prodptr = &sblk->rx_mini_consumer;
  6636. break;
  6637. }
  6638. tnapi->rx_rcb_prod_idx = prodptr;
  6639. } else {
  6640. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6641. }
  6642. }
  6643. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6644. goto err_out;
  6645. return 0;
  6646. err_out:
  6647. tg3_free_consistent(tp);
  6648. return -ENOMEM;
  6649. }
  6650. #define MAX_WAIT_CNT 1000
  6651. /* To stop a block, clear the enable bit and poll till it
  6652. * clears. tp->lock is held.
  6653. */
  6654. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6655. {
  6656. unsigned int i;
  6657. u32 val;
  6658. if (tg3_flag(tp, 5705_PLUS)) {
  6659. switch (ofs) {
  6660. case RCVLSC_MODE:
  6661. case DMAC_MODE:
  6662. case MBFREE_MODE:
  6663. case BUFMGR_MODE:
  6664. case MEMARB_MODE:
  6665. /* We can't enable/disable these bits of the
  6666. * 5705/5750, just say success.
  6667. */
  6668. return 0;
  6669. default:
  6670. break;
  6671. }
  6672. }
  6673. val = tr32(ofs);
  6674. val &= ~enable_bit;
  6675. tw32_f(ofs, val);
  6676. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6677. udelay(100);
  6678. val = tr32(ofs);
  6679. if ((val & enable_bit) == 0)
  6680. break;
  6681. }
  6682. if (i == MAX_WAIT_CNT && !silent) {
  6683. dev_err(&tp->pdev->dev,
  6684. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6685. ofs, enable_bit);
  6686. return -ENODEV;
  6687. }
  6688. return 0;
  6689. }
  6690. /* tp->lock is held. */
  6691. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6692. {
  6693. int i, err;
  6694. tg3_disable_ints(tp);
  6695. tp->rx_mode &= ~RX_MODE_ENABLE;
  6696. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6697. udelay(10);
  6698. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6699. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6700. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6701. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6702. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6703. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6704. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6705. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6706. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6707. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6708. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6709. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6710. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6711. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6712. tw32_f(MAC_MODE, tp->mac_mode);
  6713. udelay(40);
  6714. tp->tx_mode &= ~TX_MODE_ENABLE;
  6715. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6716. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6717. udelay(100);
  6718. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6719. break;
  6720. }
  6721. if (i >= MAX_WAIT_CNT) {
  6722. dev_err(&tp->pdev->dev,
  6723. "%s timed out, TX_MODE_ENABLE will not clear "
  6724. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6725. err |= -ENODEV;
  6726. }
  6727. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6728. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6729. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6730. tw32(FTQ_RESET, 0xffffffff);
  6731. tw32(FTQ_RESET, 0x00000000);
  6732. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6733. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6734. for (i = 0; i < tp->irq_cnt; i++) {
  6735. struct tg3_napi *tnapi = &tp->napi[i];
  6736. if (tnapi->hw_status)
  6737. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6738. }
  6739. return err;
  6740. }
  6741. /* Save PCI command register before chip reset */
  6742. static void tg3_save_pci_state(struct tg3 *tp)
  6743. {
  6744. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6745. }
  6746. /* Restore PCI state after chip reset */
  6747. static void tg3_restore_pci_state(struct tg3 *tp)
  6748. {
  6749. u32 val;
  6750. /* Re-enable indirect register accesses. */
  6751. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6752. tp->misc_host_ctrl);
  6753. /* Set MAX PCI retry to zero. */
  6754. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6755. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6756. tg3_flag(tp, PCIX_MODE))
  6757. val |= PCISTATE_RETRY_SAME_DMA;
  6758. /* Allow reads and writes to the APE register and memory space. */
  6759. if (tg3_flag(tp, ENABLE_APE))
  6760. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6761. PCISTATE_ALLOW_APE_SHMEM_WR |
  6762. PCISTATE_ALLOW_APE_PSPACE_WR;
  6763. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6764. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6765. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6766. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6767. tp->pci_cacheline_sz);
  6768. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6769. tp->pci_lat_timer);
  6770. }
  6771. /* Make sure PCI-X relaxed ordering bit is clear. */
  6772. if (tg3_flag(tp, PCIX_MODE)) {
  6773. u16 pcix_cmd;
  6774. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6775. &pcix_cmd);
  6776. pcix_cmd &= ~PCI_X_CMD_ERO;
  6777. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6778. pcix_cmd);
  6779. }
  6780. if (tg3_flag(tp, 5780_CLASS)) {
  6781. /* Chip reset on 5780 will reset MSI enable bit,
  6782. * so need to restore it.
  6783. */
  6784. if (tg3_flag(tp, USING_MSI)) {
  6785. u16 ctrl;
  6786. pci_read_config_word(tp->pdev,
  6787. tp->msi_cap + PCI_MSI_FLAGS,
  6788. &ctrl);
  6789. pci_write_config_word(tp->pdev,
  6790. tp->msi_cap + PCI_MSI_FLAGS,
  6791. ctrl | PCI_MSI_FLAGS_ENABLE);
  6792. val = tr32(MSGINT_MODE);
  6793. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6794. }
  6795. }
  6796. }
  6797. /* tp->lock is held. */
  6798. static int tg3_chip_reset(struct tg3 *tp)
  6799. {
  6800. u32 val;
  6801. void (*write_op)(struct tg3 *, u32, u32);
  6802. int i, err;
  6803. tg3_nvram_lock(tp);
  6804. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6805. /* No matching tg3_nvram_unlock() after this because
  6806. * chip reset below will undo the nvram lock.
  6807. */
  6808. tp->nvram_lock_cnt = 0;
  6809. /* GRC_MISC_CFG core clock reset will clear the memory
  6810. * enable bit in PCI register 4 and the MSI enable bit
  6811. * on some chips, so we save relevant registers here.
  6812. */
  6813. tg3_save_pci_state(tp);
  6814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6815. tg3_flag(tp, 5755_PLUS))
  6816. tw32(GRC_FASTBOOT_PC, 0);
  6817. /*
  6818. * We must avoid the readl() that normally takes place.
  6819. * It locks machines, causes machine checks, and other
  6820. * fun things. So, temporarily disable the 5701
  6821. * hardware workaround, while we do the reset.
  6822. */
  6823. write_op = tp->write32;
  6824. if (write_op == tg3_write_flush_reg32)
  6825. tp->write32 = tg3_write32;
  6826. /* Prevent the irq handler from reading or writing PCI registers
  6827. * during chip reset when the memory enable bit in the PCI command
  6828. * register may be cleared. The chip does not generate interrupt
  6829. * at this time, but the irq handler may still be called due to irq
  6830. * sharing or irqpoll.
  6831. */
  6832. tg3_flag_set(tp, CHIP_RESETTING);
  6833. for (i = 0; i < tp->irq_cnt; i++) {
  6834. struct tg3_napi *tnapi = &tp->napi[i];
  6835. if (tnapi->hw_status) {
  6836. tnapi->hw_status->status = 0;
  6837. tnapi->hw_status->status_tag = 0;
  6838. }
  6839. tnapi->last_tag = 0;
  6840. tnapi->last_irq_tag = 0;
  6841. }
  6842. smp_mb();
  6843. for (i = 0; i < tp->irq_cnt; i++)
  6844. synchronize_irq(tp->napi[i].irq_vec);
  6845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6846. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6847. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6848. }
  6849. /* do the reset */
  6850. val = GRC_MISC_CFG_CORECLK_RESET;
  6851. if (tg3_flag(tp, PCI_EXPRESS)) {
  6852. /* Force PCIe 1.0a mode */
  6853. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6854. !tg3_flag(tp, 57765_PLUS) &&
  6855. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6856. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6857. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6858. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6859. tw32(GRC_MISC_CFG, (1 << 29));
  6860. val |= (1 << 29);
  6861. }
  6862. }
  6863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6864. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6865. tw32(GRC_VCPU_EXT_CTRL,
  6866. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6867. }
  6868. /* Manage gphy power for all CPMU absent PCIe devices. */
  6869. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6870. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6871. tw32(GRC_MISC_CFG, val);
  6872. /* restore 5701 hardware bug workaround write method */
  6873. tp->write32 = write_op;
  6874. /* Unfortunately, we have to delay before the PCI read back.
  6875. * Some 575X chips even will not respond to a PCI cfg access
  6876. * when the reset command is given to the chip.
  6877. *
  6878. * How do these hardware designers expect things to work
  6879. * properly if the PCI write is posted for a long period
  6880. * of time? It is always necessary to have some method by
  6881. * which a register read back can occur to push the write
  6882. * out which does the reset.
  6883. *
  6884. * For most tg3 variants the trick below was working.
  6885. * Ho hum...
  6886. */
  6887. udelay(120);
  6888. /* Flush PCI posted writes. The normal MMIO registers
  6889. * are inaccessible at this time so this is the only
  6890. * way to make this reliably (actually, this is no longer
  6891. * the case, see above). I tried to use indirect
  6892. * register read/write but this upset some 5701 variants.
  6893. */
  6894. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6895. udelay(120);
  6896. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6897. u16 val16;
  6898. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6899. int j;
  6900. u32 cfg_val;
  6901. /* Wait for link training to complete. */
  6902. for (j = 0; j < 5000; j++)
  6903. udelay(100);
  6904. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6905. pci_write_config_dword(tp->pdev, 0xc4,
  6906. cfg_val | (1 << 15));
  6907. }
  6908. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6909. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6910. /*
  6911. * Older PCIe devices only support the 128 byte
  6912. * MPS setting. Enforce the restriction.
  6913. */
  6914. if (!tg3_flag(tp, CPMU_PRESENT))
  6915. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6916. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6917. /* Clear error status */
  6918. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6919. PCI_EXP_DEVSTA_CED |
  6920. PCI_EXP_DEVSTA_NFED |
  6921. PCI_EXP_DEVSTA_FED |
  6922. PCI_EXP_DEVSTA_URD);
  6923. }
  6924. tg3_restore_pci_state(tp);
  6925. tg3_flag_clear(tp, CHIP_RESETTING);
  6926. tg3_flag_clear(tp, ERROR_PROCESSED);
  6927. val = 0;
  6928. if (tg3_flag(tp, 5780_CLASS))
  6929. val = tr32(MEMARB_MODE);
  6930. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6931. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6932. tg3_stop_fw(tp);
  6933. tw32(0x5000, 0x400);
  6934. }
  6935. tw32(GRC_MODE, tp->grc_mode);
  6936. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6937. val = tr32(0xc4);
  6938. tw32(0xc4, val | (1 << 15));
  6939. }
  6940. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6942. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6943. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6944. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6945. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6946. }
  6947. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6948. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6949. val = tp->mac_mode;
  6950. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6951. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6952. val = tp->mac_mode;
  6953. } else
  6954. val = 0;
  6955. tw32_f(MAC_MODE, val);
  6956. udelay(40);
  6957. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6958. err = tg3_poll_fw(tp);
  6959. if (err)
  6960. return err;
  6961. tg3_mdio_start(tp);
  6962. if (tg3_flag(tp, PCI_EXPRESS) &&
  6963. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6964. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6965. !tg3_flag(tp, 57765_PLUS)) {
  6966. val = tr32(0x7c00);
  6967. tw32(0x7c00, val | (1 << 25));
  6968. }
  6969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6970. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6971. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6972. }
  6973. /* Reprobe ASF enable state. */
  6974. tg3_flag_clear(tp, ENABLE_ASF);
  6975. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6976. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6977. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6978. u32 nic_cfg;
  6979. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6980. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6981. tg3_flag_set(tp, ENABLE_ASF);
  6982. tp->last_event_jiffies = jiffies;
  6983. if (tg3_flag(tp, 5750_PLUS))
  6984. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6985. }
  6986. }
  6987. return 0;
  6988. }
  6989. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6990. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6991. /* tp->lock is held. */
  6992. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6993. {
  6994. int err;
  6995. tg3_stop_fw(tp);
  6996. tg3_write_sig_pre_reset(tp, kind);
  6997. tg3_abort_hw(tp, silent);
  6998. err = tg3_chip_reset(tp);
  6999. __tg3_set_mac_addr(tp, 0);
  7000. tg3_write_sig_legacy(tp, kind);
  7001. tg3_write_sig_post_reset(tp, kind);
  7002. if (tp->hw_stats) {
  7003. /* Save the stats across chip resets... */
  7004. tg3_get_nstats(tp, &tp->net_stats_prev);
  7005. tg3_get_estats(tp, &tp->estats_prev);
  7006. /* And make sure the next sample is new data */
  7007. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7008. }
  7009. if (err)
  7010. return err;
  7011. return 0;
  7012. }
  7013. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7014. {
  7015. struct tg3 *tp = netdev_priv(dev);
  7016. struct sockaddr *addr = p;
  7017. int err = 0, skip_mac_1 = 0;
  7018. if (!is_valid_ether_addr(addr->sa_data))
  7019. return -EADDRNOTAVAIL;
  7020. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7021. if (!netif_running(dev))
  7022. return 0;
  7023. if (tg3_flag(tp, ENABLE_ASF)) {
  7024. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7025. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7026. addr0_low = tr32(MAC_ADDR_0_LOW);
  7027. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7028. addr1_low = tr32(MAC_ADDR_1_LOW);
  7029. /* Skip MAC addr 1 if ASF is using it. */
  7030. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7031. !(addr1_high == 0 && addr1_low == 0))
  7032. skip_mac_1 = 1;
  7033. }
  7034. spin_lock_bh(&tp->lock);
  7035. __tg3_set_mac_addr(tp, skip_mac_1);
  7036. spin_unlock_bh(&tp->lock);
  7037. return err;
  7038. }
  7039. /* tp->lock is held. */
  7040. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7041. dma_addr_t mapping, u32 maxlen_flags,
  7042. u32 nic_addr)
  7043. {
  7044. tg3_write_mem(tp,
  7045. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7046. ((u64) mapping >> 32));
  7047. tg3_write_mem(tp,
  7048. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7049. ((u64) mapping & 0xffffffff));
  7050. tg3_write_mem(tp,
  7051. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7052. maxlen_flags);
  7053. if (!tg3_flag(tp, 5705_PLUS))
  7054. tg3_write_mem(tp,
  7055. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7056. nic_addr);
  7057. }
  7058. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7059. {
  7060. int i = 0;
  7061. if (!tg3_flag(tp, ENABLE_TSS)) {
  7062. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7063. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7064. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7065. } else {
  7066. tw32(HOSTCC_TXCOL_TICKS, 0);
  7067. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7068. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7069. for (; i < tp->txq_cnt; i++) {
  7070. u32 reg;
  7071. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7072. tw32(reg, ec->tx_coalesce_usecs);
  7073. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7074. tw32(reg, ec->tx_max_coalesced_frames);
  7075. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7076. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7077. }
  7078. }
  7079. for (; i < tp->irq_max - 1; i++) {
  7080. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7081. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7082. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7083. }
  7084. }
  7085. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7086. {
  7087. int i = 0;
  7088. u32 limit = tp->rxq_cnt;
  7089. if (!tg3_flag(tp, ENABLE_RSS)) {
  7090. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7091. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7092. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7093. limit--;
  7094. } else {
  7095. tw32(HOSTCC_RXCOL_TICKS, 0);
  7096. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7097. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7098. }
  7099. for (; i < limit; i++) {
  7100. u32 reg;
  7101. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7102. tw32(reg, ec->rx_coalesce_usecs);
  7103. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7104. tw32(reg, ec->rx_max_coalesced_frames);
  7105. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7106. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7107. }
  7108. for (; i < tp->irq_max - 1; i++) {
  7109. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7110. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7111. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7112. }
  7113. }
  7114. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7115. {
  7116. tg3_coal_tx_init(tp, ec);
  7117. tg3_coal_rx_init(tp, ec);
  7118. if (!tg3_flag(tp, 5705_PLUS)) {
  7119. u32 val = ec->stats_block_coalesce_usecs;
  7120. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7121. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7122. if (!tp->link_up)
  7123. val = 0;
  7124. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7125. }
  7126. }
  7127. /* tp->lock is held. */
  7128. static void tg3_rings_reset(struct tg3 *tp)
  7129. {
  7130. int i;
  7131. u32 stblk, txrcb, rxrcb, limit;
  7132. struct tg3_napi *tnapi = &tp->napi[0];
  7133. /* Disable all transmit rings but the first. */
  7134. if (!tg3_flag(tp, 5705_PLUS))
  7135. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7136. else if (tg3_flag(tp, 5717_PLUS))
  7137. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7138. else if (tg3_flag(tp, 57765_CLASS) ||
  7139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7140. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7141. else
  7142. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7143. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7144. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7145. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7146. BDINFO_FLAGS_DISABLED);
  7147. /* Disable all receive return rings but the first. */
  7148. if (tg3_flag(tp, 5717_PLUS))
  7149. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7150. else if (!tg3_flag(tp, 5705_PLUS))
  7151. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7152. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  7154. tg3_flag(tp, 57765_CLASS))
  7155. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7156. else
  7157. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7158. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7159. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7160. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7161. BDINFO_FLAGS_DISABLED);
  7162. /* Disable interrupts */
  7163. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7164. tp->napi[0].chk_msi_cnt = 0;
  7165. tp->napi[0].last_rx_cons = 0;
  7166. tp->napi[0].last_tx_cons = 0;
  7167. /* Zero mailbox registers. */
  7168. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7169. for (i = 1; i < tp->irq_max; i++) {
  7170. tp->napi[i].tx_prod = 0;
  7171. tp->napi[i].tx_cons = 0;
  7172. if (tg3_flag(tp, ENABLE_TSS))
  7173. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7174. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7175. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7176. tp->napi[i].chk_msi_cnt = 0;
  7177. tp->napi[i].last_rx_cons = 0;
  7178. tp->napi[i].last_tx_cons = 0;
  7179. }
  7180. if (!tg3_flag(tp, ENABLE_TSS))
  7181. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7182. } else {
  7183. tp->napi[0].tx_prod = 0;
  7184. tp->napi[0].tx_cons = 0;
  7185. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7186. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7187. }
  7188. /* Make sure the NIC-based send BD rings are disabled. */
  7189. if (!tg3_flag(tp, 5705_PLUS)) {
  7190. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7191. for (i = 0; i < 16; i++)
  7192. tw32_tx_mbox(mbox + i * 8, 0);
  7193. }
  7194. txrcb = NIC_SRAM_SEND_RCB;
  7195. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7196. /* Clear status block in ram. */
  7197. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7198. /* Set status block DMA address */
  7199. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7200. ((u64) tnapi->status_mapping >> 32));
  7201. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7202. ((u64) tnapi->status_mapping & 0xffffffff));
  7203. if (tnapi->tx_ring) {
  7204. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7205. (TG3_TX_RING_SIZE <<
  7206. BDINFO_FLAGS_MAXLEN_SHIFT),
  7207. NIC_SRAM_TX_BUFFER_DESC);
  7208. txrcb += TG3_BDINFO_SIZE;
  7209. }
  7210. if (tnapi->rx_rcb) {
  7211. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7212. (tp->rx_ret_ring_mask + 1) <<
  7213. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7214. rxrcb += TG3_BDINFO_SIZE;
  7215. }
  7216. stblk = HOSTCC_STATBLCK_RING1;
  7217. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7218. u64 mapping = (u64)tnapi->status_mapping;
  7219. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7220. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7221. /* Clear status block in ram. */
  7222. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7223. if (tnapi->tx_ring) {
  7224. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7225. (TG3_TX_RING_SIZE <<
  7226. BDINFO_FLAGS_MAXLEN_SHIFT),
  7227. NIC_SRAM_TX_BUFFER_DESC);
  7228. txrcb += TG3_BDINFO_SIZE;
  7229. }
  7230. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7231. ((tp->rx_ret_ring_mask + 1) <<
  7232. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7233. stblk += 8;
  7234. rxrcb += TG3_BDINFO_SIZE;
  7235. }
  7236. }
  7237. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7238. {
  7239. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7240. if (!tg3_flag(tp, 5750_PLUS) ||
  7241. tg3_flag(tp, 5780_CLASS) ||
  7242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7244. tg3_flag(tp, 57765_PLUS))
  7245. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7246. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7248. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7249. else
  7250. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7251. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7252. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7253. val = min(nic_rep_thresh, host_rep_thresh);
  7254. tw32(RCVBDI_STD_THRESH, val);
  7255. if (tg3_flag(tp, 57765_PLUS))
  7256. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7257. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7258. return;
  7259. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7260. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7261. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7262. tw32(RCVBDI_JUMBO_THRESH, val);
  7263. if (tg3_flag(tp, 57765_PLUS))
  7264. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7265. }
  7266. static inline u32 calc_crc(unsigned char *buf, int len)
  7267. {
  7268. u32 reg;
  7269. u32 tmp;
  7270. int j, k;
  7271. reg = 0xffffffff;
  7272. for (j = 0; j < len; j++) {
  7273. reg ^= buf[j];
  7274. for (k = 0; k < 8; k++) {
  7275. tmp = reg & 0x01;
  7276. reg >>= 1;
  7277. if (tmp)
  7278. reg ^= 0xedb88320;
  7279. }
  7280. }
  7281. return ~reg;
  7282. }
  7283. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7284. {
  7285. /* accept or reject all multicast frames */
  7286. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7287. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7288. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7289. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7290. }
  7291. static void __tg3_set_rx_mode(struct net_device *dev)
  7292. {
  7293. struct tg3 *tp = netdev_priv(dev);
  7294. u32 rx_mode;
  7295. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7296. RX_MODE_KEEP_VLAN_TAG);
  7297. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7298. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7299. * flag clear.
  7300. */
  7301. if (!tg3_flag(tp, ENABLE_ASF))
  7302. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7303. #endif
  7304. if (dev->flags & IFF_PROMISC) {
  7305. /* Promiscuous mode. */
  7306. rx_mode |= RX_MODE_PROMISC;
  7307. } else if (dev->flags & IFF_ALLMULTI) {
  7308. /* Accept all multicast. */
  7309. tg3_set_multi(tp, 1);
  7310. } else if (netdev_mc_empty(dev)) {
  7311. /* Reject all multicast. */
  7312. tg3_set_multi(tp, 0);
  7313. } else {
  7314. /* Accept one or more multicast(s). */
  7315. struct netdev_hw_addr *ha;
  7316. u32 mc_filter[4] = { 0, };
  7317. u32 regidx;
  7318. u32 bit;
  7319. u32 crc;
  7320. netdev_for_each_mc_addr(ha, dev) {
  7321. crc = calc_crc(ha->addr, ETH_ALEN);
  7322. bit = ~crc & 0x7f;
  7323. regidx = (bit & 0x60) >> 5;
  7324. bit &= 0x1f;
  7325. mc_filter[regidx] |= (1 << bit);
  7326. }
  7327. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7328. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7329. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7330. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7331. }
  7332. if (rx_mode != tp->rx_mode) {
  7333. tp->rx_mode = rx_mode;
  7334. tw32_f(MAC_RX_MODE, rx_mode);
  7335. udelay(10);
  7336. }
  7337. }
  7338. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7339. {
  7340. int i;
  7341. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7342. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7343. }
  7344. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7345. {
  7346. int i;
  7347. if (!tg3_flag(tp, SUPPORT_MSIX))
  7348. return;
  7349. if (tp->rxq_cnt == 1) {
  7350. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7351. return;
  7352. }
  7353. /* Validate table against current IRQ count */
  7354. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7355. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7356. break;
  7357. }
  7358. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7359. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7360. }
  7361. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7362. {
  7363. int i = 0;
  7364. u32 reg = MAC_RSS_INDIR_TBL_0;
  7365. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7366. u32 val = tp->rss_ind_tbl[i];
  7367. i++;
  7368. for (; i % 8; i++) {
  7369. val <<= 4;
  7370. val |= tp->rss_ind_tbl[i];
  7371. }
  7372. tw32(reg, val);
  7373. reg += 4;
  7374. }
  7375. }
  7376. /* tp->lock is held. */
  7377. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7378. {
  7379. u32 val, rdmac_mode;
  7380. int i, err, limit;
  7381. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7382. tg3_disable_ints(tp);
  7383. tg3_stop_fw(tp);
  7384. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7385. if (tg3_flag(tp, INIT_COMPLETE))
  7386. tg3_abort_hw(tp, 1);
  7387. /* Enable MAC control of LPI */
  7388. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7389. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7390. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7391. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7392. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7393. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7394. tw32_f(TG3_CPMU_EEE_CTRL,
  7395. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7396. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7397. TG3_CPMU_EEEMD_LPI_IN_TX |
  7398. TG3_CPMU_EEEMD_LPI_IN_RX |
  7399. TG3_CPMU_EEEMD_EEE_ENABLE;
  7400. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7401. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7402. if (tg3_flag(tp, ENABLE_APE))
  7403. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7404. tw32_f(TG3_CPMU_EEE_MODE, val);
  7405. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7406. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7407. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7408. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7409. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7410. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7411. }
  7412. if (reset_phy)
  7413. tg3_phy_reset(tp);
  7414. err = tg3_chip_reset(tp);
  7415. if (err)
  7416. return err;
  7417. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7418. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7419. val = tr32(TG3_CPMU_CTRL);
  7420. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7421. tw32(TG3_CPMU_CTRL, val);
  7422. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7423. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7424. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7425. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7426. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7427. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7428. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7429. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7430. val = tr32(TG3_CPMU_HST_ACC);
  7431. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7432. val |= CPMU_HST_ACC_MACCLK_6_25;
  7433. tw32(TG3_CPMU_HST_ACC, val);
  7434. }
  7435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7436. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7437. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7438. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7439. tw32(PCIE_PWR_MGMT_THRESH, val);
  7440. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7441. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7442. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7443. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7444. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7445. }
  7446. if (tg3_flag(tp, L1PLLPD_EN)) {
  7447. u32 grc_mode = tr32(GRC_MODE);
  7448. /* Access the lower 1K of PL PCIE block registers. */
  7449. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7450. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7451. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7452. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7453. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7454. tw32(GRC_MODE, grc_mode);
  7455. }
  7456. if (tg3_flag(tp, 57765_CLASS)) {
  7457. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7458. u32 grc_mode = tr32(GRC_MODE);
  7459. /* Access the lower 1K of PL PCIE block registers. */
  7460. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7461. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7462. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7463. TG3_PCIE_PL_LO_PHYCTL5);
  7464. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7465. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7466. tw32(GRC_MODE, grc_mode);
  7467. }
  7468. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7469. u32 grc_mode = tr32(GRC_MODE);
  7470. /* Access the lower 1K of DL PCIE block registers. */
  7471. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7472. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7473. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7474. TG3_PCIE_DL_LO_FTSMAX);
  7475. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7476. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7477. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7478. tw32(GRC_MODE, grc_mode);
  7479. }
  7480. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7481. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7482. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7483. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7484. }
  7485. /* This works around an issue with Athlon chipsets on
  7486. * B3 tigon3 silicon. This bit has no effect on any
  7487. * other revision. But do not set this on PCI Express
  7488. * chips and don't even touch the clocks if the CPMU is present.
  7489. */
  7490. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7491. if (!tg3_flag(tp, PCI_EXPRESS))
  7492. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7493. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7494. }
  7495. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7496. tg3_flag(tp, PCIX_MODE)) {
  7497. val = tr32(TG3PCI_PCISTATE);
  7498. val |= PCISTATE_RETRY_SAME_DMA;
  7499. tw32(TG3PCI_PCISTATE, val);
  7500. }
  7501. if (tg3_flag(tp, ENABLE_APE)) {
  7502. /* Allow reads and writes to the
  7503. * APE register and memory space.
  7504. */
  7505. val = tr32(TG3PCI_PCISTATE);
  7506. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7507. PCISTATE_ALLOW_APE_SHMEM_WR |
  7508. PCISTATE_ALLOW_APE_PSPACE_WR;
  7509. tw32(TG3PCI_PCISTATE, val);
  7510. }
  7511. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7512. /* Enable some hw fixes. */
  7513. val = tr32(TG3PCI_MSI_DATA);
  7514. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7515. tw32(TG3PCI_MSI_DATA, val);
  7516. }
  7517. /* Descriptor ring init may make accesses to the
  7518. * NIC SRAM area to setup the TX descriptors, so we
  7519. * can only do this after the hardware has been
  7520. * successfully reset.
  7521. */
  7522. err = tg3_init_rings(tp);
  7523. if (err)
  7524. return err;
  7525. if (tg3_flag(tp, 57765_PLUS)) {
  7526. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7527. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7528. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7529. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7530. if (!tg3_flag(tp, 57765_CLASS) &&
  7531. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7532. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  7533. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7534. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7535. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7536. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7537. /* This value is determined during the probe time DMA
  7538. * engine test, tg3_test_dma.
  7539. */
  7540. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7541. }
  7542. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7543. GRC_MODE_4X_NIC_SEND_RINGS |
  7544. GRC_MODE_NO_TX_PHDR_CSUM |
  7545. GRC_MODE_NO_RX_PHDR_CSUM);
  7546. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7547. /* Pseudo-header checksum is done by hardware logic and not
  7548. * the offload processers, so make the chip do the pseudo-
  7549. * header checksums on receive. For transmit it is more
  7550. * convenient to do the pseudo-header checksum in software
  7551. * as Linux does that on transmit for us in all cases.
  7552. */
  7553. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7554. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7555. if (tp->rxptpctl)
  7556. tw32(TG3_RX_PTP_CTL,
  7557. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7558. if (tg3_flag(tp, PTP_CAPABLE))
  7559. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7560. tw32(GRC_MODE, tp->grc_mode | val);
  7561. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7562. val = tr32(GRC_MISC_CFG);
  7563. val &= ~0xff;
  7564. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7565. tw32(GRC_MISC_CFG, val);
  7566. /* Initialize MBUF/DESC pool. */
  7567. if (tg3_flag(tp, 5750_PLUS)) {
  7568. /* Do nothing. */
  7569. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7570. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7572. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7573. else
  7574. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7575. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7576. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7577. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7578. int fw_len;
  7579. fw_len = tp->fw_len;
  7580. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7581. tw32(BUFMGR_MB_POOL_ADDR,
  7582. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7583. tw32(BUFMGR_MB_POOL_SIZE,
  7584. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7585. }
  7586. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7587. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7588. tp->bufmgr_config.mbuf_read_dma_low_water);
  7589. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7590. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7591. tw32(BUFMGR_MB_HIGH_WATER,
  7592. tp->bufmgr_config.mbuf_high_water);
  7593. } else {
  7594. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7595. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7596. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7597. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7598. tw32(BUFMGR_MB_HIGH_WATER,
  7599. tp->bufmgr_config.mbuf_high_water_jumbo);
  7600. }
  7601. tw32(BUFMGR_DMA_LOW_WATER,
  7602. tp->bufmgr_config.dma_low_water);
  7603. tw32(BUFMGR_DMA_HIGH_WATER,
  7604. tp->bufmgr_config.dma_high_water);
  7605. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7607. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7609. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7610. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7611. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7612. tw32(BUFMGR_MODE, val);
  7613. for (i = 0; i < 2000; i++) {
  7614. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7615. break;
  7616. udelay(10);
  7617. }
  7618. if (i >= 2000) {
  7619. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7620. return -ENODEV;
  7621. }
  7622. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7623. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7624. tg3_setup_rxbd_thresholds(tp);
  7625. /* Initialize TG3_BDINFO's at:
  7626. * RCVDBDI_STD_BD: standard eth size rx ring
  7627. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7628. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7629. *
  7630. * like so:
  7631. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7632. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7633. * ring attribute flags
  7634. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7635. *
  7636. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7637. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7638. *
  7639. * The size of each ring is fixed in the firmware, but the location is
  7640. * configurable.
  7641. */
  7642. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7643. ((u64) tpr->rx_std_mapping >> 32));
  7644. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7645. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7646. if (!tg3_flag(tp, 5717_PLUS))
  7647. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7648. NIC_SRAM_RX_BUFFER_DESC);
  7649. /* Disable the mini ring */
  7650. if (!tg3_flag(tp, 5705_PLUS))
  7651. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7652. BDINFO_FLAGS_DISABLED);
  7653. /* Program the jumbo buffer descriptor ring control
  7654. * blocks on those devices that have them.
  7655. */
  7656. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7657. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7658. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7659. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7660. ((u64) tpr->rx_jmb_mapping >> 32));
  7661. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7662. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7663. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7664. BDINFO_FLAGS_MAXLEN_SHIFT;
  7665. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7666. val | BDINFO_FLAGS_USE_EXT_RECV);
  7667. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7668. tg3_flag(tp, 57765_CLASS) ||
  7669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7670. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7671. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7672. } else {
  7673. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7674. BDINFO_FLAGS_DISABLED);
  7675. }
  7676. if (tg3_flag(tp, 57765_PLUS)) {
  7677. val = TG3_RX_STD_RING_SIZE(tp);
  7678. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7679. val |= (TG3_RX_STD_DMA_SZ << 2);
  7680. } else
  7681. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7682. } else
  7683. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7684. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7685. tpr->rx_std_prod_idx = tp->rx_pending;
  7686. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7687. tpr->rx_jmb_prod_idx =
  7688. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7689. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7690. tg3_rings_reset(tp);
  7691. /* Initialize MAC address and backoff seed. */
  7692. __tg3_set_mac_addr(tp, 0);
  7693. /* MTU + ethernet header + FCS + optional VLAN tag */
  7694. tw32(MAC_RX_MTU_SIZE,
  7695. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7696. /* The slot time is changed by tg3_setup_phy if we
  7697. * run at gigabit with half duplex.
  7698. */
  7699. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7700. (6 << TX_LENGTHS_IPG_SHIFT) |
  7701. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7704. val |= tr32(MAC_TX_LENGTHS) &
  7705. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7706. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7707. tw32(MAC_TX_LENGTHS, val);
  7708. /* Receive rules. */
  7709. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7710. tw32(RCVLPC_CONFIG, 0x0181);
  7711. /* Calculate RDMAC_MODE setting early, we need it to determine
  7712. * the RCVLPC_STATE_ENABLE mask.
  7713. */
  7714. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7715. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7716. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7717. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7718. RDMAC_MODE_LNGREAD_ENAB);
  7719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7720. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7724. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7725. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7726. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7728. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7729. if (tg3_flag(tp, TSO_CAPABLE) &&
  7730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7731. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7732. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7733. !tg3_flag(tp, IS_5788)) {
  7734. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7735. }
  7736. }
  7737. if (tg3_flag(tp, PCI_EXPRESS))
  7738. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7739. if (tg3_flag(tp, HW_TSO_1) ||
  7740. tg3_flag(tp, HW_TSO_2) ||
  7741. tg3_flag(tp, HW_TSO_3))
  7742. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7743. if (tg3_flag(tp, 57765_PLUS) ||
  7744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7745. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7746. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7749. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7751. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7754. tg3_flag(tp, 57765_PLUS)) {
  7755. u32 tgtreg;
  7756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7757. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7758. else
  7759. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7760. val = tr32(tgtreg);
  7761. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7763. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7764. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7765. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7766. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7767. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7768. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7769. }
  7770. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7771. }
  7772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7775. u32 tgtreg;
  7776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7777. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7778. else
  7779. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7780. val = tr32(tgtreg);
  7781. tw32(tgtreg, val |
  7782. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7783. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7784. }
  7785. /* Receive/send statistics. */
  7786. if (tg3_flag(tp, 5750_PLUS)) {
  7787. val = tr32(RCVLPC_STATS_ENABLE);
  7788. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7789. tw32(RCVLPC_STATS_ENABLE, val);
  7790. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7791. tg3_flag(tp, TSO_CAPABLE)) {
  7792. val = tr32(RCVLPC_STATS_ENABLE);
  7793. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7794. tw32(RCVLPC_STATS_ENABLE, val);
  7795. } else {
  7796. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7797. }
  7798. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7799. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7800. tw32(SNDDATAI_STATSCTRL,
  7801. (SNDDATAI_SCTRL_ENABLE |
  7802. SNDDATAI_SCTRL_FASTUPD));
  7803. /* Setup host coalescing engine. */
  7804. tw32(HOSTCC_MODE, 0);
  7805. for (i = 0; i < 2000; i++) {
  7806. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7807. break;
  7808. udelay(10);
  7809. }
  7810. __tg3_set_coalesce(tp, &tp->coal);
  7811. if (!tg3_flag(tp, 5705_PLUS)) {
  7812. /* Status/statistics block address. See tg3_timer,
  7813. * the tg3_periodic_fetch_stats call there, and
  7814. * tg3_get_stats to see how this works for 5705/5750 chips.
  7815. */
  7816. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7817. ((u64) tp->stats_mapping >> 32));
  7818. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7819. ((u64) tp->stats_mapping & 0xffffffff));
  7820. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7821. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7822. /* Clear statistics and status block memory areas */
  7823. for (i = NIC_SRAM_STATS_BLK;
  7824. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7825. i += sizeof(u32)) {
  7826. tg3_write_mem(tp, i, 0);
  7827. udelay(40);
  7828. }
  7829. }
  7830. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7831. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7832. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7833. if (!tg3_flag(tp, 5705_PLUS))
  7834. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7835. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7836. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7837. /* reset to prevent losing 1st rx packet intermittently */
  7838. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7839. udelay(10);
  7840. }
  7841. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7842. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7843. MAC_MODE_FHDE_ENABLE;
  7844. if (tg3_flag(tp, ENABLE_APE))
  7845. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7846. if (!tg3_flag(tp, 5705_PLUS) &&
  7847. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7848. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7849. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7850. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7851. udelay(40);
  7852. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7853. * If TG3_FLAG_IS_NIC is zero, we should read the
  7854. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7855. * whether used as inputs or outputs, are set by boot code after
  7856. * reset.
  7857. */
  7858. if (!tg3_flag(tp, IS_NIC)) {
  7859. u32 gpio_mask;
  7860. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7861. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7862. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7864. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7865. GRC_LCLCTRL_GPIO_OUTPUT3;
  7866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7867. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7868. tp->grc_local_ctrl &= ~gpio_mask;
  7869. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7870. /* GPIO1 must be driven high for eeprom write protect */
  7871. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7872. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7873. GRC_LCLCTRL_GPIO_OUTPUT1);
  7874. }
  7875. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7876. udelay(100);
  7877. if (tg3_flag(tp, USING_MSIX)) {
  7878. val = tr32(MSGINT_MODE);
  7879. val |= MSGINT_MODE_ENABLE;
  7880. if (tp->irq_cnt > 1)
  7881. val |= MSGINT_MODE_MULTIVEC_EN;
  7882. if (!tg3_flag(tp, 1SHOT_MSI))
  7883. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7884. tw32(MSGINT_MODE, val);
  7885. }
  7886. if (!tg3_flag(tp, 5705_PLUS)) {
  7887. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7888. udelay(40);
  7889. }
  7890. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7891. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7892. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7893. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7894. WDMAC_MODE_LNGREAD_ENAB);
  7895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7896. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7897. if (tg3_flag(tp, TSO_CAPABLE) &&
  7898. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7899. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7900. /* nothing */
  7901. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7902. !tg3_flag(tp, IS_5788)) {
  7903. val |= WDMAC_MODE_RX_ACCEL;
  7904. }
  7905. }
  7906. /* Enable host coalescing bug fix */
  7907. if (tg3_flag(tp, 5755_PLUS))
  7908. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7910. val |= WDMAC_MODE_BURST_ALL_DATA;
  7911. tw32_f(WDMAC_MODE, val);
  7912. udelay(40);
  7913. if (tg3_flag(tp, PCIX_MODE)) {
  7914. u16 pcix_cmd;
  7915. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7916. &pcix_cmd);
  7917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7918. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7919. pcix_cmd |= PCI_X_CMD_READ_2K;
  7920. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7921. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7922. pcix_cmd |= PCI_X_CMD_READ_2K;
  7923. }
  7924. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7925. pcix_cmd);
  7926. }
  7927. tw32_f(RDMAC_MODE, rdmac_mode);
  7928. udelay(40);
  7929. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7930. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7931. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7932. break;
  7933. }
  7934. if (i < TG3_NUM_RDMA_CHANNELS) {
  7935. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7936. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7937. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7938. tg3_flag_set(tp, 5719_RDMA_BUG);
  7939. }
  7940. }
  7941. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7942. if (!tg3_flag(tp, 5705_PLUS))
  7943. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7945. tw32(SNDDATAC_MODE,
  7946. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7947. else
  7948. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7949. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7950. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7951. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7952. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7953. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7954. tw32(RCVDBDI_MODE, val);
  7955. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7956. if (tg3_flag(tp, HW_TSO_1) ||
  7957. tg3_flag(tp, HW_TSO_2) ||
  7958. tg3_flag(tp, HW_TSO_3))
  7959. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7960. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7961. if (tg3_flag(tp, ENABLE_TSS))
  7962. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7963. tw32(SNDBDI_MODE, val);
  7964. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7965. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7966. err = tg3_load_5701_a0_firmware_fix(tp);
  7967. if (err)
  7968. return err;
  7969. }
  7970. if (tg3_flag(tp, TSO_CAPABLE)) {
  7971. err = tg3_load_tso_firmware(tp);
  7972. if (err)
  7973. return err;
  7974. }
  7975. tp->tx_mode = TX_MODE_ENABLE;
  7976. if (tg3_flag(tp, 5755_PLUS) ||
  7977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7978. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7981. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7982. tp->tx_mode &= ~val;
  7983. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7984. }
  7985. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7986. udelay(100);
  7987. if (tg3_flag(tp, ENABLE_RSS)) {
  7988. tg3_rss_write_indir_tbl(tp);
  7989. /* Setup the "secret" hash key. */
  7990. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7991. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7992. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7993. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7994. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7995. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7996. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7997. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7998. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7999. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8000. }
  8001. tp->rx_mode = RX_MODE_ENABLE;
  8002. if (tg3_flag(tp, 5755_PLUS))
  8003. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8004. if (tg3_flag(tp, ENABLE_RSS))
  8005. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8006. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8007. RX_MODE_RSS_IPV6_HASH_EN |
  8008. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8009. RX_MODE_RSS_IPV4_HASH_EN |
  8010. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8011. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8012. udelay(10);
  8013. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8014. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8015. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8016. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8017. udelay(10);
  8018. }
  8019. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8020. udelay(10);
  8021. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  8023. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8024. /* Set drive transmission level to 1.2V */
  8025. /* only if the signal pre-emphasis bit is not set */
  8026. val = tr32(MAC_SERDES_CFG);
  8027. val &= 0xfffff000;
  8028. val |= 0x880;
  8029. tw32(MAC_SERDES_CFG, val);
  8030. }
  8031. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  8032. tw32(MAC_SERDES_CFG, 0x616000);
  8033. }
  8034. /* Prevent chip from dropping frames when flow control
  8035. * is enabled.
  8036. */
  8037. if (tg3_flag(tp, 57765_CLASS))
  8038. val = 1;
  8039. else
  8040. val = 2;
  8041. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8043. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8044. /* Use hardware link auto-negotiation */
  8045. tg3_flag_set(tp, HW_AUTONEG);
  8046. }
  8047. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8048. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8049. u32 tmp;
  8050. tmp = tr32(SERDES_RX_CTRL);
  8051. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8052. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8053. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8054. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8055. }
  8056. if (!tg3_flag(tp, USE_PHYLIB)) {
  8057. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8058. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8059. err = tg3_setup_phy(tp, 0);
  8060. if (err)
  8061. return err;
  8062. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8063. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8064. u32 tmp;
  8065. /* Clear CRC stats. */
  8066. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8067. tg3_writephy(tp, MII_TG3_TEST1,
  8068. tmp | MII_TG3_TEST1_CRC_EN);
  8069. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8070. }
  8071. }
  8072. }
  8073. __tg3_set_rx_mode(tp->dev);
  8074. /* Initialize receive rules. */
  8075. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8076. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8077. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8078. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8079. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8080. limit = 8;
  8081. else
  8082. limit = 16;
  8083. if (tg3_flag(tp, ENABLE_ASF))
  8084. limit -= 4;
  8085. switch (limit) {
  8086. case 16:
  8087. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8088. case 15:
  8089. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8090. case 14:
  8091. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8092. case 13:
  8093. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8094. case 12:
  8095. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8096. case 11:
  8097. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8098. case 10:
  8099. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8100. case 9:
  8101. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8102. case 8:
  8103. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8104. case 7:
  8105. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8106. case 6:
  8107. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8108. case 5:
  8109. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8110. case 4:
  8111. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8112. case 3:
  8113. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8114. case 2:
  8115. case 1:
  8116. default:
  8117. break;
  8118. }
  8119. if (tg3_flag(tp, ENABLE_APE))
  8120. /* Write our heartbeat update interval to APE. */
  8121. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8122. APE_HOST_HEARTBEAT_INT_DISABLE);
  8123. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8124. return 0;
  8125. }
  8126. /* Called at device open time to get the chip ready for
  8127. * packet processing. Invoked with tp->lock held.
  8128. */
  8129. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8130. {
  8131. tg3_switch_clocks(tp);
  8132. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8133. return tg3_reset_hw(tp, reset_phy);
  8134. }
  8135. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8136. {
  8137. int i;
  8138. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8139. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8140. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8141. off += len;
  8142. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8143. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8144. memset(ocir, 0, TG3_OCIR_LEN);
  8145. }
  8146. }
  8147. /* sysfs attributes for hwmon */
  8148. static ssize_t tg3_show_temp(struct device *dev,
  8149. struct device_attribute *devattr, char *buf)
  8150. {
  8151. struct pci_dev *pdev = to_pci_dev(dev);
  8152. struct net_device *netdev = pci_get_drvdata(pdev);
  8153. struct tg3 *tp = netdev_priv(netdev);
  8154. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8155. u32 temperature;
  8156. spin_lock_bh(&tp->lock);
  8157. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8158. sizeof(temperature));
  8159. spin_unlock_bh(&tp->lock);
  8160. return sprintf(buf, "%u\n", temperature);
  8161. }
  8162. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8163. TG3_TEMP_SENSOR_OFFSET);
  8164. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8165. TG3_TEMP_CAUTION_OFFSET);
  8166. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8167. TG3_TEMP_MAX_OFFSET);
  8168. static struct attribute *tg3_attributes[] = {
  8169. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8170. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8171. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8172. NULL
  8173. };
  8174. static const struct attribute_group tg3_group = {
  8175. .attrs = tg3_attributes,
  8176. };
  8177. static void tg3_hwmon_close(struct tg3 *tp)
  8178. {
  8179. if (tp->hwmon_dev) {
  8180. hwmon_device_unregister(tp->hwmon_dev);
  8181. tp->hwmon_dev = NULL;
  8182. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8183. }
  8184. }
  8185. static void tg3_hwmon_open(struct tg3 *tp)
  8186. {
  8187. int i, err;
  8188. u32 size = 0;
  8189. struct pci_dev *pdev = tp->pdev;
  8190. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8191. tg3_sd_scan_scratchpad(tp, ocirs);
  8192. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8193. if (!ocirs[i].src_data_length)
  8194. continue;
  8195. size += ocirs[i].src_hdr_length;
  8196. size += ocirs[i].src_data_length;
  8197. }
  8198. if (!size)
  8199. return;
  8200. /* Register hwmon sysfs hooks */
  8201. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8202. if (err) {
  8203. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8204. return;
  8205. }
  8206. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8207. if (IS_ERR(tp->hwmon_dev)) {
  8208. tp->hwmon_dev = NULL;
  8209. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8210. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8211. }
  8212. }
  8213. #define TG3_STAT_ADD32(PSTAT, REG) \
  8214. do { u32 __val = tr32(REG); \
  8215. (PSTAT)->low += __val; \
  8216. if ((PSTAT)->low < __val) \
  8217. (PSTAT)->high += 1; \
  8218. } while (0)
  8219. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8220. {
  8221. struct tg3_hw_stats *sp = tp->hw_stats;
  8222. if (!tp->link_up)
  8223. return;
  8224. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8225. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8226. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8227. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8228. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8229. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8230. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8231. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8232. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8233. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8234. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8235. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8236. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8237. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8238. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8239. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8240. u32 val;
  8241. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8242. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8243. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8244. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8245. }
  8246. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8247. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8248. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8249. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8250. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8251. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8252. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8253. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8254. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8255. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8256. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8257. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8258. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8259. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8260. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8261. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8262. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8263. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8264. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8265. } else {
  8266. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8267. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8268. if (val) {
  8269. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8270. sp->rx_discards.low += val;
  8271. if (sp->rx_discards.low < val)
  8272. sp->rx_discards.high += 1;
  8273. }
  8274. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8275. }
  8276. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8277. }
  8278. static void tg3_chk_missed_msi(struct tg3 *tp)
  8279. {
  8280. u32 i;
  8281. for (i = 0; i < tp->irq_cnt; i++) {
  8282. struct tg3_napi *tnapi = &tp->napi[i];
  8283. if (tg3_has_work(tnapi)) {
  8284. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8285. tnapi->last_tx_cons == tnapi->tx_cons) {
  8286. if (tnapi->chk_msi_cnt < 1) {
  8287. tnapi->chk_msi_cnt++;
  8288. return;
  8289. }
  8290. tg3_msi(0, tnapi);
  8291. }
  8292. }
  8293. tnapi->chk_msi_cnt = 0;
  8294. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8295. tnapi->last_tx_cons = tnapi->tx_cons;
  8296. }
  8297. }
  8298. static void tg3_timer(unsigned long __opaque)
  8299. {
  8300. struct tg3 *tp = (struct tg3 *) __opaque;
  8301. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8302. goto restart_timer;
  8303. spin_lock(&tp->lock);
  8304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8305. tg3_flag(tp, 57765_CLASS))
  8306. tg3_chk_missed_msi(tp);
  8307. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8308. /* All of this garbage is because when using non-tagged
  8309. * IRQ status the mailbox/status_block protocol the chip
  8310. * uses with the cpu is race prone.
  8311. */
  8312. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8313. tw32(GRC_LOCAL_CTRL,
  8314. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8315. } else {
  8316. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8317. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8318. }
  8319. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8320. spin_unlock(&tp->lock);
  8321. tg3_reset_task_schedule(tp);
  8322. goto restart_timer;
  8323. }
  8324. }
  8325. /* This part only runs once per second. */
  8326. if (!--tp->timer_counter) {
  8327. if (tg3_flag(tp, 5705_PLUS))
  8328. tg3_periodic_fetch_stats(tp);
  8329. if (tp->setlpicnt && !--tp->setlpicnt)
  8330. tg3_phy_eee_enable(tp);
  8331. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8332. u32 mac_stat;
  8333. int phy_event;
  8334. mac_stat = tr32(MAC_STATUS);
  8335. phy_event = 0;
  8336. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8337. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8338. phy_event = 1;
  8339. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8340. phy_event = 1;
  8341. if (phy_event)
  8342. tg3_setup_phy(tp, 0);
  8343. } else if (tg3_flag(tp, POLL_SERDES)) {
  8344. u32 mac_stat = tr32(MAC_STATUS);
  8345. int need_setup = 0;
  8346. if (tp->link_up &&
  8347. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8348. need_setup = 1;
  8349. }
  8350. if (!tp->link_up &&
  8351. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8352. MAC_STATUS_SIGNAL_DET))) {
  8353. need_setup = 1;
  8354. }
  8355. if (need_setup) {
  8356. if (!tp->serdes_counter) {
  8357. tw32_f(MAC_MODE,
  8358. (tp->mac_mode &
  8359. ~MAC_MODE_PORT_MODE_MASK));
  8360. udelay(40);
  8361. tw32_f(MAC_MODE, tp->mac_mode);
  8362. udelay(40);
  8363. }
  8364. tg3_setup_phy(tp, 0);
  8365. }
  8366. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8367. tg3_flag(tp, 5780_CLASS)) {
  8368. tg3_serdes_parallel_detect(tp);
  8369. }
  8370. tp->timer_counter = tp->timer_multiplier;
  8371. }
  8372. /* Heartbeat is only sent once every 2 seconds.
  8373. *
  8374. * The heartbeat is to tell the ASF firmware that the host
  8375. * driver is still alive. In the event that the OS crashes,
  8376. * ASF needs to reset the hardware to free up the FIFO space
  8377. * that may be filled with rx packets destined for the host.
  8378. * If the FIFO is full, ASF will no longer function properly.
  8379. *
  8380. * Unintended resets have been reported on real time kernels
  8381. * where the timer doesn't run on time. Netpoll will also have
  8382. * same problem.
  8383. *
  8384. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8385. * to check the ring condition when the heartbeat is expiring
  8386. * before doing the reset. This will prevent most unintended
  8387. * resets.
  8388. */
  8389. if (!--tp->asf_counter) {
  8390. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8391. tg3_wait_for_event_ack(tp);
  8392. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8393. FWCMD_NICDRV_ALIVE3);
  8394. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8395. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8396. TG3_FW_UPDATE_TIMEOUT_SEC);
  8397. tg3_generate_fw_event(tp);
  8398. }
  8399. tp->asf_counter = tp->asf_multiplier;
  8400. }
  8401. spin_unlock(&tp->lock);
  8402. restart_timer:
  8403. tp->timer.expires = jiffies + tp->timer_offset;
  8404. add_timer(&tp->timer);
  8405. }
  8406. static void tg3_timer_init(struct tg3 *tp)
  8407. {
  8408. if (tg3_flag(tp, TAGGED_STATUS) &&
  8409. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8410. !tg3_flag(tp, 57765_CLASS))
  8411. tp->timer_offset = HZ;
  8412. else
  8413. tp->timer_offset = HZ / 10;
  8414. BUG_ON(tp->timer_offset > HZ);
  8415. tp->timer_multiplier = (HZ / tp->timer_offset);
  8416. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8417. TG3_FW_UPDATE_FREQ_SEC;
  8418. init_timer(&tp->timer);
  8419. tp->timer.data = (unsigned long) tp;
  8420. tp->timer.function = tg3_timer;
  8421. }
  8422. static void tg3_timer_start(struct tg3 *tp)
  8423. {
  8424. tp->asf_counter = tp->asf_multiplier;
  8425. tp->timer_counter = tp->timer_multiplier;
  8426. tp->timer.expires = jiffies + tp->timer_offset;
  8427. add_timer(&tp->timer);
  8428. }
  8429. static void tg3_timer_stop(struct tg3 *tp)
  8430. {
  8431. del_timer_sync(&tp->timer);
  8432. }
  8433. /* Restart hardware after configuration changes, self-test, etc.
  8434. * Invoked with tp->lock held.
  8435. */
  8436. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8437. __releases(tp->lock)
  8438. __acquires(tp->lock)
  8439. {
  8440. int err;
  8441. err = tg3_init_hw(tp, reset_phy);
  8442. if (err) {
  8443. netdev_err(tp->dev,
  8444. "Failed to re-initialize device, aborting\n");
  8445. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8446. tg3_full_unlock(tp);
  8447. tg3_timer_stop(tp);
  8448. tp->irq_sync = 0;
  8449. tg3_napi_enable(tp);
  8450. dev_close(tp->dev);
  8451. tg3_full_lock(tp, 0);
  8452. }
  8453. return err;
  8454. }
  8455. static void tg3_reset_task(struct work_struct *work)
  8456. {
  8457. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8458. int err;
  8459. tg3_full_lock(tp, 0);
  8460. if (!netif_running(tp->dev)) {
  8461. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8462. tg3_full_unlock(tp);
  8463. return;
  8464. }
  8465. tg3_full_unlock(tp);
  8466. tg3_phy_stop(tp);
  8467. tg3_netif_stop(tp);
  8468. tg3_full_lock(tp, 1);
  8469. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8470. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8471. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8472. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8473. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8474. }
  8475. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8476. err = tg3_init_hw(tp, 1);
  8477. if (err)
  8478. goto out;
  8479. tg3_netif_start(tp);
  8480. out:
  8481. tg3_full_unlock(tp);
  8482. if (!err)
  8483. tg3_phy_start(tp);
  8484. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8485. }
  8486. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8487. {
  8488. irq_handler_t fn;
  8489. unsigned long flags;
  8490. char *name;
  8491. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8492. if (tp->irq_cnt == 1)
  8493. name = tp->dev->name;
  8494. else {
  8495. name = &tnapi->irq_lbl[0];
  8496. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8497. name[IFNAMSIZ-1] = 0;
  8498. }
  8499. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8500. fn = tg3_msi;
  8501. if (tg3_flag(tp, 1SHOT_MSI))
  8502. fn = tg3_msi_1shot;
  8503. flags = 0;
  8504. } else {
  8505. fn = tg3_interrupt;
  8506. if (tg3_flag(tp, TAGGED_STATUS))
  8507. fn = tg3_interrupt_tagged;
  8508. flags = IRQF_SHARED;
  8509. }
  8510. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8511. }
  8512. static int tg3_test_interrupt(struct tg3 *tp)
  8513. {
  8514. struct tg3_napi *tnapi = &tp->napi[0];
  8515. struct net_device *dev = tp->dev;
  8516. int err, i, intr_ok = 0;
  8517. u32 val;
  8518. if (!netif_running(dev))
  8519. return -ENODEV;
  8520. tg3_disable_ints(tp);
  8521. free_irq(tnapi->irq_vec, tnapi);
  8522. /*
  8523. * Turn off MSI one shot mode. Otherwise this test has no
  8524. * observable way to know whether the interrupt was delivered.
  8525. */
  8526. if (tg3_flag(tp, 57765_PLUS)) {
  8527. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8528. tw32(MSGINT_MODE, val);
  8529. }
  8530. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8531. IRQF_SHARED, dev->name, tnapi);
  8532. if (err)
  8533. return err;
  8534. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8535. tg3_enable_ints(tp);
  8536. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8537. tnapi->coal_now);
  8538. for (i = 0; i < 5; i++) {
  8539. u32 int_mbox, misc_host_ctrl;
  8540. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8541. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8542. if ((int_mbox != 0) ||
  8543. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8544. intr_ok = 1;
  8545. break;
  8546. }
  8547. if (tg3_flag(tp, 57765_PLUS) &&
  8548. tnapi->hw_status->status_tag != tnapi->last_tag)
  8549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8550. msleep(10);
  8551. }
  8552. tg3_disable_ints(tp);
  8553. free_irq(tnapi->irq_vec, tnapi);
  8554. err = tg3_request_irq(tp, 0);
  8555. if (err)
  8556. return err;
  8557. if (intr_ok) {
  8558. /* Reenable MSI one shot mode. */
  8559. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8560. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8561. tw32(MSGINT_MODE, val);
  8562. }
  8563. return 0;
  8564. }
  8565. return -EIO;
  8566. }
  8567. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8568. * successfully restored
  8569. */
  8570. static int tg3_test_msi(struct tg3 *tp)
  8571. {
  8572. int err;
  8573. u16 pci_cmd;
  8574. if (!tg3_flag(tp, USING_MSI))
  8575. return 0;
  8576. /* Turn off SERR reporting in case MSI terminates with Master
  8577. * Abort.
  8578. */
  8579. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8580. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8581. pci_cmd & ~PCI_COMMAND_SERR);
  8582. err = tg3_test_interrupt(tp);
  8583. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8584. if (!err)
  8585. return 0;
  8586. /* other failures */
  8587. if (err != -EIO)
  8588. return err;
  8589. /* MSI test failed, go back to INTx mode */
  8590. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8591. "to INTx mode. Please report this failure to the PCI "
  8592. "maintainer and include system chipset information\n");
  8593. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8594. pci_disable_msi(tp->pdev);
  8595. tg3_flag_clear(tp, USING_MSI);
  8596. tp->napi[0].irq_vec = tp->pdev->irq;
  8597. err = tg3_request_irq(tp, 0);
  8598. if (err)
  8599. return err;
  8600. /* Need to reset the chip because the MSI cycle may have terminated
  8601. * with Master Abort.
  8602. */
  8603. tg3_full_lock(tp, 1);
  8604. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8605. err = tg3_init_hw(tp, 1);
  8606. tg3_full_unlock(tp);
  8607. if (err)
  8608. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8609. return err;
  8610. }
  8611. static int tg3_request_firmware(struct tg3 *tp)
  8612. {
  8613. const __be32 *fw_data;
  8614. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8615. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8616. tp->fw_needed);
  8617. return -ENOENT;
  8618. }
  8619. fw_data = (void *)tp->fw->data;
  8620. /* Firmware blob starts with version numbers, followed by
  8621. * start address and _full_ length including BSS sections
  8622. * (which must be longer than the actual data, of course
  8623. */
  8624. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8625. if (tp->fw_len < (tp->fw->size - 12)) {
  8626. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8627. tp->fw_len, tp->fw_needed);
  8628. release_firmware(tp->fw);
  8629. tp->fw = NULL;
  8630. return -EINVAL;
  8631. }
  8632. /* We no longer need firmware; we have it. */
  8633. tp->fw_needed = NULL;
  8634. return 0;
  8635. }
  8636. static u32 tg3_irq_count(struct tg3 *tp)
  8637. {
  8638. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8639. if (irq_cnt > 1) {
  8640. /* We want as many rx rings enabled as there are cpus.
  8641. * In multiqueue MSI-X mode, the first MSI-X vector
  8642. * only deals with link interrupts, etc, so we add
  8643. * one to the number of vectors we are requesting.
  8644. */
  8645. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8646. }
  8647. return irq_cnt;
  8648. }
  8649. static bool tg3_enable_msix(struct tg3 *tp)
  8650. {
  8651. int i, rc;
  8652. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8653. tp->txq_cnt = tp->txq_req;
  8654. tp->rxq_cnt = tp->rxq_req;
  8655. if (!tp->rxq_cnt)
  8656. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8657. if (tp->rxq_cnt > tp->rxq_max)
  8658. tp->rxq_cnt = tp->rxq_max;
  8659. /* Disable multiple TX rings by default. Simple round-robin hardware
  8660. * scheduling of the TX rings can cause starvation of rings with
  8661. * small packets when other rings have TSO or jumbo packets.
  8662. */
  8663. if (!tp->txq_req)
  8664. tp->txq_cnt = 1;
  8665. tp->irq_cnt = tg3_irq_count(tp);
  8666. for (i = 0; i < tp->irq_max; i++) {
  8667. msix_ent[i].entry = i;
  8668. msix_ent[i].vector = 0;
  8669. }
  8670. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8671. if (rc < 0) {
  8672. return false;
  8673. } else if (rc != 0) {
  8674. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8675. return false;
  8676. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8677. tp->irq_cnt, rc);
  8678. tp->irq_cnt = rc;
  8679. tp->rxq_cnt = max(rc - 1, 1);
  8680. if (tp->txq_cnt)
  8681. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8682. }
  8683. for (i = 0; i < tp->irq_max; i++)
  8684. tp->napi[i].irq_vec = msix_ent[i].vector;
  8685. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8686. pci_disable_msix(tp->pdev);
  8687. return false;
  8688. }
  8689. if (tp->irq_cnt == 1)
  8690. return true;
  8691. tg3_flag_set(tp, ENABLE_RSS);
  8692. if (tp->txq_cnt > 1)
  8693. tg3_flag_set(tp, ENABLE_TSS);
  8694. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8695. return true;
  8696. }
  8697. static void tg3_ints_init(struct tg3 *tp)
  8698. {
  8699. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8700. !tg3_flag(tp, TAGGED_STATUS)) {
  8701. /* All MSI supporting chips should support tagged
  8702. * status. Assert that this is the case.
  8703. */
  8704. netdev_warn(tp->dev,
  8705. "MSI without TAGGED_STATUS? Not using MSI\n");
  8706. goto defcfg;
  8707. }
  8708. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8709. tg3_flag_set(tp, USING_MSIX);
  8710. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8711. tg3_flag_set(tp, USING_MSI);
  8712. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8713. u32 msi_mode = tr32(MSGINT_MODE);
  8714. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8715. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8716. if (!tg3_flag(tp, 1SHOT_MSI))
  8717. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8718. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8719. }
  8720. defcfg:
  8721. if (!tg3_flag(tp, USING_MSIX)) {
  8722. tp->irq_cnt = 1;
  8723. tp->napi[0].irq_vec = tp->pdev->irq;
  8724. }
  8725. if (tp->irq_cnt == 1) {
  8726. tp->txq_cnt = 1;
  8727. tp->rxq_cnt = 1;
  8728. netif_set_real_num_tx_queues(tp->dev, 1);
  8729. netif_set_real_num_rx_queues(tp->dev, 1);
  8730. }
  8731. }
  8732. static void tg3_ints_fini(struct tg3 *tp)
  8733. {
  8734. if (tg3_flag(tp, USING_MSIX))
  8735. pci_disable_msix(tp->pdev);
  8736. else if (tg3_flag(tp, USING_MSI))
  8737. pci_disable_msi(tp->pdev);
  8738. tg3_flag_clear(tp, USING_MSI);
  8739. tg3_flag_clear(tp, USING_MSIX);
  8740. tg3_flag_clear(tp, ENABLE_RSS);
  8741. tg3_flag_clear(tp, ENABLE_TSS);
  8742. }
  8743. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8744. bool init)
  8745. {
  8746. struct net_device *dev = tp->dev;
  8747. int i, err;
  8748. /*
  8749. * Setup interrupts first so we know how
  8750. * many NAPI resources to allocate
  8751. */
  8752. tg3_ints_init(tp);
  8753. tg3_rss_check_indir_tbl(tp);
  8754. /* The placement of this call is tied
  8755. * to the setup and use of Host TX descriptors.
  8756. */
  8757. err = tg3_alloc_consistent(tp);
  8758. if (err)
  8759. goto err_out1;
  8760. tg3_napi_init(tp);
  8761. tg3_napi_enable(tp);
  8762. for (i = 0; i < tp->irq_cnt; i++) {
  8763. struct tg3_napi *tnapi = &tp->napi[i];
  8764. err = tg3_request_irq(tp, i);
  8765. if (err) {
  8766. for (i--; i >= 0; i--) {
  8767. tnapi = &tp->napi[i];
  8768. free_irq(tnapi->irq_vec, tnapi);
  8769. }
  8770. goto err_out2;
  8771. }
  8772. }
  8773. tg3_full_lock(tp, 0);
  8774. err = tg3_init_hw(tp, reset_phy);
  8775. if (err) {
  8776. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8777. tg3_free_rings(tp);
  8778. }
  8779. tg3_full_unlock(tp);
  8780. if (err)
  8781. goto err_out3;
  8782. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8783. err = tg3_test_msi(tp);
  8784. if (err) {
  8785. tg3_full_lock(tp, 0);
  8786. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8787. tg3_free_rings(tp);
  8788. tg3_full_unlock(tp);
  8789. goto err_out2;
  8790. }
  8791. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8792. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8793. tw32(PCIE_TRANSACTION_CFG,
  8794. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8795. }
  8796. }
  8797. tg3_phy_start(tp);
  8798. tg3_hwmon_open(tp);
  8799. tg3_full_lock(tp, 0);
  8800. tg3_timer_start(tp);
  8801. tg3_flag_set(tp, INIT_COMPLETE);
  8802. tg3_enable_ints(tp);
  8803. if (init)
  8804. tg3_ptp_init(tp);
  8805. else
  8806. tg3_ptp_resume(tp);
  8807. tg3_full_unlock(tp);
  8808. netif_tx_start_all_queues(dev);
  8809. /*
  8810. * Reset loopback feature if it was turned on while the device was down
  8811. * make sure that it's installed properly now.
  8812. */
  8813. if (dev->features & NETIF_F_LOOPBACK)
  8814. tg3_set_loopback(dev, dev->features);
  8815. return 0;
  8816. err_out3:
  8817. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8818. struct tg3_napi *tnapi = &tp->napi[i];
  8819. free_irq(tnapi->irq_vec, tnapi);
  8820. }
  8821. err_out2:
  8822. tg3_napi_disable(tp);
  8823. tg3_napi_fini(tp);
  8824. tg3_free_consistent(tp);
  8825. err_out1:
  8826. tg3_ints_fini(tp);
  8827. return err;
  8828. }
  8829. static void tg3_stop(struct tg3 *tp)
  8830. {
  8831. int i;
  8832. tg3_reset_task_cancel(tp);
  8833. tg3_netif_stop(tp);
  8834. tg3_timer_stop(tp);
  8835. tg3_hwmon_close(tp);
  8836. tg3_phy_stop(tp);
  8837. tg3_full_lock(tp, 1);
  8838. tg3_disable_ints(tp);
  8839. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8840. tg3_free_rings(tp);
  8841. tg3_flag_clear(tp, INIT_COMPLETE);
  8842. tg3_full_unlock(tp);
  8843. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8844. struct tg3_napi *tnapi = &tp->napi[i];
  8845. free_irq(tnapi->irq_vec, tnapi);
  8846. }
  8847. tg3_ints_fini(tp);
  8848. tg3_napi_fini(tp);
  8849. tg3_free_consistent(tp);
  8850. }
  8851. static int tg3_open(struct net_device *dev)
  8852. {
  8853. struct tg3 *tp = netdev_priv(dev);
  8854. int err;
  8855. if (tp->fw_needed) {
  8856. err = tg3_request_firmware(tp);
  8857. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8858. if (err)
  8859. return err;
  8860. } else if (err) {
  8861. netdev_warn(tp->dev, "TSO capability disabled\n");
  8862. tg3_flag_clear(tp, TSO_CAPABLE);
  8863. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8864. netdev_notice(tp->dev, "TSO capability restored\n");
  8865. tg3_flag_set(tp, TSO_CAPABLE);
  8866. }
  8867. }
  8868. tg3_carrier_off(tp);
  8869. err = tg3_power_up(tp);
  8870. if (err)
  8871. return err;
  8872. tg3_full_lock(tp, 0);
  8873. tg3_disable_ints(tp);
  8874. tg3_flag_clear(tp, INIT_COMPLETE);
  8875. tg3_full_unlock(tp);
  8876. err = tg3_start(tp, true, true, true);
  8877. if (err) {
  8878. tg3_frob_aux_power(tp, false);
  8879. pci_set_power_state(tp->pdev, PCI_D3hot);
  8880. }
  8881. if (tg3_flag(tp, PTP_CAPABLE)) {
  8882. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8883. &tp->pdev->dev);
  8884. if (IS_ERR(tp->ptp_clock))
  8885. tp->ptp_clock = NULL;
  8886. }
  8887. return err;
  8888. }
  8889. static int tg3_close(struct net_device *dev)
  8890. {
  8891. struct tg3 *tp = netdev_priv(dev);
  8892. tg3_ptp_fini(tp);
  8893. tg3_stop(tp);
  8894. /* Clear stats across close / open calls */
  8895. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8896. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8897. tg3_power_down(tp);
  8898. tg3_carrier_off(tp);
  8899. return 0;
  8900. }
  8901. static inline u64 get_stat64(tg3_stat64_t *val)
  8902. {
  8903. return ((u64)val->high << 32) | ((u64)val->low);
  8904. }
  8905. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8906. {
  8907. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8908. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8911. u32 val;
  8912. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8913. tg3_writephy(tp, MII_TG3_TEST1,
  8914. val | MII_TG3_TEST1_CRC_EN);
  8915. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8916. } else
  8917. val = 0;
  8918. tp->phy_crc_errors += val;
  8919. return tp->phy_crc_errors;
  8920. }
  8921. return get_stat64(&hw_stats->rx_fcs_errors);
  8922. }
  8923. #define ESTAT_ADD(member) \
  8924. estats->member = old_estats->member + \
  8925. get_stat64(&hw_stats->member)
  8926. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8927. {
  8928. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8929. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8930. ESTAT_ADD(rx_octets);
  8931. ESTAT_ADD(rx_fragments);
  8932. ESTAT_ADD(rx_ucast_packets);
  8933. ESTAT_ADD(rx_mcast_packets);
  8934. ESTAT_ADD(rx_bcast_packets);
  8935. ESTAT_ADD(rx_fcs_errors);
  8936. ESTAT_ADD(rx_align_errors);
  8937. ESTAT_ADD(rx_xon_pause_rcvd);
  8938. ESTAT_ADD(rx_xoff_pause_rcvd);
  8939. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8940. ESTAT_ADD(rx_xoff_entered);
  8941. ESTAT_ADD(rx_frame_too_long_errors);
  8942. ESTAT_ADD(rx_jabbers);
  8943. ESTAT_ADD(rx_undersize_packets);
  8944. ESTAT_ADD(rx_in_length_errors);
  8945. ESTAT_ADD(rx_out_length_errors);
  8946. ESTAT_ADD(rx_64_or_less_octet_packets);
  8947. ESTAT_ADD(rx_65_to_127_octet_packets);
  8948. ESTAT_ADD(rx_128_to_255_octet_packets);
  8949. ESTAT_ADD(rx_256_to_511_octet_packets);
  8950. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8951. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8952. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8953. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8954. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8955. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8956. ESTAT_ADD(tx_octets);
  8957. ESTAT_ADD(tx_collisions);
  8958. ESTAT_ADD(tx_xon_sent);
  8959. ESTAT_ADD(tx_xoff_sent);
  8960. ESTAT_ADD(tx_flow_control);
  8961. ESTAT_ADD(tx_mac_errors);
  8962. ESTAT_ADD(tx_single_collisions);
  8963. ESTAT_ADD(tx_mult_collisions);
  8964. ESTAT_ADD(tx_deferred);
  8965. ESTAT_ADD(tx_excessive_collisions);
  8966. ESTAT_ADD(tx_late_collisions);
  8967. ESTAT_ADD(tx_collide_2times);
  8968. ESTAT_ADD(tx_collide_3times);
  8969. ESTAT_ADD(tx_collide_4times);
  8970. ESTAT_ADD(tx_collide_5times);
  8971. ESTAT_ADD(tx_collide_6times);
  8972. ESTAT_ADD(tx_collide_7times);
  8973. ESTAT_ADD(tx_collide_8times);
  8974. ESTAT_ADD(tx_collide_9times);
  8975. ESTAT_ADD(tx_collide_10times);
  8976. ESTAT_ADD(tx_collide_11times);
  8977. ESTAT_ADD(tx_collide_12times);
  8978. ESTAT_ADD(tx_collide_13times);
  8979. ESTAT_ADD(tx_collide_14times);
  8980. ESTAT_ADD(tx_collide_15times);
  8981. ESTAT_ADD(tx_ucast_packets);
  8982. ESTAT_ADD(tx_mcast_packets);
  8983. ESTAT_ADD(tx_bcast_packets);
  8984. ESTAT_ADD(tx_carrier_sense_errors);
  8985. ESTAT_ADD(tx_discards);
  8986. ESTAT_ADD(tx_errors);
  8987. ESTAT_ADD(dma_writeq_full);
  8988. ESTAT_ADD(dma_write_prioq_full);
  8989. ESTAT_ADD(rxbds_empty);
  8990. ESTAT_ADD(rx_discards);
  8991. ESTAT_ADD(rx_errors);
  8992. ESTAT_ADD(rx_threshold_hit);
  8993. ESTAT_ADD(dma_readq_full);
  8994. ESTAT_ADD(dma_read_prioq_full);
  8995. ESTAT_ADD(tx_comp_queue_full);
  8996. ESTAT_ADD(ring_set_send_prod_index);
  8997. ESTAT_ADD(ring_status_update);
  8998. ESTAT_ADD(nic_irqs);
  8999. ESTAT_ADD(nic_avoided_irqs);
  9000. ESTAT_ADD(nic_tx_threshold_hit);
  9001. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9002. }
  9003. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9004. {
  9005. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9006. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9007. stats->rx_packets = old_stats->rx_packets +
  9008. get_stat64(&hw_stats->rx_ucast_packets) +
  9009. get_stat64(&hw_stats->rx_mcast_packets) +
  9010. get_stat64(&hw_stats->rx_bcast_packets);
  9011. stats->tx_packets = old_stats->tx_packets +
  9012. get_stat64(&hw_stats->tx_ucast_packets) +
  9013. get_stat64(&hw_stats->tx_mcast_packets) +
  9014. get_stat64(&hw_stats->tx_bcast_packets);
  9015. stats->rx_bytes = old_stats->rx_bytes +
  9016. get_stat64(&hw_stats->rx_octets);
  9017. stats->tx_bytes = old_stats->tx_bytes +
  9018. get_stat64(&hw_stats->tx_octets);
  9019. stats->rx_errors = old_stats->rx_errors +
  9020. get_stat64(&hw_stats->rx_errors);
  9021. stats->tx_errors = old_stats->tx_errors +
  9022. get_stat64(&hw_stats->tx_errors) +
  9023. get_stat64(&hw_stats->tx_mac_errors) +
  9024. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9025. get_stat64(&hw_stats->tx_discards);
  9026. stats->multicast = old_stats->multicast +
  9027. get_stat64(&hw_stats->rx_mcast_packets);
  9028. stats->collisions = old_stats->collisions +
  9029. get_stat64(&hw_stats->tx_collisions);
  9030. stats->rx_length_errors = old_stats->rx_length_errors +
  9031. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9032. get_stat64(&hw_stats->rx_undersize_packets);
  9033. stats->rx_over_errors = old_stats->rx_over_errors +
  9034. get_stat64(&hw_stats->rxbds_empty);
  9035. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9036. get_stat64(&hw_stats->rx_align_errors);
  9037. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9038. get_stat64(&hw_stats->tx_discards);
  9039. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9040. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9041. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9042. tg3_calc_crc_errors(tp);
  9043. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9044. get_stat64(&hw_stats->rx_discards);
  9045. stats->rx_dropped = tp->rx_dropped;
  9046. stats->tx_dropped = tp->tx_dropped;
  9047. }
  9048. static int tg3_get_regs_len(struct net_device *dev)
  9049. {
  9050. return TG3_REG_BLK_SIZE;
  9051. }
  9052. static void tg3_get_regs(struct net_device *dev,
  9053. struct ethtool_regs *regs, void *_p)
  9054. {
  9055. struct tg3 *tp = netdev_priv(dev);
  9056. regs->version = 0;
  9057. memset(_p, 0, TG3_REG_BLK_SIZE);
  9058. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9059. return;
  9060. tg3_full_lock(tp, 0);
  9061. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9062. tg3_full_unlock(tp);
  9063. }
  9064. static int tg3_get_eeprom_len(struct net_device *dev)
  9065. {
  9066. struct tg3 *tp = netdev_priv(dev);
  9067. return tp->nvram_size;
  9068. }
  9069. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9070. {
  9071. struct tg3 *tp = netdev_priv(dev);
  9072. int ret;
  9073. u8 *pd;
  9074. u32 i, offset, len, b_offset, b_count;
  9075. __be32 val;
  9076. if (tg3_flag(tp, NO_NVRAM))
  9077. return -EINVAL;
  9078. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9079. return -EAGAIN;
  9080. offset = eeprom->offset;
  9081. len = eeprom->len;
  9082. eeprom->len = 0;
  9083. eeprom->magic = TG3_EEPROM_MAGIC;
  9084. if (offset & 3) {
  9085. /* adjustments to start on required 4 byte boundary */
  9086. b_offset = offset & 3;
  9087. b_count = 4 - b_offset;
  9088. if (b_count > len) {
  9089. /* i.e. offset=1 len=2 */
  9090. b_count = len;
  9091. }
  9092. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9093. if (ret)
  9094. return ret;
  9095. memcpy(data, ((char *)&val) + b_offset, b_count);
  9096. len -= b_count;
  9097. offset += b_count;
  9098. eeprom->len += b_count;
  9099. }
  9100. /* read bytes up to the last 4 byte boundary */
  9101. pd = &data[eeprom->len];
  9102. for (i = 0; i < (len - (len & 3)); i += 4) {
  9103. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9104. if (ret) {
  9105. eeprom->len += i;
  9106. return ret;
  9107. }
  9108. memcpy(pd + i, &val, 4);
  9109. }
  9110. eeprom->len += i;
  9111. if (len & 3) {
  9112. /* read last bytes not ending on 4 byte boundary */
  9113. pd = &data[eeprom->len];
  9114. b_count = len & 3;
  9115. b_offset = offset + len - b_count;
  9116. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9117. if (ret)
  9118. return ret;
  9119. memcpy(pd, &val, b_count);
  9120. eeprom->len += b_count;
  9121. }
  9122. return 0;
  9123. }
  9124. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9125. {
  9126. struct tg3 *tp = netdev_priv(dev);
  9127. int ret;
  9128. u32 offset, len, b_offset, odd_len;
  9129. u8 *buf;
  9130. __be32 start, end;
  9131. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9132. return -EAGAIN;
  9133. if (tg3_flag(tp, NO_NVRAM) ||
  9134. eeprom->magic != TG3_EEPROM_MAGIC)
  9135. return -EINVAL;
  9136. offset = eeprom->offset;
  9137. len = eeprom->len;
  9138. if ((b_offset = (offset & 3))) {
  9139. /* adjustments to start on required 4 byte boundary */
  9140. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9141. if (ret)
  9142. return ret;
  9143. len += b_offset;
  9144. offset &= ~3;
  9145. if (len < 4)
  9146. len = 4;
  9147. }
  9148. odd_len = 0;
  9149. if (len & 3) {
  9150. /* adjustments to end on required 4 byte boundary */
  9151. odd_len = 1;
  9152. len = (len + 3) & ~3;
  9153. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9154. if (ret)
  9155. return ret;
  9156. }
  9157. buf = data;
  9158. if (b_offset || odd_len) {
  9159. buf = kmalloc(len, GFP_KERNEL);
  9160. if (!buf)
  9161. return -ENOMEM;
  9162. if (b_offset)
  9163. memcpy(buf, &start, 4);
  9164. if (odd_len)
  9165. memcpy(buf+len-4, &end, 4);
  9166. memcpy(buf + b_offset, data, eeprom->len);
  9167. }
  9168. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9169. if (buf != data)
  9170. kfree(buf);
  9171. return ret;
  9172. }
  9173. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9174. {
  9175. struct tg3 *tp = netdev_priv(dev);
  9176. if (tg3_flag(tp, USE_PHYLIB)) {
  9177. struct phy_device *phydev;
  9178. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9179. return -EAGAIN;
  9180. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9181. return phy_ethtool_gset(phydev, cmd);
  9182. }
  9183. cmd->supported = (SUPPORTED_Autoneg);
  9184. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9185. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9186. SUPPORTED_1000baseT_Full);
  9187. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9188. cmd->supported |= (SUPPORTED_100baseT_Half |
  9189. SUPPORTED_100baseT_Full |
  9190. SUPPORTED_10baseT_Half |
  9191. SUPPORTED_10baseT_Full |
  9192. SUPPORTED_TP);
  9193. cmd->port = PORT_TP;
  9194. } else {
  9195. cmd->supported |= SUPPORTED_FIBRE;
  9196. cmd->port = PORT_FIBRE;
  9197. }
  9198. cmd->advertising = tp->link_config.advertising;
  9199. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9200. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9201. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9202. cmd->advertising |= ADVERTISED_Pause;
  9203. } else {
  9204. cmd->advertising |= ADVERTISED_Pause |
  9205. ADVERTISED_Asym_Pause;
  9206. }
  9207. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9208. cmd->advertising |= ADVERTISED_Asym_Pause;
  9209. }
  9210. }
  9211. if (netif_running(dev) && tp->link_up) {
  9212. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9213. cmd->duplex = tp->link_config.active_duplex;
  9214. cmd->lp_advertising = tp->link_config.rmt_adv;
  9215. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9216. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9217. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9218. else
  9219. cmd->eth_tp_mdix = ETH_TP_MDI;
  9220. }
  9221. } else {
  9222. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9223. cmd->duplex = DUPLEX_UNKNOWN;
  9224. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9225. }
  9226. cmd->phy_address = tp->phy_addr;
  9227. cmd->transceiver = XCVR_INTERNAL;
  9228. cmd->autoneg = tp->link_config.autoneg;
  9229. cmd->maxtxpkt = 0;
  9230. cmd->maxrxpkt = 0;
  9231. return 0;
  9232. }
  9233. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9234. {
  9235. struct tg3 *tp = netdev_priv(dev);
  9236. u32 speed = ethtool_cmd_speed(cmd);
  9237. if (tg3_flag(tp, USE_PHYLIB)) {
  9238. struct phy_device *phydev;
  9239. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9240. return -EAGAIN;
  9241. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9242. return phy_ethtool_sset(phydev, cmd);
  9243. }
  9244. if (cmd->autoneg != AUTONEG_ENABLE &&
  9245. cmd->autoneg != AUTONEG_DISABLE)
  9246. return -EINVAL;
  9247. if (cmd->autoneg == AUTONEG_DISABLE &&
  9248. cmd->duplex != DUPLEX_FULL &&
  9249. cmd->duplex != DUPLEX_HALF)
  9250. return -EINVAL;
  9251. if (cmd->autoneg == AUTONEG_ENABLE) {
  9252. u32 mask = ADVERTISED_Autoneg |
  9253. ADVERTISED_Pause |
  9254. ADVERTISED_Asym_Pause;
  9255. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9256. mask |= ADVERTISED_1000baseT_Half |
  9257. ADVERTISED_1000baseT_Full;
  9258. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9259. mask |= ADVERTISED_100baseT_Half |
  9260. ADVERTISED_100baseT_Full |
  9261. ADVERTISED_10baseT_Half |
  9262. ADVERTISED_10baseT_Full |
  9263. ADVERTISED_TP;
  9264. else
  9265. mask |= ADVERTISED_FIBRE;
  9266. if (cmd->advertising & ~mask)
  9267. return -EINVAL;
  9268. mask &= (ADVERTISED_1000baseT_Half |
  9269. ADVERTISED_1000baseT_Full |
  9270. ADVERTISED_100baseT_Half |
  9271. ADVERTISED_100baseT_Full |
  9272. ADVERTISED_10baseT_Half |
  9273. ADVERTISED_10baseT_Full);
  9274. cmd->advertising &= mask;
  9275. } else {
  9276. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9277. if (speed != SPEED_1000)
  9278. return -EINVAL;
  9279. if (cmd->duplex != DUPLEX_FULL)
  9280. return -EINVAL;
  9281. } else {
  9282. if (speed != SPEED_100 &&
  9283. speed != SPEED_10)
  9284. return -EINVAL;
  9285. }
  9286. }
  9287. tg3_full_lock(tp, 0);
  9288. tp->link_config.autoneg = cmd->autoneg;
  9289. if (cmd->autoneg == AUTONEG_ENABLE) {
  9290. tp->link_config.advertising = (cmd->advertising |
  9291. ADVERTISED_Autoneg);
  9292. tp->link_config.speed = SPEED_UNKNOWN;
  9293. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9294. } else {
  9295. tp->link_config.advertising = 0;
  9296. tp->link_config.speed = speed;
  9297. tp->link_config.duplex = cmd->duplex;
  9298. }
  9299. if (netif_running(dev))
  9300. tg3_setup_phy(tp, 1);
  9301. tg3_full_unlock(tp);
  9302. return 0;
  9303. }
  9304. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9305. {
  9306. struct tg3 *tp = netdev_priv(dev);
  9307. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9308. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9309. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9310. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9311. }
  9312. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9313. {
  9314. struct tg3 *tp = netdev_priv(dev);
  9315. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9316. wol->supported = WAKE_MAGIC;
  9317. else
  9318. wol->supported = 0;
  9319. wol->wolopts = 0;
  9320. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9321. wol->wolopts = WAKE_MAGIC;
  9322. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9323. }
  9324. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9325. {
  9326. struct tg3 *tp = netdev_priv(dev);
  9327. struct device *dp = &tp->pdev->dev;
  9328. if (wol->wolopts & ~WAKE_MAGIC)
  9329. return -EINVAL;
  9330. if ((wol->wolopts & WAKE_MAGIC) &&
  9331. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9332. return -EINVAL;
  9333. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9334. spin_lock_bh(&tp->lock);
  9335. if (device_may_wakeup(dp))
  9336. tg3_flag_set(tp, WOL_ENABLE);
  9337. else
  9338. tg3_flag_clear(tp, WOL_ENABLE);
  9339. spin_unlock_bh(&tp->lock);
  9340. return 0;
  9341. }
  9342. static u32 tg3_get_msglevel(struct net_device *dev)
  9343. {
  9344. struct tg3 *tp = netdev_priv(dev);
  9345. return tp->msg_enable;
  9346. }
  9347. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9348. {
  9349. struct tg3 *tp = netdev_priv(dev);
  9350. tp->msg_enable = value;
  9351. }
  9352. static int tg3_nway_reset(struct net_device *dev)
  9353. {
  9354. struct tg3 *tp = netdev_priv(dev);
  9355. int r;
  9356. if (!netif_running(dev))
  9357. return -EAGAIN;
  9358. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9359. return -EINVAL;
  9360. if (tg3_flag(tp, USE_PHYLIB)) {
  9361. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9362. return -EAGAIN;
  9363. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9364. } else {
  9365. u32 bmcr;
  9366. spin_lock_bh(&tp->lock);
  9367. r = -EINVAL;
  9368. tg3_readphy(tp, MII_BMCR, &bmcr);
  9369. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9370. ((bmcr & BMCR_ANENABLE) ||
  9371. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9372. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9373. BMCR_ANENABLE);
  9374. r = 0;
  9375. }
  9376. spin_unlock_bh(&tp->lock);
  9377. }
  9378. return r;
  9379. }
  9380. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9381. {
  9382. struct tg3 *tp = netdev_priv(dev);
  9383. ering->rx_max_pending = tp->rx_std_ring_mask;
  9384. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9385. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9386. else
  9387. ering->rx_jumbo_max_pending = 0;
  9388. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9389. ering->rx_pending = tp->rx_pending;
  9390. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9391. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9392. else
  9393. ering->rx_jumbo_pending = 0;
  9394. ering->tx_pending = tp->napi[0].tx_pending;
  9395. }
  9396. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9397. {
  9398. struct tg3 *tp = netdev_priv(dev);
  9399. int i, irq_sync = 0, err = 0;
  9400. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9401. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9402. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9403. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9404. (tg3_flag(tp, TSO_BUG) &&
  9405. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9406. return -EINVAL;
  9407. if (netif_running(dev)) {
  9408. tg3_phy_stop(tp);
  9409. tg3_netif_stop(tp);
  9410. irq_sync = 1;
  9411. }
  9412. tg3_full_lock(tp, irq_sync);
  9413. tp->rx_pending = ering->rx_pending;
  9414. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9415. tp->rx_pending > 63)
  9416. tp->rx_pending = 63;
  9417. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9418. for (i = 0; i < tp->irq_max; i++)
  9419. tp->napi[i].tx_pending = ering->tx_pending;
  9420. if (netif_running(dev)) {
  9421. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9422. err = tg3_restart_hw(tp, 1);
  9423. if (!err)
  9424. tg3_netif_start(tp);
  9425. }
  9426. tg3_full_unlock(tp);
  9427. if (irq_sync && !err)
  9428. tg3_phy_start(tp);
  9429. return err;
  9430. }
  9431. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9432. {
  9433. struct tg3 *tp = netdev_priv(dev);
  9434. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9435. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9436. epause->rx_pause = 1;
  9437. else
  9438. epause->rx_pause = 0;
  9439. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9440. epause->tx_pause = 1;
  9441. else
  9442. epause->tx_pause = 0;
  9443. }
  9444. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9445. {
  9446. struct tg3 *tp = netdev_priv(dev);
  9447. int err = 0;
  9448. if (tg3_flag(tp, USE_PHYLIB)) {
  9449. u32 newadv;
  9450. struct phy_device *phydev;
  9451. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9452. if (!(phydev->supported & SUPPORTED_Pause) ||
  9453. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9454. (epause->rx_pause != epause->tx_pause)))
  9455. return -EINVAL;
  9456. tp->link_config.flowctrl = 0;
  9457. if (epause->rx_pause) {
  9458. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9459. if (epause->tx_pause) {
  9460. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9461. newadv = ADVERTISED_Pause;
  9462. } else
  9463. newadv = ADVERTISED_Pause |
  9464. ADVERTISED_Asym_Pause;
  9465. } else if (epause->tx_pause) {
  9466. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9467. newadv = ADVERTISED_Asym_Pause;
  9468. } else
  9469. newadv = 0;
  9470. if (epause->autoneg)
  9471. tg3_flag_set(tp, PAUSE_AUTONEG);
  9472. else
  9473. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9474. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9475. u32 oldadv = phydev->advertising &
  9476. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9477. if (oldadv != newadv) {
  9478. phydev->advertising &=
  9479. ~(ADVERTISED_Pause |
  9480. ADVERTISED_Asym_Pause);
  9481. phydev->advertising |= newadv;
  9482. if (phydev->autoneg) {
  9483. /*
  9484. * Always renegotiate the link to
  9485. * inform our link partner of our
  9486. * flow control settings, even if the
  9487. * flow control is forced. Let
  9488. * tg3_adjust_link() do the final
  9489. * flow control setup.
  9490. */
  9491. return phy_start_aneg(phydev);
  9492. }
  9493. }
  9494. if (!epause->autoneg)
  9495. tg3_setup_flow_control(tp, 0, 0);
  9496. } else {
  9497. tp->link_config.advertising &=
  9498. ~(ADVERTISED_Pause |
  9499. ADVERTISED_Asym_Pause);
  9500. tp->link_config.advertising |= newadv;
  9501. }
  9502. } else {
  9503. int irq_sync = 0;
  9504. if (netif_running(dev)) {
  9505. tg3_netif_stop(tp);
  9506. irq_sync = 1;
  9507. }
  9508. tg3_full_lock(tp, irq_sync);
  9509. if (epause->autoneg)
  9510. tg3_flag_set(tp, PAUSE_AUTONEG);
  9511. else
  9512. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9513. if (epause->rx_pause)
  9514. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9515. else
  9516. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9517. if (epause->tx_pause)
  9518. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9519. else
  9520. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9521. if (netif_running(dev)) {
  9522. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9523. err = tg3_restart_hw(tp, 1);
  9524. if (!err)
  9525. tg3_netif_start(tp);
  9526. }
  9527. tg3_full_unlock(tp);
  9528. }
  9529. return err;
  9530. }
  9531. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9532. {
  9533. switch (sset) {
  9534. case ETH_SS_TEST:
  9535. return TG3_NUM_TEST;
  9536. case ETH_SS_STATS:
  9537. return TG3_NUM_STATS;
  9538. default:
  9539. return -EOPNOTSUPP;
  9540. }
  9541. }
  9542. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9543. u32 *rules __always_unused)
  9544. {
  9545. struct tg3 *tp = netdev_priv(dev);
  9546. if (!tg3_flag(tp, SUPPORT_MSIX))
  9547. return -EOPNOTSUPP;
  9548. switch (info->cmd) {
  9549. case ETHTOOL_GRXRINGS:
  9550. if (netif_running(tp->dev))
  9551. info->data = tp->rxq_cnt;
  9552. else {
  9553. info->data = num_online_cpus();
  9554. if (info->data > TG3_RSS_MAX_NUM_QS)
  9555. info->data = TG3_RSS_MAX_NUM_QS;
  9556. }
  9557. /* The first interrupt vector only
  9558. * handles link interrupts.
  9559. */
  9560. info->data -= 1;
  9561. return 0;
  9562. default:
  9563. return -EOPNOTSUPP;
  9564. }
  9565. }
  9566. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9567. {
  9568. u32 size = 0;
  9569. struct tg3 *tp = netdev_priv(dev);
  9570. if (tg3_flag(tp, SUPPORT_MSIX))
  9571. size = TG3_RSS_INDIR_TBL_SIZE;
  9572. return size;
  9573. }
  9574. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9575. {
  9576. struct tg3 *tp = netdev_priv(dev);
  9577. int i;
  9578. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9579. indir[i] = tp->rss_ind_tbl[i];
  9580. return 0;
  9581. }
  9582. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9583. {
  9584. struct tg3 *tp = netdev_priv(dev);
  9585. size_t i;
  9586. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9587. tp->rss_ind_tbl[i] = indir[i];
  9588. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9589. return 0;
  9590. /* It is legal to write the indirection
  9591. * table while the device is running.
  9592. */
  9593. tg3_full_lock(tp, 0);
  9594. tg3_rss_write_indir_tbl(tp);
  9595. tg3_full_unlock(tp);
  9596. return 0;
  9597. }
  9598. static void tg3_get_channels(struct net_device *dev,
  9599. struct ethtool_channels *channel)
  9600. {
  9601. struct tg3 *tp = netdev_priv(dev);
  9602. u32 deflt_qs = netif_get_num_default_rss_queues();
  9603. channel->max_rx = tp->rxq_max;
  9604. channel->max_tx = tp->txq_max;
  9605. if (netif_running(dev)) {
  9606. channel->rx_count = tp->rxq_cnt;
  9607. channel->tx_count = tp->txq_cnt;
  9608. } else {
  9609. if (tp->rxq_req)
  9610. channel->rx_count = tp->rxq_req;
  9611. else
  9612. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9613. if (tp->txq_req)
  9614. channel->tx_count = tp->txq_req;
  9615. else
  9616. channel->tx_count = min(deflt_qs, tp->txq_max);
  9617. }
  9618. }
  9619. static int tg3_set_channels(struct net_device *dev,
  9620. struct ethtool_channels *channel)
  9621. {
  9622. struct tg3 *tp = netdev_priv(dev);
  9623. if (!tg3_flag(tp, SUPPORT_MSIX))
  9624. return -EOPNOTSUPP;
  9625. if (channel->rx_count > tp->rxq_max ||
  9626. channel->tx_count > tp->txq_max)
  9627. return -EINVAL;
  9628. tp->rxq_req = channel->rx_count;
  9629. tp->txq_req = channel->tx_count;
  9630. if (!netif_running(dev))
  9631. return 0;
  9632. tg3_stop(tp);
  9633. tg3_carrier_off(tp);
  9634. tg3_start(tp, true, false, false);
  9635. return 0;
  9636. }
  9637. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9638. {
  9639. switch (stringset) {
  9640. case ETH_SS_STATS:
  9641. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9642. break;
  9643. case ETH_SS_TEST:
  9644. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9645. break;
  9646. default:
  9647. WARN_ON(1); /* we need a WARN() */
  9648. break;
  9649. }
  9650. }
  9651. static int tg3_set_phys_id(struct net_device *dev,
  9652. enum ethtool_phys_id_state state)
  9653. {
  9654. struct tg3 *tp = netdev_priv(dev);
  9655. if (!netif_running(tp->dev))
  9656. return -EAGAIN;
  9657. switch (state) {
  9658. case ETHTOOL_ID_ACTIVE:
  9659. return 1; /* cycle on/off once per second */
  9660. case ETHTOOL_ID_ON:
  9661. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9662. LED_CTRL_1000MBPS_ON |
  9663. LED_CTRL_100MBPS_ON |
  9664. LED_CTRL_10MBPS_ON |
  9665. LED_CTRL_TRAFFIC_OVERRIDE |
  9666. LED_CTRL_TRAFFIC_BLINK |
  9667. LED_CTRL_TRAFFIC_LED);
  9668. break;
  9669. case ETHTOOL_ID_OFF:
  9670. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9671. LED_CTRL_TRAFFIC_OVERRIDE);
  9672. break;
  9673. case ETHTOOL_ID_INACTIVE:
  9674. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9675. break;
  9676. }
  9677. return 0;
  9678. }
  9679. static void tg3_get_ethtool_stats(struct net_device *dev,
  9680. struct ethtool_stats *estats, u64 *tmp_stats)
  9681. {
  9682. struct tg3 *tp = netdev_priv(dev);
  9683. if (tp->hw_stats)
  9684. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9685. else
  9686. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9687. }
  9688. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9689. {
  9690. int i;
  9691. __be32 *buf;
  9692. u32 offset = 0, len = 0;
  9693. u32 magic, val;
  9694. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9695. return NULL;
  9696. if (magic == TG3_EEPROM_MAGIC) {
  9697. for (offset = TG3_NVM_DIR_START;
  9698. offset < TG3_NVM_DIR_END;
  9699. offset += TG3_NVM_DIRENT_SIZE) {
  9700. if (tg3_nvram_read(tp, offset, &val))
  9701. return NULL;
  9702. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9703. TG3_NVM_DIRTYPE_EXTVPD)
  9704. break;
  9705. }
  9706. if (offset != TG3_NVM_DIR_END) {
  9707. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9708. if (tg3_nvram_read(tp, offset + 4, &offset))
  9709. return NULL;
  9710. offset = tg3_nvram_logical_addr(tp, offset);
  9711. }
  9712. }
  9713. if (!offset || !len) {
  9714. offset = TG3_NVM_VPD_OFF;
  9715. len = TG3_NVM_VPD_LEN;
  9716. }
  9717. buf = kmalloc(len, GFP_KERNEL);
  9718. if (buf == NULL)
  9719. return NULL;
  9720. if (magic == TG3_EEPROM_MAGIC) {
  9721. for (i = 0; i < len; i += 4) {
  9722. /* The data is in little-endian format in NVRAM.
  9723. * Use the big-endian read routines to preserve
  9724. * the byte order as it exists in NVRAM.
  9725. */
  9726. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9727. goto error;
  9728. }
  9729. } else {
  9730. u8 *ptr;
  9731. ssize_t cnt;
  9732. unsigned int pos = 0;
  9733. ptr = (u8 *)&buf[0];
  9734. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9735. cnt = pci_read_vpd(tp->pdev, pos,
  9736. len - pos, ptr);
  9737. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9738. cnt = 0;
  9739. else if (cnt < 0)
  9740. goto error;
  9741. }
  9742. if (pos != len)
  9743. goto error;
  9744. }
  9745. *vpdlen = len;
  9746. return buf;
  9747. error:
  9748. kfree(buf);
  9749. return NULL;
  9750. }
  9751. #define NVRAM_TEST_SIZE 0x100
  9752. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9753. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9754. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9755. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9756. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9757. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9758. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9759. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9760. static int tg3_test_nvram(struct tg3 *tp)
  9761. {
  9762. u32 csum, magic, len;
  9763. __be32 *buf;
  9764. int i, j, k, err = 0, size;
  9765. if (tg3_flag(tp, NO_NVRAM))
  9766. return 0;
  9767. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9768. return -EIO;
  9769. if (magic == TG3_EEPROM_MAGIC)
  9770. size = NVRAM_TEST_SIZE;
  9771. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9772. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9773. TG3_EEPROM_SB_FORMAT_1) {
  9774. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9775. case TG3_EEPROM_SB_REVISION_0:
  9776. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9777. break;
  9778. case TG3_EEPROM_SB_REVISION_2:
  9779. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9780. break;
  9781. case TG3_EEPROM_SB_REVISION_3:
  9782. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9783. break;
  9784. case TG3_EEPROM_SB_REVISION_4:
  9785. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9786. break;
  9787. case TG3_EEPROM_SB_REVISION_5:
  9788. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9789. break;
  9790. case TG3_EEPROM_SB_REVISION_6:
  9791. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9792. break;
  9793. default:
  9794. return -EIO;
  9795. }
  9796. } else
  9797. return 0;
  9798. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9799. size = NVRAM_SELFBOOT_HW_SIZE;
  9800. else
  9801. return -EIO;
  9802. buf = kmalloc(size, GFP_KERNEL);
  9803. if (buf == NULL)
  9804. return -ENOMEM;
  9805. err = -EIO;
  9806. for (i = 0, j = 0; i < size; i += 4, j++) {
  9807. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9808. if (err)
  9809. break;
  9810. }
  9811. if (i < size)
  9812. goto out;
  9813. /* Selfboot format */
  9814. magic = be32_to_cpu(buf[0]);
  9815. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9816. TG3_EEPROM_MAGIC_FW) {
  9817. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9818. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9819. TG3_EEPROM_SB_REVISION_2) {
  9820. /* For rev 2, the csum doesn't include the MBA. */
  9821. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9822. csum8 += buf8[i];
  9823. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9824. csum8 += buf8[i];
  9825. } else {
  9826. for (i = 0; i < size; i++)
  9827. csum8 += buf8[i];
  9828. }
  9829. if (csum8 == 0) {
  9830. err = 0;
  9831. goto out;
  9832. }
  9833. err = -EIO;
  9834. goto out;
  9835. }
  9836. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9837. TG3_EEPROM_MAGIC_HW) {
  9838. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9839. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9840. u8 *buf8 = (u8 *) buf;
  9841. /* Separate the parity bits and the data bytes. */
  9842. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9843. if ((i == 0) || (i == 8)) {
  9844. int l;
  9845. u8 msk;
  9846. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9847. parity[k++] = buf8[i] & msk;
  9848. i++;
  9849. } else if (i == 16) {
  9850. int l;
  9851. u8 msk;
  9852. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9853. parity[k++] = buf8[i] & msk;
  9854. i++;
  9855. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9856. parity[k++] = buf8[i] & msk;
  9857. i++;
  9858. }
  9859. data[j++] = buf8[i];
  9860. }
  9861. err = -EIO;
  9862. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9863. u8 hw8 = hweight8(data[i]);
  9864. if ((hw8 & 0x1) && parity[i])
  9865. goto out;
  9866. else if (!(hw8 & 0x1) && !parity[i])
  9867. goto out;
  9868. }
  9869. err = 0;
  9870. goto out;
  9871. }
  9872. err = -EIO;
  9873. /* Bootstrap checksum at offset 0x10 */
  9874. csum = calc_crc((unsigned char *) buf, 0x10);
  9875. if (csum != le32_to_cpu(buf[0x10/4]))
  9876. goto out;
  9877. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9878. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9879. if (csum != le32_to_cpu(buf[0xfc/4]))
  9880. goto out;
  9881. kfree(buf);
  9882. buf = tg3_vpd_readblock(tp, &len);
  9883. if (!buf)
  9884. return -ENOMEM;
  9885. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9886. if (i > 0) {
  9887. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9888. if (j < 0)
  9889. goto out;
  9890. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9891. goto out;
  9892. i += PCI_VPD_LRDT_TAG_SIZE;
  9893. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9894. PCI_VPD_RO_KEYWORD_CHKSUM);
  9895. if (j > 0) {
  9896. u8 csum8 = 0;
  9897. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9898. for (i = 0; i <= j; i++)
  9899. csum8 += ((u8 *)buf)[i];
  9900. if (csum8)
  9901. goto out;
  9902. }
  9903. }
  9904. err = 0;
  9905. out:
  9906. kfree(buf);
  9907. return err;
  9908. }
  9909. #define TG3_SERDES_TIMEOUT_SEC 2
  9910. #define TG3_COPPER_TIMEOUT_SEC 6
  9911. static int tg3_test_link(struct tg3 *tp)
  9912. {
  9913. int i, max;
  9914. if (!netif_running(tp->dev))
  9915. return -ENODEV;
  9916. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9917. max = TG3_SERDES_TIMEOUT_SEC;
  9918. else
  9919. max = TG3_COPPER_TIMEOUT_SEC;
  9920. for (i = 0; i < max; i++) {
  9921. if (tp->link_up)
  9922. return 0;
  9923. if (msleep_interruptible(1000))
  9924. break;
  9925. }
  9926. return -EIO;
  9927. }
  9928. /* Only test the commonly used registers */
  9929. static int tg3_test_registers(struct tg3 *tp)
  9930. {
  9931. int i, is_5705, is_5750;
  9932. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9933. static struct {
  9934. u16 offset;
  9935. u16 flags;
  9936. #define TG3_FL_5705 0x1
  9937. #define TG3_FL_NOT_5705 0x2
  9938. #define TG3_FL_NOT_5788 0x4
  9939. #define TG3_FL_NOT_5750 0x8
  9940. u32 read_mask;
  9941. u32 write_mask;
  9942. } reg_tbl[] = {
  9943. /* MAC Control Registers */
  9944. { MAC_MODE, TG3_FL_NOT_5705,
  9945. 0x00000000, 0x00ef6f8c },
  9946. { MAC_MODE, TG3_FL_5705,
  9947. 0x00000000, 0x01ef6b8c },
  9948. { MAC_STATUS, TG3_FL_NOT_5705,
  9949. 0x03800107, 0x00000000 },
  9950. { MAC_STATUS, TG3_FL_5705,
  9951. 0x03800100, 0x00000000 },
  9952. { MAC_ADDR_0_HIGH, 0x0000,
  9953. 0x00000000, 0x0000ffff },
  9954. { MAC_ADDR_0_LOW, 0x0000,
  9955. 0x00000000, 0xffffffff },
  9956. { MAC_RX_MTU_SIZE, 0x0000,
  9957. 0x00000000, 0x0000ffff },
  9958. { MAC_TX_MODE, 0x0000,
  9959. 0x00000000, 0x00000070 },
  9960. { MAC_TX_LENGTHS, 0x0000,
  9961. 0x00000000, 0x00003fff },
  9962. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9963. 0x00000000, 0x000007fc },
  9964. { MAC_RX_MODE, TG3_FL_5705,
  9965. 0x00000000, 0x000007dc },
  9966. { MAC_HASH_REG_0, 0x0000,
  9967. 0x00000000, 0xffffffff },
  9968. { MAC_HASH_REG_1, 0x0000,
  9969. 0x00000000, 0xffffffff },
  9970. { MAC_HASH_REG_2, 0x0000,
  9971. 0x00000000, 0xffffffff },
  9972. { MAC_HASH_REG_3, 0x0000,
  9973. 0x00000000, 0xffffffff },
  9974. /* Receive Data and Receive BD Initiator Control Registers. */
  9975. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9976. 0x00000000, 0xffffffff },
  9977. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9978. 0x00000000, 0xffffffff },
  9979. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9980. 0x00000000, 0x00000003 },
  9981. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9982. 0x00000000, 0xffffffff },
  9983. { RCVDBDI_STD_BD+0, 0x0000,
  9984. 0x00000000, 0xffffffff },
  9985. { RCVDBDI_STD_BD+4, 0x0000,
  9986. 0x00000000, 0xffffffff },
  9987. { RCVDBDI_STD_BD+8, 0x0000,
  9988. 0x00000000, 0xffff0002 },
  9989. { RCVDBDI_STD_BD+0xc, 0x0000,
  9990. 0x00000000, 0xffffffff },
  9991. /* Receive BD Initiator Control Registers. */
  9992. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9993. 0x00000000, 0xffffffff },
  9994. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9995. 0x00000000, 0x000003ff },
  9996. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9997. 0x00000000, 0xffffffff },
  9998. /* Host Coalescing Control Registers. */
  9999. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10000. 0x00000000, 0x00000004 },
  10001. { HOSTCC_MODE, TG3_FL_5705,
  10002. 0x00000000, 0x000000f6 },
  10003. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10004. 0x00000000, 0xffffffff },
  10005. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10006. 0x00000000, 0x000003ff },
  10007. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10008. 0x00000000, 0xffffffff },
  10009. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10010. 0x00000000, 0x000003ff },
  10011. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10012. 0x00000000, 0xffffffff },
  10013. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10014. 0x00000000, 0x000000ff },
  10015. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10016. 0x00000000, 0xffffffff },
  10017. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10018. 0x00000000, 0x000000ff },
  10019. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10020. 0x00000000, 0xffffffff },
  10021. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10022. 0x00000000, 0xffffffff },
  10023. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10024. 0x00000000, 0xffffffff },
  10025. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10026. 0x00000000, 0x000000ff },
  10027. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10028. 0x00000000, 0xffffffff },
  10029. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10030. 0x00000000, 0x000000ff },
  10031. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10032. 0x00000000, 0xffffffff },
  10033. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10034. 0x00000000, 0xffffffff },
  10035. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10036. 0x00000000, 0xffffffff },
  10037. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10038. 0x00000000, 0xffffffff },
  10039. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10040. 0x00000000, 0xffffffff },
  10041. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10042. 0xffffffff, 0x00000000 },
  10043. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10044. 0xffffffff, 0x00000000 },
  10045. /* Buffer Manager Control Registers. */
  10046. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10047. 0x00000000, 0x007fff80 },
  10048. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10049. 0x00000000, 0x007fffff },
  10050. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10051. 0x00000000, 0x0000003f },
  10052. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10053. 0x00000000, 0x000001ff },
  10054. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10055. 0x00000000, 0x000001ff },
  10056. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10057. 0xffffffff, 0x00000000 },
  10058. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10059. 0xffffffff, 0x00000000 },
  10060. /* Mailbox Registers */
  10061. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10062. 0x00000000, 0x000001ff },
  10063. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10064. 0x00000000, 0x000001ff },
  10065. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10066. 0x00000000, 0x000007ff },
  10067. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10068. 0x00000000, 0x000001ff },
  10069. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10070. };
  10071. is_5705 = is_5750 = 0;
  10072. if (tg3_flag(tp, 5705_PLUS)) {
  10073. is_5705 = 1;
  10074. if (tg3_flag(tp, 5750_PLUS))
  10075. is_5750 = 1;
  10076. }
  10077. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10078. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10079. continue;
  10080. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10081. continue;
  10082. if (tg3_flag(tp, IS_5788) &&
  10083. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10084. continue;
  10085. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10086. continue;
  10087. offset = (u32) reg_tbl[i].offset;
  10088. read_mask = reg_tbl[i].read_mask;
  10089. write_mask = reg_tbl[i].write_mask;
  10090. /* Save the original register content */
  10091. save_val = tr32(offset);
  10092. /* Determine the read-only value. */
  10093. read_val = save_val & read_mask;
  10094. /* Write zero to the register, then make sure the read-only bits
  10095. * are not changed and the read/write bits are all zeros.
  10096. */
  10097. tw32(offset, 0);
  10098. val = tr32(offset);
  10099. /* Test the read-only and read/write bits. */
  10100. if (((val & read_mask) != read_val) || (val & write_mask))
  10101. goto out;
  10102. /* Write ones to all the bits defined by RdMask and WrMask, then
  10103. * make sure the read-only bits are not changed and the
  10104. * read/write bits are all ones.
  10105. */
  10106. tw32(offset, read_mask | write_mask);
  10107. val = tr32(offset);
  10108. /* Test the read-only bits. */
  10109. if ((val & read_mask) != read_val)
  10110. goto out;
  10111. /* Test the read/write bits. */
  10112. if ((val & write_mask) != write_mask)
  10113. goto out;
  10114. tw32(offset, save_val);
  10115. }
  10116. return 0;
  10117. out:
  10118. if (netif_msg_hw(tp))
  10119. netdev_err(tp->dev,
  10120. "Register test failed at offset %x\n", offset);
  10121. tw32(offset, save_val);
  10122. return -EIO;
  10123. }
  10124. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10125. {
  10126. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10127. int i;
  10128. u32 j;
  10129. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10130. for (j = 0; j < len; j += 4) {
  10131. u32 val;
  10132. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10133. tg3_read_mem(tp, offset + j, &val);
  10134. if (val != test_pattern[i])
  10135. return -EIO;
  10136. }
  10137. }
  10138. return 0;
  10139. }
  10140. static int tg3_test_memory(struct tg3 *tp)
  10141. {
  10142. static struct mem_entry {
  10143. u32 offset;
  10144. u32 len;
  10145. } mem_tbl_570x[] = {
  10146. { 0x00000000, 0x00b50},
  10147. { 0x00002000, 0x1c000},
  10148. { 0xffffffff, 0x00000}
  10149. }, mem_tbl_5705[] = {
  10150. { 0x00000100, 0x0000c},
  10151. { 0x00000200, 0x00008},
  10152. { 0x00004000, 0x00800},
  10153. { 0x00006000, 0x01000},
  10154. { 0x00008000, 0x02000},
  10155. { 0x00010000, 0x0e000},
  10156. { 0xffffffff, 0x00000}
  10157. }, mem_tbl_5755[] = {
  10158. { 0x00000200, 0x00008},
  10159. { 0x00004000, 0x00800},
  10160. { 0x00006000, 0x00800},
  10161. { 0x00008000, 0x02000},
  10162. { 0x00010000, 0x0c000},
  10163. { 0xffffffff, 0x00000}
  10164. }, mem_tbl_5906[] = {
  10165. { 0x00000200, 0x00008},
  10166. { 0x00004000, 0x00400},
  10167. { 0x00006000, 0x00400},
  10168. { 0x00008000, 0x01000},
  10169. { 0x00010000, 0x01000},
  10170. { 0xffffffff, 0x00000}
  10171. }, mem_tbl_5717[] = {
  10172. { 0x00000200, 0x00008},
  10173. { 0x00010000, 0x0a000},
  10174. { 0x00020000, 0x13c00},
  10175. { 0xffffffff, 0x00000}
  10176. }, mem_tbl_57765[] = {
  10177. { 0x00000200, 0x00008},
  10178. { 0x00004000, 0x00800},
  10179. { 0x00006000, 0x09800},
  10180. { 0x00010000, 0x0a000},
  10181. { 0xffffffff, 0x00000}
  10182. };
  10183. struct mem_entry *mem_tbl;
  10184. int err = 0;
  10185. int i;
  10186. if (tg3_flag(tp, 5717_PLUS))
  10187. mem_tbl = mem_tbl_5717;
  10188. else if (tg3_flag(tp, 57765_CLASS) ||
  10189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  10190. mem_tbl = mem_tbl_57765;
  10191. else if (tg3_flag(tp, 5755_PLUS))
  10192. mem_tbl = mem_tbl_5755;
  10193. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10194. mem_tbl = mem_tbl_5906;
  10195. else if (tg3_flag(tp, 5705_PLUS))
  10196. mem_tbl = mem_tbl_5705;
  10197. else
  10198. mem_tbl = mem_tbl_570x;
  10199. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10200. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10201. if (err)
  10202. break;
  10203. }
  10204. return err;
  10205. }
  10206. #define TG3_TSO_MSS 500
  10207. #define TG3_TSO_IP_HDR_LEN 20
  10208. #define TG3_TSO_TCP_HDR_LEN 20
  10209. #define TG3_TSO_TCP_OPT_LEN 12
  10210. static const u8 tg3_tso_header[] = {
  10211. 0x08, 0x00,
  10212. 0x45, 0x00, 0x00, 0x00,
  10213. 0x00, 0x00, 0x40, 0x00,
  10214. 0x40, 0x06, 0x00, 0x00,
  10215. 0x0a, 0x00, 0x00, 0x01,
  10216. 0x0a, 0x00, 0x00, 0x02,
  10217. 0x0d, 0x00, 0xe0, 0x00,
  10218. 0x00, 0x00, 0x01, 0x00,
  10219. 0x00, 0x00, 0x02, 0x00,
  10220. 0x80, 0x10, 0x10, 0x00,
  10221. 0x14, 0x09, 0x00, 0x00,
  10222. 0x01, 0x01, 0x08, 0x0a,
  10223. 0x11, 0x11, 0x11, 0x11,
  10224. 0x11, 0x11, 0x11, 0x11,
  10225. };
  10226. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10227. {
  10228. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10229. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10230. u32 budget;
  10231. struct sk_buff *skb;
  10232. u8 *tx_data, *rx_data;
  10233. dma_addr_t map;
  10234. int num_pkts, tx_len, rx_len, i, err;
  10235. struct tg3_rx_buffer_desc *desc;
  10236. struct tg3_napi *tnapi, *rnapi;
  10237. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10238. tnapi = &tp->napi[0];
  10239. rnapi = &tp->napi[0];
  10240. if (tp->irq_cnt > 1) {
  10241. if (tg3_flag(tp, ENABLE_RSS))
  10242. rnapi = &tp->napi[1];
  10243. if (tg3_flag(tp, ENABLE_TSS))
  10244. tnapi = &tp->napi[1];
  10245. }
  10246. coal_now = tnapi->coal_now | rnapi->coal_now;
  10247. err = -EIO;
  10248. tx_len = pktsz;
  10249. skb = netdev_alloc_skb(tp->dev, tx_len);
  10250. if (!skb)
  10251. return -ENOMEM;
  10252. tx_data = skb_put(skb, tx_len);
  10253. memcpy(tx_data, tp->dev->dev_addr, 6);
  10254. memset(tx_data + 6, 0x0, 8);
  10255. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10256. if (tso_loopback) {
  10257. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10258. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10259. TG3_TSO_TCP_OPT_LEN;
  10260. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10261. sizeof(tg3_tso_header));
  10262. mss = TG3_TSO_MSS;
  10263. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10264. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10265. /* Set the total length field in the IP header */
  10266. iph->tot_len = htons((u16)(mss + hdr_len));
  10267. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10268. TXD_FLAG_CPU_POST_DMA);
  10269. if (tg3_flag(tp, HW_TSO_1) ||
  10270. tg3_flag(tp, HW_TSO_2) ||
  10271. tg3_flag(tp, HW_TSO_3)) {
  10272. struct tcphdr *th;
  10273. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10274. th = (struct tcphdr *)&tx_data[val];
  10275. th->check = 0;
  10276. } else
  10277. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10278. if (tg3_flag(tp, HW_TSO_3)) {
  10279. mss |= (hdr_len & 0xc) << 12;
  10280. if (hdr_len & 0x10)
  10281. base_flags |= 0x00000010;
  10282. base_flags |= (hdr_len & 0x3e0) << 5;
  10283. } else if (tg3_flag(tp, HW_TSO_2))
  10284. mss |= hdr_len << 9;
  10285. else if (tg3_flag(tp, HW_TSO_1) ||
  10286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10287. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10288. } else {
  10289. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10290. }
  10291. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10292. } else {
  10293. num_pkts = 1;
  10294. data_off = ETH_HLEN;
  10295. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10296. tx_len > VLAN_ETH_FRAME_LEN)
  10297. base_flags |= TXD_FLAG_JMB_PKT;
  10298. }
  10299. for (i = data_off; i < tx_len; i++)
  10300. tx_data[i] = (u8) (i & 0xff);
  10301. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10302. if (pci_dma_mapping_error(tp->pdev, map)) {
  10303. dev_kfree_skb(skb);
  10304. return -EIO;
  10305. }
  10306. val = tnapi->tx_prod;
  10307. tnapi->tx_buffers[val].skb = skb;
  10308. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10309. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10310. rnapi->coal_now);
  10311. udelay(10);
  10312. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10313. budget = tg3_tx_avail(tnapi);
  10314. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10315. base_flags | TXD_FLAG_END, mss, 0)) {
  10316. tnapi->tx_buffers[val].skb = NULL;
  10317. dev_kfree_skb(skb);
  10318. return -EIO;
  10319. }
  10320. tnapi->tx_prod++;
  10321. /* Sync BD data before updating mailbox */
  10322. wmb();
  10323. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10324. tr32_mailbox(tnapi->prodmbox);
  10325. udelay(10);
  10326. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10327. for (i = 0; i < 35; i++) {
  10328. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10329. coal_now);
  10330. udelay(10);
  10331. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10332. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10333. if ((tx_idx == tnapi->tx_prod) &&
  10334. (rx_idx == (rx_start_idx + num_pkts)))
  10335. break;
  10336. }
  10337. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10338. dev_kfree_skb(skb);
  10339. if (tx_idx != tnapi->tx_prod)
  10340. goto out;
  10341. if (rx_idx != rx_start_idx + num_pkts)
  10342. goto out;
  10343. val = data_off;
  10344. while (rx_idx != rx_start_idx) {
  10345. desc = &rnapi->rx_rcb[rx_start_idx++];
  10346. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10347. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10348. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10349. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10350. goto out;
  10351. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10352. - ETH_FCS_LEN;
  10353. if (!tso_loopback) {
  10354. if (rx_len != tx_len)
  10355. goto out;
  10356. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10357. if (opaque_key != RXD_OPAQUE_RING_STD)
  10358. goto out;
  10359. } else {
  10360. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10361. goto out;
  10362. }
  10363. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10364. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10365. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10366. goto out;
  10367. }
  10368. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10369. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10370. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10371. mapping);
  10372. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10373. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10374. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10375. mapping);
  10376. } else
  10377. goto out;
  10378. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10379. PCI_DMA_FROMDEVICE);
  10380. rx_data += TG3_RX_OFFSET(tp);
  10381. for (i = data_off; i < rx_len; i++, val++) {
  10382. if (*(rx_data + i) != (u8) (val & 0xff))
  10383. goto out;
  10384. }
  10385. }
  10386. err = 0;
  10387. /* tg3_free_rings will unmap and free the rx_data */
  10388. out:
  10389. return err;
  10390. }
  10391. #define TG3_STD_LOOPBACK_FAILED 1
  10392. #define TG3_JMB_LOOPBACK_FAILED 2
  10393. #define TG3_TSO_LOOPBACK_FAILED 4
  10394. #define TG3_LOOPBACK_FAILED \
  10395. (TG3_STD_LOOPBACK_FAILED | \
  10396. TG3_JMB_LOOPBACK_FAILED | \
  10397. TG3_TSO_LOOPBACK_FAILED)
  10398. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10399. {
  10400. int err = -EIO;
  10401. u32 eee_cap;
  10402. u32 jmb_pkt_sz = 9000;
  10403. if (tp->dma_limit)
  10404. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10405. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10406. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10407. if (!netif_running(tp->dev)) {
  10408. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10409. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10410. if (do_extlpbk)
  10411. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10412. goto done;
  10413. }
  10414. err = tg3_reset_hw(tp, 1);
  10415. if (err) {
  10416. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10417. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10418. if (do_extlpbk)
  10419. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10420. goto done;
  10421. }
  10422. if (tg3_flag(tp, ENABLE_RSS)) {
  10423. int i;
  10424. /* Reroute all rx packets to the 1st queue */
  10425. for (i = MAC_RSS_INDIR_TBL_0;
  10426. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10427. tw32(i, 0x0);
  10428. }
  10429. /* HW errata - mac loopback fails in some cases on 5780.
  10430. * Normal traffic and PHY loopback are not affected by
  10431. * errata. Also, the MAC loopback test is deprecated for
  10432. * all newer ASIC revisions.
  10433. */
  10434. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10435. !tg3_flag(tp, CPMU_PRESENT)) {
  10436. tg3_mac_loopback(tp, true);
  10437. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10438. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10439. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10440. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10441. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10442. tg3_mac_loopback(tp, false);
  10443. }
  10444. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10445. !tg3_flag(tp, USE_PHYLIB)) {
  10446. int i;
  10447. tg3_phy_lpbk_set(tp, 0, false);
  10448. /* Wait for link */
  10449. for (i = 0; i < 100; i++) {
  10450. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10451. break;
  10452. mdelay(1);
  10453. }
  10454. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10455. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10456. if (tg3_flag(tp, TSO_CAPABLE) &&
  10457. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10458. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10459. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10460. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10461. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10462. if (do_extlpbk) {
  10463. tg3_phy_lpbk_set(tp, 0, true);
  10464. /* All link indications report up, but the hardware
  10465. * isn't really ready for about 20 msec. Double it
  10466. * to be sure.
  10467. */
  10468. mdelay(40);
  10469. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10470. data[TG3_EXT_LOOPB_TEST] |=
  10471. TG3_STD_LOOPBACK_FAILED;
  10472. if (tg3_flag(tp, TSO_CAPABLE) &&
  10473. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10474. data[TG3_EXT_LOOPB_TEST] |=
  10475. TG3_TSO_LOOPBACK_FAILED;
  10476. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10477. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10478. data[TG3_EXT_LOOPB_TEST] |=
  10479. TG3_JMB_LOOPBACK_FAILED;
  10480. }
  10481. /* Re-enable gphy autopowerdown. */
  10482. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10483. tg3_phy_toggle_apd(tp, true);
  10484. }
  10485. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10486. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10487. done:
  10488. tp->phy_flags |= eee_cap;
  10489. return err;
  10490. }
  10491. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10492. u64 *data)
  10493. {
  10494. struct tg3 *tp = netdev_priv(dev);
  10495. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10496. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10497. tg3_power_up(tp)) {
  10498. etest->flags |= ETH_TEST_FL_FAILED;
  10499. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10500. return;
  10501. }
  10502. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10503. if (tg3_test_nvram(tp) != 0) {
  10504. etest->flags |= ETH_TEST_FL_FAILED;
  10505. data[TG3_NVRAM_TEST] = 1;
  10506. }
  10507. if (!doextlpbk && tg3_test_link(tp)) {
  10508. etest->flags |= ETH_TEST_FL_FAILED;
  10509. data[TG3_LINK_TEST] = 1;
  10510. }
  10511. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10512. int err, err2 = 0, irq_sync = 0;
  10513. if (netif_running(dev)) {
  10514. tg3_phy_stop(tp);
  10515. tg3_netif_stop(tp);
  10516. irq_sync = 1;
  10517. }
  10518. tg3_full_lock(tp, irq_sync);
  10519. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10520. err = tg3_nvram_lock(tp);
  10521. tg3_halt_cpu(tp, RX_CPU_BASE);
  10522. if (!tg3_flag(tp, 5705_PLUS))
  10523. tg3_halt_cpu(tp, TX_CPU_BASE);
  10524. if (!err)
  10525. tg3_nvram_unlock(tp);
  10526. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10527. tg3_phy_reset(tp);
  10528. if (tg3_test_registers(tp) != 0) {
  10529. etest->flags |= ETH_TEST_FL_FAILED;
  10530. data[TG3_REGISTER_TEST] = 1;
  10531. }
  10532. if (tg3_test_memory(tp) != 0) {
  10533. etest->flags |= ETH_TEST_FL_FAILED;
  10534. data[TG3_MEMORY_TEST] = 1;
  10535. }
  10536. if (doextlpbk)
  10537. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10538. if (tg3_test_loopback(tp, data, doextlpbk))
  10539. etest->flags |= ETH_TEST_FL_FAILED;
  10540. tg3_full_unlock(tp);
  10541. if (tg3_test_interrupt(tp) != 0) {
  10542. etest->flags |= ETH_TEST_FL_FAILED;
  10543. data[TG3_INTERRUPT_TEST] = 1;
  10544. }
  10545. tg3_full_lock(tp, 0);
  10546. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10547. if (netif_running(dev)) {
  10548. tg3_flag_set(tp, INIT_COMPLETE);
  10549. err2 = tg3_restart_hw(tp, 1);
  10550. if (!err2)
  10551. tg3_netif_start(tp);
  10552. }
  10553. tg3_full_unlock(tp);
  10554. if (irq_sync && !err2)
  10555. tg3_phy_start(tp);
  10556. }
  10557. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10558. tg3_power_down(tp);
  10559. }
  10560. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10561. struct ifreq *ifr, int cmd)
  10562. {
  10563. struct tg3 *tp = netdev_priv(dev);
  10564. struct hwtstamp_config stmpconf;
  10565. if (!tg3_flag(tp, PTP_CAPABLE))
  10566. return -EINVAL;
  10567. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10568. return -EFAULT;
  10569. if (stmpconf.flags)
  10570. return -EINVAL;
  10571. switch (stmpconf.tx_type) {
  10572. case HWTSTAMP_TX_ON:
  10573. tg3_flag_set(tp, TX_TSTAMP_EN);
  10574. break;
  10575. case HWTSTAMP_TX_OFF:
  10576. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10577. break;
  10578. default:
  10579. return -ERANGE;
  10580. }
  10581. switch (stmpconf.rx_filter) {
  10582. case HWTSTAMP_FILTER_NONE:
  10583. tp->rxptpctl = 0;
  10584. break;
  10585. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10586. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10587. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10588. break;
  10589. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10590. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10591. TG3_RX_PTP_CTL_SYNC_EVNT;
  10592. break;
  10593. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10594. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10595. TG3_RX_PTP_CTL_DELAY_REQ;
  10596. break;
  10597. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10598. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10599. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10600. break;
  10601. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10602. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10603. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10604. break;
  10605. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10606. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10607. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10608. break;
  10609. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10610. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10611. TG3_RX_PTP_CTL_SYNC_EVNT;
  10612. break;
  10613. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10614. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10615. TG3_RX_PTP_CTL_SYNC_EVNT;
  10616. break;
  10617. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10618. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10619. TG3_RX_PTP_CTL_SYNC_EVNT;
  10620. break;
  10621. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10622. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10623. TG3_RX_PTP_CTL_DELAY_REQ;
  10624. break;
  10625. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10626. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10627. TG3_RX_PTP_CTL_DELAY_REQ;
  10628. break;
  10629. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10630. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10631. TG3_RX_PTP_CTL_DELAY_REQ;
  10632. break;
  10633. default:
  10634. return -ERANGE;
  10635. }
  10636. if (netif_running(dev) && tp->rxptpctl)
  10637. tw32(TG3_RX_PTP_CTL,
  10638. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10639. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10640. -EFAULT : 0;
  10641. }
  10642. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10643. {
  10644. struct mii_ioctl_data *data = if_mii(ifr);
  10645. struct tg3 *tp = netdev_priv(dev);
  10646. int err;
  10647. if (tg3_flag(tp, USE_PHYLIB)) {
  10648. struct phy_device *phydev;
  10649. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10650. return -EAGAIN;
  10651. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10652. return phy_mii_ioctl(phydev, ifr, cmd);
  10653. }
  10654. switch (cmd) {
  10655. case SIOCGMIIPHY:
  10656. data->phy_id = tp->phy_addr;
  10657. /* fallthru */
  10658. case SIOCGMIIREG: {
  10659. u32 mii_regval;
  10660. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10661. break; /* We have no PHY */
  10662. if (!netif_running(dev))
  10663. return -EAGAIN;
  10664. spin_lock_bh(&tp->lock);
  10665. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10666. spin_unlock_bh(&tp->lock);
  10667. data->val_out = mii_regval;
  10668. return err;
  10669. }
  10670. case SIOCSMIIREG:
  10671. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10672. break; /* We have no PHY */
  10673. if (!netif_running(dev))
  10674. return -EAGAIN;
  10675. spin_lock_bh(&tp->lock);
  10676. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10677. spin_unlock_bh(&tp->lock);
  10678. return err;
  10679. case SIOCSHWTSTAMP:
  10680. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10681. default:
  10682. /* do nothing */
  10683. break;
  10684. }
  10685. return -EOPNOTSUPP;
  10686. }
  10687. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10688. {
  10689. struct tg3 *tp = netdev_priv(dev);
  10690. memcpy(ec, &tp->coal, sizeof(*ec));
  10691. return 0;
  10692. }
  10693. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10694. {
  10695. struct tg3 *tp = netdev_priv(dev);
  10696. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10697. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10698. if (!tg3_flag(tp, 5705_PLUS)) {
  10699. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10700. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10701. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10702. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10703. }
  10704. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10705. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10706. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10707. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10708. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10709. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10710. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10711. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10712. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10713. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10714. return -EINVAL;
  10715. /* No rx interrupts will be generated if both are zero */
  10716. if ((ec->rx_coalesce_usecs == 0) &&
  10717. (ec->rx_max_coalesced_frames == 0))
  10718. return -EINVAL;
  10719. /* No tx interrupts will be generated if both are zero */
  10720. if ((ec->tx_coalesce_usecs == 0) &&
  10721. (ec->tx_max_coalesced_frames == 0))
  10722. return -EINVAL;
  10723. /* Only copy relevant parameters, ignore all others. */
  10724. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10725. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10726. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10727. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10728. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10729. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10730. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10731. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10732. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10733. if (netif_running(dev)) {
  10734. tg3_full_lock(tp, 0);
  10735. __tg3_set_coalesce(tp, &tp->coal);
  10736. tg3_full_unlock(tp);
  10737. }
  10738. return 0;
  10739. }
  10740. static const struct ethtool_ops tg3_ethtool_ops = {
  10741. .get_settings = tg3_get_settings,
  10742. .set_settings = tg3_set_settings,
  10743. .get_drvinfo = tg3_get_drvinfo,
  10744. .get_regs_len = tg3_get_regs_len,
  10745. .get_regs = tg3_get_regs,
  10746. .get_wol = tg3_get_wol,
  10747. .set_wol = tg3_set_wol,
  10748. .get_msglevel = tg3_get_msglevel,
  10749. .set_msglevel = tg3_set_msglevel,
  10750. .nway_reset = tg3_nway_reset,
  10751. .get_link = ethtool_op_get_link,
  10752. .get_eeprom_len = tg3_get_eeprom_len,
  10753. .get_eeprom = tg3_get_eeprom,
  10754. .set_eeprom = tg3_set_eeprom,
  10755. .get_ringparam = tg3_get_ringparam,
  10756. .set_ringparam = tg3_set_ringparam,
  10757. .get_pauseparam = tg3_get_pauseparam,
  10758. .set_pauseparam = tg3_set_pauseparam,
  10759. .self_test = tg3_self_test,
  10760. .get_strings = tg3_get_strings,
  10761. .set_phys_id = tg3_set_phys_id,
  10762. .get_ethtool_stats = tg3_get_ethtool_stats,
  10763. .get_coalesce = tg3_get_coalesce,
  10764. .set_coalesce = tg3_set_coalesce,
  10765. .get_sset_count = tg3_get_sset_count,
  10766. .get_rxnfc = tg3_get_rxnfc,
  10767. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10768. .get_rxfh_indir = tg3_get_rxfh_indir,
  10769. .set_rxfh_indir = tg3_set_rxfh_indir,
  10770. .get_channels = tg3_get_channels,
  10771. .set_channels = tg3_set_channels,
  10772. .get_ts_info = tg3_get_ts_info,
  10773. };
  10774. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10775. struct rtnl_link_stats64 *stats)
  10776. {
  10777. struct tg3 *tp = netdev_priv(dev);
  10778. spin_lock_bh(&tp->lock);
  10779. if (!tp->hw_stats) {
  10780. spin_unlock_bh(&tp->lock);
  10781. return &tp->net_stats_prev;
  10782. }
  10783. tg3_get_nstats(tp, stats);
  10784. spin_unlock_bh(&tp->lock);
  10785. return stats;
  10786. }
  10787. static void tg3_set_rx_mode(struct net_device *dev)
  10788. {
  10789. struct tg3 *tp = netdev_priv(dev);
  10790. if (!netif_running(dev))
  10791. return;
  10792. tg3_full_lock(tp, 0);
  10793. __tg3_set_rx_mode(dev);
  10794. tg3_full_unlock(tp);
  10795. }
  10796. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10797. int new_mtu)
  10798. {
  10799. dev->mtu = new_mtu;
  10800. if (new_mtu > ETH_DATA_LEN) {
  10801. if (tg3_flag(tp, 5780_CLASS)) {
  10802. netdev_update_features(dev);
  10803. tg3_flag_clear(tp, TSO_CAPABLE);
  10804. } else {
  10805. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10806. }
  10807. } else {
  10808. if (tg3_flag(tp, 5780_CLASS)) {
  10809. tg3_flag_set(tp, TSO_CAPABLE);
  10810. netdev_update_features(dev);
  10811. }
  10812. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10813. }
  10814. }
  10815. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10816. {
  10817. struct tg3 *tp = netdev_priv(dev);
  10818. int err, reset_phy = 0;
  10819. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10820. return -EINVAL;
  10821. if (!netif_running(dev)) {
  10822. /* We'll just catch it later when the
  10823. * device is up'd.
  10824. */
  10825. tg3_set_mtu(dev, tp, new_mtu);
  10826. return 0;
  10827. }
  10828. tg3_phy_stop(tp);
  10829. tg3_netif_stop(tp);
  10830. tg3_full_lock(tp, 1);
  10831. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10832. tg3_set_mtu(dev, tp, new_mtu);
  10833. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10834. * breaks all requests to 256 bytes.
  10835. */
  10836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10837. reset_phy = 1;
  10838. err = tg3_restart_hw(tp, reset_phy);
  10839. if (!err)
  10840. tg3_netif_start(tp);
  10841. tg3_full_unlock(tp);
  10842. if (!err)
  10843. tg3_phy_start(tp);
  10844. return err;
  10845. }
  10846. static const struct net_device_ops tg3_netdev_ops = {
  10847. .ndo_open = tg3_open,
  10848. .ndo_stop = tg3_close,
  10849. .ndo_start_xmit = tg3_start_xmit,
  10850. .ndo_get_stats64 = tg3_get_stats64,
  10851. .ndo_validate_addr = eth_validate_addr,
  10852. .ndo_set_rx_mode = tg3_set_rx_mode,
  10853. .ndo_set_mac_address = tg3_set_mac_addr,
  10854. .ndo_do_ioctl = tg3_ioctl,
  10855. .ndo_tx_timeout = tg3_tx_timeout,
  10856. .ndo_change_mtu = tg3_change_mtu,
  10857. .ndo_fix_features = tg3_fix_features,
  10858. .ndo_set_features = tg3_set_features,
  10859. #ifdef CONFIG_NET_POLL_CONTROLLER
  10860. .ndo_poll_controller = tg3_poll_controller,
  10861. #endif
  10862. };
  10863. static void tg3_get_eeprom_size(struct tg3 *tp)
  10864. {
  10865. u32 cursize, val, magic;
  10866. tp->nvram_size = EEPROM_CHIP_SIZE;
  10867. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10868. return;
  10869. if ((magic != TG3_EEPROM_MAGIC) &&
  10870. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10871. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10872. return;
  10873. /*
  10874. * Size the chip by reading offsets at increasing powers of two.
  10875. * When we encounter our validation signature, we know the addressing
  10876. * has wrapped around, and thus have our chip size.
  10877. */
  10878. cursize = 0x10;
  10879. while (cursize < tp->nvram_size) {
  10880. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10881. return;
  10882. if (val == magic)
  10883. break;
  10884. cursize <<= 1;
  10885. }
  10886. tp->nvram_size = cursize;
  10887. }
  10888. static void tg3_get_nvram_size(struct tg3 *tp)
  10889. {
  10890. u32 val;
  10891. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10892. return;
  10893. /* Selfboot format */
  10894. if (val != TG3_EEPROM_MAGIC) {
  10895. tg3_get_eeprom_size(tp);
  10896. return;
  10897. }
  10898. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10899. if (val != 0) {
  10900. /* This is confusing. We want to operate on the
  10901. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10902. * call will read from NVRAM and byteswap the data
  10903. * according to the byteswapping settings for all
  10904. * other register accesses. This ensures the data we
  10905. * want will always reside in the lower 16-bits.
  10906. * However, the data in NVRAM is in LE format, which
  10907. * means the data from the NVRAM read will always be
  10908. * opposite the endianness of the CPU. The 16-bit
  10909. * byteswap then brings the data to CPU endianness.
  10910. */
  10911. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10912. return;
  10913. }
  10914. }
  10915. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10916. }
  10917. static void tg3_get_nvram_info(struct tg3 *tp)
  10918. {
  10919. u32 nvcfg1;
  10920. nvcfg1 = tr32(NVRAM_CFG1);
  10921. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10922. tg3_flag_set(tp, FLASH);
  10923. } else {
  10924. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10925. tw32(NVRAM_CFG1, nvcfg1);
  10926. }
  10927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10928. tg3_flag(tp, 5780_CLASS)) {
  10929. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10930. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10931. tp->nvram_jedecnum = JEDEC_ATMEL;
  10932. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10933. tg3_flag_set(tp, NVRAM_BUFFERED);
  10934. break;
  10935. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10936. tp->nvram_jedecnum = JEDEC_ATMEL;
  10937. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10938. break;
  10939. case FLASH_VENDOR_ATMEL_EEPROM:
  10940. tp->nvram_jedecnum = JEDEC_ATMEL;
  10941. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10942. tg3_flag_set(tp, NVRAM_BUFFERED);
  10943. break;
  10944. case FLASH_VENDOR_ST:
  10945. tp->nvram_jedecnum = JEDEC_ST;
  10946. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10947. tg3_flag_set(tp, NVRAM_BUFFERED);
  10948. break;
  10949. case FLASH_VENDOR_SAIFUN:
  10950. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10951. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10952. break;
  10953. case FLASH_VENDOR_SST_SMALL:
  10954. case FLASH_VENDOR_SST_LARGE:
  10955. tp->nvram_jedecnum = JEDEC_SST;
  10956. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10957. break;
  10958. }
  10959. } else {
  10960. tp->nvram_jedecnum = JEDEC_ATMEL;
  10961. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10962. tg3_flag_set(tp, NVRAM_BUFFERED);
  10963. }
  10964. }
  10965. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10966. {
  10967. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10968. case FLASH_5752PAGE_SIZE_256:
  10969. tp->nvram_pagesize = 256;
  10970. break;
  10971. case FLASH_5752PAGE_SIZE_512:
  10972. tp->nvram_pagesize = 512;
  10973. break;
  10974. case FLASH_5752PAGE_SIZE_1K:
  10975. tp->nvram_pagesize = 1024;
  10976. break;
  10977. case FLASH_5752PAGE_SIZE_2K:
  10978. tp->nvram_pagesize = 2048;
  10979. break;
  10980. case FLASH_5752PAGE_SIZE_4K:
  10981. tp->nvram_pagesize = 4096;
  10982. break;
  10983. case FLASH_5752PAGE_SIZE_264:
  10984. tp->nvram_pagesize = 264;
  10985. break;
  10986. case FLASH_5752PAGE_SIZE_528:
  10987. tp->nvram_pagesize = 528;
  10988. break;
  10989. }
  10990. }
  10991. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  10992. {
  10993. u32 nvcfg1;
  10994. nvcfg1 = tr32(NVRAM_CFG1);
  10995. /* NVRAM protection for TPM */
  10996. if (nvcfg1 & (1 << 27))
  10997. tg3_flag_set(tp, PROTECTED_NVRAM);
  10998. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10999. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11000. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11001. tp->nvram_jedecnum = JEDEC_ATMEL;
  11002. tg3_flag_set(tp, NVRAM_BUFFERED);
  11003. break;
  11004. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11005. tp->nvram_jedecnum = JEDEC_ATMEL;
  11006. tg3_flag_set(tp, NVRAM_BUFFERED);
  11007. tg3_flag_set(tp, FLASH);
  11008. break;
  11009. case FLASH_5752VENDOR_ST_M45PE10:
  11010. case FLASH_5752VENDOR_ST_M45PE20:
  11011. case FLASH_5752VENDOR_ST_M45PE40:
  11012. tp->nvram_jedecnum = JEDEC_ST;
  11013. tg3_flag_set(tp, NVRAM_BUFFERED);
  11014. tg3_flag_set(tp, FLASH);
  11015. break;
  11016. }
  11017. if (tg3_flag(tp, FLASH)) {
  11018. tg3_nvram_get_pagesize(tp, nvcfg1);
  11019. } else {
  11020. /* For eeprom, set pagesize to maximum eeprom size */
  11021. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11022. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11023. tw32(NVRAM_CFG1, nvcfg1);
  11024. }
  11025. }
  11026. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11027. {
  11028. u32 nvcfg1, protect = 0;
  11029. nvcfg1 = tr32(NVRAM_CFG1);
  11030. /* NVRAM protection for TPM */
  11031. if (nvcfg1 & (1 << 27)) {
  11032. tg3_flag_set(tp, PROTECTED_NVRAM);
  11033. protect = 1;
  11034. }
  11035. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11036. switch (nvcfg1) {
  11037. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11038. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11039. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11040. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11041. tp->nvram_jedecnum = JEDEC_ATMEL;
  11042. tg3_flag_set(tp, NVRAM_BUFFERED);
  11043. tg3_flag_set(tp, FLASH);
  11044. tp->nvram_pagesize = 264;
  11045. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11046. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11047. tp->nvram_size = (protect ? 0x3e200 :
  11048. TG3_NVRAM_SIZE_512KB);
  11049. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11050. tp->nvram_size = (protect ? 0x1f200 :
  11051. TG3_NVRAM_SIZE_256KB);
  11052. else
  11053. tp->nvram_size = (protect ? 0x1f200 :
  11054. TG3_NVRAM_SIZE_128KB);
  11055. break;
  11056. case FLASH_5752VENDOR_ST_M45PE10:
  11057. case FLASH_5752VENDOR_ST_M45PE20:
  11058. case FLASH_5752VENDOR_ST_M45PE40:
  11059. tp->nvram_jedecnum = JEDEC_ST;
  11060. tg3_flag_set(tp, NVRAM_BUFFERED);
  11061. tg3_flag_set(tp, FLASH);
  11062. tp->nvram_pagesize = 256;
  11063. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11064. tp->nvram_size = (protect ?
  11065. TG3_NVRAM_SIZE_64KB :
  11066. TG3_NVRAM_SIZE_128KB);
  11067. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11068. tp->nvram_size = (protect ?
  11069. TG3_NVRAM_SIZE_64KB :
  11070. TG3_NVRAM_SIZE_256KB);
  11071. else
  11072. tp->nvram_size = (protect ?
  11073. TG3_NVRAM_SIZE_128KB :
  11074. TG3_NVRAM_SIZE_512KB);
  11075. break;
  11076. }
  11077. }
  11078. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11079. {
  11080. u32 nvcfg1;
  11081. nvcfg1 = tr32(NVRAM_CFG1);
  11082. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11083. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11084. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11085. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11086. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11087. tp->nvram_jedecnum = JEDEC_ATMEL;
  11088. tg3_flag_set(tp, NVRAM_BUFFERED);
  11089. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11090. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11091. tw32(NVRAM_CFG1, nvcfg1);
  11092. break;
  11093. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11094. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11095. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11096. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11097. tp->nvram_jedecnum = JEDEC_ATMEL;
  11098. tg3_flag_set(tp, NVRAM_BUFFERED);
  11099. tg3_flag_set(tp, FLASH);
  11100. tp->nvram_pagesize = 264;
  11101. break;
  11102. case FLASH_5752VENDOR_ST_M45PE10:
  11103. case FLASH_5752VENDOR_ST_M45PE20:
  11104. case FLASH_5752VENDOR_ST_M45PE40:
  11105. tp->nvram_jedecnum = JEDEC_ST;
  11106. tg3_flag_set(tp, NVRAM_BUFFERED);
  11107. tg3_flag_set(tp, FLASH);
  11108. tp->nvram_pagesize = 256;
  11109. break;
  11110. }
  11111. }
  11112. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11113. {
  11114. u32 nvcfg1, protect = 0;
  11115. nvcfg1 = tr32(NVRAM_CFG1);
  11116. /* NVRAM protection for TPM */
  11117. if (nvcfg1 & (1 << 27)) {
  11118. tg3_flag_set(tp, PROTECTED_NVRAM);
  11119. protect = 1;
  11120. }
  11121. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11122. switch (nvcfg1) {
  11123. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11124. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11125. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11126. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11127. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11128. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11129. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11130. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11131. tp->nvram_jedecnum = JEDEC_ATMEL;
  11132. tg3_flag_set(tp, NVRAM_BUFFERED);
  11133. tg3_flag_set(tp, FLASH);
  11134. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11135. tp->nvram_pagesize = 256;
  11136. break;
  11137. case FLASH_5761VENDOR_ST_A_M45PE20:
  11138. case FLASH_5761VENDOR_ST_A_M45PE40:
  11139. case FLASH_5761VENDOR_ST_A_M45PE80:
  11140. case FLASH_5761VENDOR_ST_A_M45PE16:
  11141. case FLASH_5761VENDOR_ST_M_M45PE20:
  11142. case FLASH_5761VENDOR_ST_M_M45PE40:
  11143. case FLASH_5761VENDOR_ST_M_M45PE80:
  11144. case FLASH_5761VENDOR_ST_M_M45PE16:
  11145. tp->nvram_jedecnum = JEDEC_ST;
  11146. tg3_flag_set(tp, NVRAM_BUFFERED);
  11147. tg3_flag_set(tp, FLASH);
  11148. tp->nvram_pagesize = 256;
  11149. break;
  11150. }
  11151. if (protect) {
  11152. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11153. } else {
  11154. switch (nvcfg1) {
  11155. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11156. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11157. case FLASH_5761VENDOR_ST_A_M45PE16:
  11158. case FLASH_5761VENDOR_ST_M_M45PE16:
  11159. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11160. break;
  11161. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11162. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11163. case FLASH_5761VENDOR_ST_A_M45PE80:
  11164. case FLASH_5761VENDOR_ST_M_M45PE80:
  11165. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11166. break;
  11167. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11168. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11169. case FLASH_5761VENDOR_ST_A_M45PE40:
  11170. case FLASH_5761VENDOR_ST_M_M45PE40:
  11171. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11172. break;
  11173. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11174. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11175. case FLASH_5761VENDOR_ST_A_M45PE20:
  11176. case FLASH_5761VENDOR_ST_M_M45PE20:
  11177. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11178. break;
  11179. }
  11180. }
  11181. }
  11182. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11183. {
  11184. tp->nvram_jedecnum = JEDEC_ATMEL;
  11185. tg3_flag_set(tp, NVRAM_BUFFERED);
  11186. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11187. }
  11188. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11189. {
  11190. u32 nvcfg1;
  11191. nvcfg1 = tr32(NVRAM_CFG1);
  11192. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11193. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11194. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11195. tp->nvram_jedecnum = JEDEC_ATMEL;
  11196. tg3_flag_set(tp, NVRAM_BUFFERED);
  11197. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11198. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11199. tw32(NVRAM_CFG1, nvcfg1);
  11200. return;
  11201. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11202. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11203. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11204. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11205. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11206. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11207. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11208. tp->nvram_jedecnum = JEDEC_ATMEL;
  11209. tg3_flag_set(tp, NVRAM_BUFFERED);
  11210. tg3_flag_set(tp, FLASH);
  11211. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11212. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11213. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11214. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11215. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11216. break;
  11217. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11218. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11219. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11220. break;
  11221. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11222. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11223. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11224. break;
  11225. }
  11226. break;
  11227. case FLASH_5752VENDOR_ST_M45PE10:
  11228. case FLASH_5752VENDOR_ST_M45PE20:
  11229. case FLASH_5752VENDOR_ST_M45PE40:
  11230. tp->nvram_jedecnum = JEDEC_ST;
  11231. tg3_flag_set(tp, NVRAM_BUFFERED);
  11232. tg3_flag_set(tp, FLASH);
  11233. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11234. case FLASH_5752VENDOR_ST_M45PE10:
  11235. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11236. break;
  11237. case FLASH_5752VENDOR_ST_M45PE20:
  11238. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11239. break;
  11240. case FLASH_5752VENDOR_ST_M45PE40:
  11241. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11242. break;
  11243. }
  11244. break;
  11245. default:
  11246. tg3_flag_set(tp, NO_NVRAM);
  11247. return;
  11248. }
  11249. tg3_nvram_get_pagesize(tp, nvcfg1);
  11250. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11251. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11252. }
  11253. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11254. {
  11255. u32 nvcfg1;
  11256. nvcfg1 = tr32(NVRAM_CFG1);
  11257. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11258. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11259. case FLASH_5717VENDOR_MICRO_EEPROM:
  11260. tp->nvram_jedecnum = JEDEC_ATMEL;
  11261. tg3_flag_set(tp, NVRAM_BUFFERED);
  11262. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11263. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11264. tw32(NVRAM_CFG1, nvcfg1);
  11265. return;
  11266. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11267. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11268. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11269. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11270. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11271. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11272. case FLASH_5717VENDOR_ATMEL_45USPT:
  11273. tp->nvram_jedecnum = JEDEC_ATMEL;
  11274. tg3_flag_set(tp, NVRAM_BUFFERED);
  11275. tg3_flag_set(tp, FLASH);
  11276. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11277. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11278. /* Detect size with tg3_nvram_get_size() */
  11279. break;
  11280. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11281. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11282. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11283. break;
  11284. default:
  11285. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11286. break;
  11287. }
  11288. break;
  11289. case FLASH_5717VENDOR_ST_M_M25PE10:
  11290. case FLASH_5717VENDOR_ST_A_M25PE10:
  11291. case FLASH_5717VENDOR_ST_M_M45PE10:
  11292. case FLASH_5717VENDOR_ST_A_M45PE10:
  11293. case FLASH_5717VENDOR_ST_M_M25PE20:
  11294. case FLASH_5717VENDOR_ST_A_M25PE20:
  11295. case FLASH_5717VENDOR_ST_M_M45PE20:
  11296. case FLASH_5717VENDOR_ST_A_M45PE20:
  11297. case FLASH_5717VENDOR_ST_25USPT:
  11298. case FLASH_5717VENDOR_ST_45USPT:
  11299. tp->nvram_jedecnum = JEDEC_ST;
  11300. tg3_flag_set(tp, NVRAM_BUFFERED);
  11301. tg3_flag_set(tp, FLASH);
  11302. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11303. case FLASH_5717VENDOR_ST_M_M25PE20:
  11304. case FLASH_5717VENDOR_ST_M_M45PE20:
  11305. /* Detect size with tg3_nvram_get_size() */
  11306. break;
  11307. case FLASH_5717VENDOR_ST_A_M25PE20:
  11308. case FLASH_5717VENDOR_ST_A_M45PE20:
  11309. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11310. break;
  11311. default:
  11312. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11313. break;
  11314. }
  11315. break;
  11316. default:
  11317. tg3_flag_set(tp, NO_NVRAM);
  11318. return;
  11319. }
  11320. tg3_nvram_get_pagesize(tp, nvcfg1);
  11321. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11322. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11323. }
  11324. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11325. {
  11326. u32 nvcfg1, nvmpinstrp;
  11327. nvcfg1 = tr32(NVRAM_CFG1);
  11328. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11330. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11331. tg3_flag_set(tp, NO_NVRAM);
  11332. return;
  11333. }
  11334. switch (nvmpinstrp) {
  11335. case FLASH_5762_EEPROM_HD:
  11336. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11337. case FLASH_5762_EEPROM_LD:
  11338. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11339. }
  11340. }
  11341. switch (nvmpinstrp) {
  11342. case FLASH_5720_EEPROM_HD:
  11343. case FLASH_5720_EEPROM_LD:
  11344. tp->nvram_jedecnum = JEDEC_ATMEL;
  11345. tg3_flag_set(tp, NVRAM_BUFFERED);
  11346. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11347. tw32(NVRAM_CFG1, nvcfg1);
  11348. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11349. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11350. else
  11351. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11352. return;
  11353. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11354. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11355. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11356. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11357. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11358. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11359. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11360. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11361. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11362. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11363. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11364. case FLASH_5720VENDOR_ATMEL_45USPT:
  11365. tp->nvram_jedecnum = JEDEC_ATMEL;
  11366. tg3_flag_set(tp, NVRAM_BUFFERED);
  11367. tg3_flag_set(tp, FLASH);
  11368. switch (nvmpinstrp) {
  11369. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11370. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11371. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11372. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11373. break;
  11374. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11375. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11376. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11377. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11378. break;
  11379. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11380. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11381. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11382. break;
  11383. default:
  11384. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11385. break;
  11386. }
  11387. break;
  11388. case FLASH_5720VENDOR_M_ST_M25PE10:
  11389. case FLASH_5720VENDOR_M_ST_M45PE10:
  11390. case FLASH_5720VENDOR_A_ST_M25PE10:
  11391. case FLASH_5720VENDOR_A_ST_M45PE10:
  11392. case FLASH_5720VENDOR_M_ST_M25PE20:
  11393. case FLASH_5720VENDOR_M_ST_M45PE20:
  11394. case FLASH_5720VENDOR_A_ST_M25PE20:
  11395. case FLASH_5720VENDOR_A_ST_M45PE20:
  11396. case FLASH_5720VENDOR_M_ST_M25PE40:
  11397. case FLASH_5720VENDOR_M_ST_M45PE40:
  11398. case FLASH_5720VENDOR_A_ST_M25PE40:
  11399. case FLASH_5720VENDOR_A_ST_M45PE40:
  11400. case FLASH_5720VENDOR_M_ST_M25PE80:
  11401. case FLASH_5720VENDOR_M_ST_M45PE80:
  11402. case FLASH_5720VENDOR_A_ST_M25PE80:
  11403. case FLASH_5720VENDOR_A_ST_M45PE80:
  11404. case FLASH_5720VENDOR_ST_25USPT:
  11405. case FLASH_5720VENDOR_ST_45USPT:
  11406. tp->nvram_jedecnum = JEDEC_ST;
  11407. tg3_flag_set(tp, NVRAM_BUFFERED);
  11408. tg3_flag_set(tp, FLASH);
  11409. switch (nvmpinstrp) {
  11410. case FLASH_5720VENDOR_M_ST_M25PE20:
  11411. case FLASH_5720VENDOR_M_ST_M45PE20:
  11412. case FLASH_5720VENDOR_A_ST_M25PE20:
  11413. case FLASH_5720VENDOR_A_ST_M45PE20:
  11414. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11415. break;
  11416. case FLASH_5720VENDOR_M_ST_M25PE40:
  11417. case FLASH_5720VENDOR_M_ST_M45PE40:
  11418. case FLASH_5720VENDOR_A_ST_M25PE40:
  11419. case FLASH_5720VENDOR_A_ST_M45PE40:
  11420. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11421. break;
  11422. case FLASH_5720VENDOR_M_ST_M25PE80:
  11423. case FLASH_5720VENDOR_M_ST_M45PE80:
  11424. case FLASH_5720VENDOR_A_ST_M25PE80:
  11425. case FLASH_5720VENDOR_A_ST_M45PE80:
  11426. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11427. break;
  11428. default:
  11429. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11430. break;
  11431. }
  11432. break;
  11433. default:
  11434. tg3_flag_set(tp, NO_NVRAM);
  11435. return;
  11436. }
  11437. tg3_nvram_get_pagesize(tp, nvcfg1);
  11438. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11439. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11440. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11441. u32 val;
  11442. if (tg3_nvram_read(tp, 0, &val))
  11443. return;
  11444. if (val != TG3_EEPROM_MAGIC &&
  11445. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11446. tg3_flag_set(tp, NO_NVRAM);
  11447. }
  11448. }
  11449. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11450. static void tg3_nvram_init(struct tg3 *tp)
  11451. {
  11452. tw32_f(GRC_EEPROM_ADDR,
  11453. (EEPROM_ADDR_FSM_RESET |
  11454. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11455. EEPROM_ADDR_CLKPERD_SHIFT)));
  11456. msleep(1);
  11457. /* Enable seeprom accesses. */
  11458. tw32_f(GRC_LOCAL_CTRL,
  11459. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11460. udelay(100);
  11461. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11462. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11463. tg3_flag_set(tp, NVRAM);
  11464. if (tg3_nvram_lock(tp)) {
  11465. netdev_warn(tp->dev,
  11466. "Cannot get nvram lock, %s failed\n",
  11467. __func__);
  11468. return;
  11469. }
  11470. tg3_enable_nvram_access(tp);
  11471. tp->nvram_size = 0;
  11472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11473. tg3_get_5752_nvram_info(tp);
  11474. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11475. tg3_get_5755_nvram_info(tp);
  11476. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11479. tg3_get_5787_nvram_info(tp);
  11480. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11481. tg3_get_5761_nvram_info(tp);
  11482. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11483. tg3_get_5906_nvram_info(tp);
  11484. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11485. tg3_flag(tp, 57765_CLASS))
  11486. tg3_get_57780_nvram_info(tp);
  11487. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11489. tg3_get_5717_nvram_info(tp);
  11490. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  11492. tg3_get_5720_nvram_info(tp);
  11493. else
  11494. tg3_get_nvram_info(tp);
  11495. if (tp->nvram_size == 0)
  11496. tg3_get_nvram_size(tp);
  11497. tg3_disable_nvram_access(tp);
  11498. tg3_nvram_unlock(tp);
  11499. } else {
  11500. tg3_flag_clear(tp, NVRAM);
  11501. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11502. tg3_get_eeprom_size(tp);
  11503. }
  11504. }
  11505. struct subsys_tbl_ent {
  11506. u16 subsys_vendor, subsys_devid;
  11507. u32 phy_id;
  11508. };
  11509. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11510. /* Broadcom boards. */
  11511. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11512. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11513. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11514. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11515. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11516. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11517. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11518. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11519. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11520. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11521. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11522. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11523. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11524. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11525. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11526. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11527. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11528. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11529. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11530. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11531. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11532. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11533. /* 3com boards. */
  11534. { TG3PCI_SUBVENDOR_ID_3COM,
  11535. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11536. { TG3PCI_SUBVENDOR_ID_3COM,
  11537. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11538. { TG3PCI_SUBVENDOR_ID_3COM,
  11539. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11540. { TG3PCI_SUBVENDOR_ID_3COM,
  11541. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11542. { TG3PCI_SUBVENDOR_ID_3COM,
  11543. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11544. /* DELL boards. */
  11545. { TG3PCI_SUBVENDOR_ID_DELL,
  11546. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11547. { TG3PCI_SUBVENDOR_ID_DELL,
  11548. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11549. { TG3PCI_SUBVENDOR_ID_DELL,
  11550. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11551. { TG3PCI_SUBVENDOR_ID_DELL,
  11552. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11553. /* Compaq boards. */
  11554. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11555. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11556. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11557. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11558. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11559. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11560. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11561. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11562. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11563. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11564. /* IBM boards. */
  11565. { TG3PCI_SUBVENDOR_ID_IBM,
  11566. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11567. };
  11568. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11569. {
  11570. int i;
  11571. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11572. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11573. tp->pdev->subsystem_vendor) &&
  11574. (subsys_id_to_phy_id[i].subsys_devid ==
  11575. tp->pdev->subsystem_device))
  11576. return &subsys_id_to_phy_id[i];
  11577. }
  11578. return NULL;
  11579. }
  11580. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11581. {
  11582. u32 val;
  11583. tp->phy_id = TG3_PHY_ID_INVALID;
  11584. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11585. /* Assume an onboard device and WOL capable by default. */
  11586. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11587. tg3_flag_set(tp, WOL_CAP);
  11588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11589. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11590. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11591. tg3_flag_set(tp, IS_NIC);
  11592. }
  11593. val = tr32(VCPU_CFGSHDW);
  11594. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11595. tg3_flag_set(tp, ASPM_WORKAROUND);
  11596. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11597. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11598. tg3_flag_set(tp, WOL_ENABLE);
  11599. device_set_wakeup_enable(&tp->pdev->dev, true);
  11600. }
  11601. goto done;
  11602. }
  11603. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11604. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11605. u32 nic_cfg, led_cfg;
  11606. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11607. int eeprom_phy_serdes = 0;
  11608. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11609. tp->nic_sram_data_cfg = nic_cfg;
  11610. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11611. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11612. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11613. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11614. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11615. (ver > 0) && (ver < 0x100))
  11616. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11618. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11619. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11620. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11621. eeprom_phy_serdes = 1;
  11622. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11623. if (nic_phy_id != 0) {
  11624. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11625. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11626. eeprom_phy_id = (id1 >> 16) << 10;
  11627. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11628. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11629. } else
  11630. eeprom_phy_id = 0;
  11631. tp->phy_id = eeprom_phy_id;
  11632. if (eeprom_phy_serdes) {
  11633. if (!tg3_flag(tp, 5705_PLUS))
  11634. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11635. else
  11636. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11637. }
  11638. if (tg3_flag(tp, 5750_PLUS))
  11639. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11640. SHASTA_EXT_LED_MODE_MASK);
  11641. else
  11642. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11643. switch (led_cfg) {
  11644. default:
  11645. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11646. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11647. break;
  11648. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11649. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11650. break;
  11651. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11652. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11653. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11654. * read on some older 5700/5701 bootcode.
  11655. */
  11656. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11657. ASIC_REV_5700 ||
  11658. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11659. ASIC_REV_5701)
  11660. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11661. break;
  11662. case SHASTA_EXT_LED_SHARED:
  11663. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11664. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11665. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11666. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11667. LED_CTRL_MODE_PHY_2);
  11668. break;
  11669. case SHASTA_EXT_LED_MAC:
  11670. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11671. break;
  11672. case SHASTA_EXT_LED_COMBO:
  11673. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11674. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11675. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11676. LED_CTRL_MODE_PHY_2);
  11677. break;
  11678. }
  11679. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11681. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11682. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11683. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11684. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11685. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11686. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11687. if ((tp->pdev->subsystem_vendor ==
  11688. PCI_VENDOR_ID_ARIMA) &&
  11689. (tp->pdev->subsystem_device == 0x205a ||
  11690. tp->pdev->subsystem_device == 0x2063))
  11691. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11692. } else {
  11693. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11694. tg3_flag_set(tp, IS_NIC);
  11695. }
  11696. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11697. tg3_flag_set(tp, ENABLE_ASF);
  11698. if (tg3_flag(tp, 5750_PLUS))
  11699. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11700. }
  11701. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11702. tg3_flag(tp, 5750_PLUS))
  11703. tg3_flag_set(tp, ENABLE_APE);
  11704. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11705. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11706. tg3_flag_clear(tp, WOL_CAP);
  11707. if (tg3_flag(tp, WOL_CAP) &&
  11708. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11709. tg3_flag_set(tp, WOL_ENABLE);
  11710. device_set_wakeup_enable(&tp->pdev->dev, true);
  11711. }
  11712. if (cfg2 & (1 << 17))
  11713. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11714. /* serdes signal pre-emphasis in register 0x590 set by */
  11715. /* bootcode if bit 18 is set */
  11716. if (cfg2 & (1 << 18))
  11717. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11718. if ((tg3_flag(tp, 57765_PLUS) ||
  11719. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11720. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11721. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11722. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11723. if (tg3_flag(tp, PCI_EXPRESS) &&
  11724. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11725. !tg3_flag(tp, 57765_PLUS)) {
  11726. u32 cfg3;
  11727. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11728. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11729. tg3_flag_set(tp, ASPM_WORKAROUND);
  11730. }
  11731. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11732. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11733. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11734. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11735. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11736. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11737. }
  11738. done:
  11739. if (tg3_flag(tp, WOL_CAP))
  11740. device_set_wakeup_enable(&tp->pdev->dev,
  11741. tg3_flag(tp, WOL_ENABLE));
  11742. else
  11743. device_set_wakeup_capable(&tp->pdev->dev, false);
  11744. }
  11745. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11746. {
  11747. int i, err;
  11748. u32 val2, off = offset * 8;
  11749. err = tg3_nvram_lock(tp);
  11750. if (err)
  11751. return err;
  11752. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11753. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11754. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11755. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11756. udelay(10);
  11757. for (i = 0; i < 100; i++) {
  11758. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11759. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11760. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11761. break;
  11762. }
  11763. udelay(10);
  11764. }
  11765. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11766. tg3_nvram_unlock(tp);
  11767. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11768. return 0;
  11769. return -EBUSY;
  11770. }
  11771. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11772. {
  11773. int i;
  11774. u32 val;
  11775. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11776. tw32(OTP_CTRL, cmd);
  11777. /* Wait for up to 1 ms for command to execute. */
  11778. for (i = 0; i < 100; i++) {
  11779. val = tr32(OTP_STATUS);
  11780. if (val & OTP_STATUS_CMD_DONE)
  11781. break;
  11782. udelay(10);
  11783. }
  11784. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11785. }
  11786. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11787. * configuration is a 32-bit value that straddles the alignment boundary.
  11788. * We do two 32-bit reads and then shift and merge the results.
  11789. */
  11790. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11791. {
  11792. u32 bhalf_otp, thalf_otp;
  11793. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11794. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11795. return 0;
  11796. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11797. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11798. return 0;
  11799. thalf_otp = tr32(OTP_READ_DATA);
  11800. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11801. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11802. return 0;
  11803. bhalf_otp = tr32(OTP_READ_DATA);
  11804. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11805. }
  11806. static void tg3_phy_init_link_config(struct tg3 *tp)
  11807. {
  11808. u32 adv = ADVERTISED_Autoneg;
  11809. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11810. adv |= ADVERTISED_1000baseT_Half |
  11811. ADVERTISED_1000baseT_Full;
  11812. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11813. adv |= ADVERTISED_100baseT_Half |
  11814. ADVERTISED_100baseT_Full |
  11815. ADVERTISED_10baseT_Half |
  11816. ADVERTISED_10baseT_Full |
  11817. ADVERTISED_TP;
  11818. else
  11819. adv |= ADVERTISED_FIBRE;
  11820. tp->link_config.advertising = adv;
  11821. tp->link_config.speed = SPEED_UNKNOWN;
  11822. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11823. tp->link_config.autoneg = AUTONEG_ENABLE;
  11824. tp->link_config.active_speed = SPEED_UNKNOWN;
  11825. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11826. tp->old_link = -1;
  11827. }
  11828. static int tg3_phy_probe(struct tg3 *tp)
  11829. {
  11830. u32 hw_phy_id_1, hw_phy_id_2;
  11831. u32 hw_phy_id, hw_phy_id_masked;
  11832. int err;
  11833. /* flow control autonegotiation is default behavior */
  11834. tg3_flag_set(tp, PAUSE_AUTONEG);
  11835. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11836. if (tg3_flag(tp, ENABLE_APE)) {
  11837. switch (tp->pci_fn) {
  11838. case 0:
  11839. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11840. break;
  11841. case 1:
  11842. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11843. break;
  11844. case 2:
  11845. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11846. break;
  11847. case 3:
  11848. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11849. break;
  11850. }
  11851. }
  11852. if (tg3_flag(tp, USE_PHYLIB))
  11853. return tg3_phy_init(tp);
  11854. /* Reading the PHY ID register can conflict with ASF
  11855. * firmware access to the PHY hardware.
  11856. */
  11857. err = 0;
  11858. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11859. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11860. } else {
  11861. /* Now read the physical PHY_ID from the chip and verify
  11862. * that it is sane. If it doesn't look good, we fall back
  11863. * to either the hard-coded table based PHY_ID and failing
  11864. * that the value found in the eeprom area.
  11865. */
  11866. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11867. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11868. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11869. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11870. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11871. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11872. }
  11873. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11874. tp->phy_id = hw_phy_id;
  11875. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11876. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11877. else
  11878. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11879. } else {
  11880. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11881. /* Do nothing, phy ID already set up in
  11882. * tg3_get_eeprom_hw_cfg().
  11883. */
  11884. } else {
  11885. struct subsys_tbl_ent *p;
  11886. /* No eeprom signature? Try the hardcoded
  11887. * subsys device table.
  11888. */
  11889. p = tg3_lookup_by_subsys(tp);
  11890. if (!p)
  11891. return -ENODEV;
  11892. tp->phy_id = p->phy_id;
  11893. if (!tp->phy_id ||
  11894. tp->phy_id == TG3_PHY_ID_BCM8002)
  11895. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11896. }
  11897. }
  11898. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11899. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  11902. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11903. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11905. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11906. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11907. tg3_phy_init_link_config(tp);
  11908. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11909. !tg3_flag(tp, ENABLE_APE) &&
  11910. !tg3_flag(tp, ENABLE_ASF)) {
  11911. u32 bmsr, dummy;
  11912. tg3_readphy(tp, MII_BMSR, &bmsr);
  11913. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11914. (bmsr & BMSR_LSTATUS))
  11915. goto skip_phy_reset;
  11916. err = tg3_phy_reset(tp);
  11917. if (err)
  11918. return err;
  11919. tg3_phy_set_wirespeed(tp);
  11920. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11921. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11922. tp->link_config.flowctrl);
  11923. tg3_writephy(tp, MII_BMCR,
  11924. BMCR_ANENABLE | BMCR_ANRESTART);
  11925. }
  11926. }
  11927. skip_phy_reset:
  11928. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11929. err = tg3_init_5401phy_dsp(tp);
  11930. if (err)
  11931. return err;
  11932. err = tg3_init_5401phy_dsp(tp);
  11933. }
  11934. return err;
  11935. }
  11936. static void tg3_read_vpd(struct tg3 *tp)
  11937. {
  11938. u8 *vpd_data;
  11939. unsigned int block_end, rosize, len;
  11940. u32 vpdlen;
  11941. int j, i = 0;
  11942. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11943. if (!vpd_data)
  11944. goto out_no_vpd;
  11945. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11946. if (i < 0)
  11947. goto out_not_found;
  11948. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11949. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11950. i += PCI_VPD_LRDT_TAG_SIZE;
  11951. if (block_end > vpdlen)
  11952. goto out_not_found;
  11953. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11954. PCI_VPD_RO_KEYWORD_MFR_ID);
  11955. if (j > 0) {
  11956. len = pci_vpd_info_field_size(&vpd_data[j]);
  11957. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11958. if (j + len > block_end || len != 4 ||
  11959. memcmp(&vpd_data[j], "1028", 4))
  11960. goto partno;
  11961. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11962. PCI_VPD_RO_KEYWORD_VENDOR0);
  11963. if (j < 0)
  11964. goto partno;
  11965. len = pci_vpd_info_field_size(&vpd_data[j]);
  11966. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11967. if (j + len > block_end)
  11968. goto partno;
  11969. memcpy(tp->fw_ver, &vpd_data[j], len);
  11970. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11971. }
  11972. partno:
  11973. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11974. PCI_VPD_RO_KEYWORD_PARTNO);
  11975. if (i < 0)
  11976. goto out_not_found;
  11977. len = pci_vpd_info_field_size(&vpd_data[i]);
  11978. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11979. if (len > TG3_BPN_SIZE ||
  11980. (len + i) > vpdlen)
  11981. goto out_not_found;
  11982. memcpy(tp->board_part_number, &vpd_data[i], len);
  11983. out_not_found:
  11984. kfree(vpd_data);
  11985. if (tp->board_part_number[0])
  11986. return;
  11987. out_no_vpd:
  11988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11989. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11990. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11991. strcpy(tp->board_part_number, "BCM5717");
  11992. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11993. strcpy(tp->board_part_number, "BCM5718");
  11994. else
  11995. goto nomatch;
  11996. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11997. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11998. strcpy(tp->board_part_number, "BCM57780");
  11999. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12000. strcpy(tp->board_part_number, "BCM57760");
  12001. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12002. strcpy(tp->board_part_number, "BCM57790");
  12003. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12004. strcpy(tp->board_part_number, "BCM57788");
  12005. else
  12006. goto nomatch;
  12007. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  12008. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12009. strcpy(tp->board_part_number, "BCM57761");
  12010. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12011. strcpy(tp->board_part_number, "BCM57765");
  12012. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12013. strcpy(tp->board_part_number, "BCM57781");
  12014. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12015. strcpy(tp->board_part_number, "BCM57785");
  12016. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12017. strcpy(tp->board_part_number, "BCM57791");
  12018. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12019. strcpy(tp->board_part_number, "BCM57795");
  12020. else
  12021. goto nomatch;
  12022. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  12023. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12024. strcpy(tp->board_part_number, "BCM57762");
  12025. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12026. strcpy(tp->board_part_number, "BCM57766");
  12027. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12028. strcpy(tp->board_part_number, "BCM57782");
  12029. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12030. strcpy(tp->board_part_number, "BCM57786");
  12031. else
  12032. goto nomatch;
  12033. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12034. strcpy(tp->board_part_number, "BCM95906");
  12035. } else {
  12036. nomatch:
  12037. strcpy(tp->board_part_number, "none");
  12038. }
  12039. }
  12040. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12041. {
  12042. u32 val;
  12043. if (tg3_nvram_read(tp, offset, &val) ||
  12044. (val & 0xfc000000) != 0x0c000000 ||
  12045. tg3_nvram_read(tp, offset + 4, &val) ||
  12046. val != 0)
  12047. return 0;
  12048. return 1;
  12049. }
  12050. static void tg3_read_bc_ver(struct tg3 *tp)
  12051. {
  12052. u32 val, offset, start, ver_offset;
  12053. int i, dst_off;
  12054. bool newver = false;
  12055. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12056. tg3_nvram_read(tp, 0x4, &start))
  12057. return;
  12058. offset = tg3_nvram_logical_addr(tp, offset);
  12059. if (tg3_nvram_read(tp, offset, &val))
  12060. return;
  12061. if ((val & 0xfc000000) == 0x0c000000) {
  12062. if (tg3_nvram_read(tp, offset + 4, &val))
  12063. return;
  12064. if (val == 0)
  12065. newver = true;
  12066. }
  12067. dst_off = strlen(tp->fw_ver);
  12068. if (newver) {
  12069. if (TG3_VER_SIZE - dst_off < 16 ||
  12070. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12071. return;
  12072. offset = offset + ver_offset - start;
  12073. for (i = 0; i < 16; i += 4) {
  12074. __be32 v;
  12075. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12076. return;
  12077. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12078. }
  12079. } else {
  12080. u32 major, minor;
  12081. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12082. return;
  12083. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12084. TG3_NVM_BCVER_MAJSFT;
  12085. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12086. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12087. "v%d.%02d", major, minor);
  12088. }
  12089. }
  12090. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12091. {
  12092. u32 val, major, minor;
  12093. /* Use native endian representation */
  12094. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12095. return;
  12096. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12097. TG3_NVM_HWSB_CFG1_MAJSFT;
  12098. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12099. TG3_NVM_HWSB_CFG1_MINSFT;
  12100. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12101. }
  12102. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12103. {
  12104. u32 offset, major, minor, build;
  12105. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12106. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12107. return;
  12108. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12109. case TG3_EEPROM_SB_REVISION_0:
  12110. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12111. break;
  12112. case TG3_EEPROM_SB_REVISION_2:
  12113. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12114. break;
  12115. case TG3_EEPROM_SB_REVISION_3:
  12116. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12117. break;
  12118. case TG3_EEPROM_SB_REVISION_4:
  12119. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12120. break;
  12121. case TG3_EEPROM_SB_REVISION_5:
  12122. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12123. break;
  12124. case TG3_EEPROM_SB_REVISION_6:
  12125. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12126. break;
  12127. default:
  12128. return;
  12129. }
  12130. if (tg3_nvram_read(tp, offset, &val))
  12131. return;
  12132. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12133. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12134. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12135. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12136. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12137. if (minor > 99 || build > 26)
  12138. return;
  12139. offset = strlen(tp->fw_ver);
  12140. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12141. " v%d.%02d", major, minor);
  12142. if (build > 0) {
  12143. offset = strlen(tp->fw_ver);
  12144. if (offset < TG3_VER_SIZE - 1)
  12145. tp->fw_ver[offset] = 'a' + build - 1;
  12146. }
  12147. }
  12148. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12149. {
  12150. u32 val, offset, start;
  12151. int i, vlen;
  12152. for (offset = TG3_NVM_DIR_START;
  12153. offset < TG3_NVM_DIR_END;
  12154. offset += TG3_NVM_DIRENT_SIZE) {
  12155. if (tg3_nvram_read(tp, offset, &val))
  12156. return;
  12157. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12158. break;
  12159. }
  12160. if (offset == TG3_NVM_DIR_END)
  12161. return;
  12162. if (!tg3_flag(tp, 5705_PLUS))
  12163. start = 0x08000000;
  12164. else if (tg3_nvram_read(tp, offset - 4, &start))
  12165. return;
  12166. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12167. !tg3_fw_img_is_valid(tp, offset) ||
  12168. tg3_nvram_read(tp, offset + 8, &val))
  12169. return;
  12170. offset += val - start;
  12171. vlen = strlen(tp->fw_ver);
  12172. tp->fw_ver[vlen++] = ',';
  12173. tp->fw_ver[vlen++] = ' ';
  12174. for (i = 0; i < 4; i++) {
  12175. __be32 v;
  12176. if (tg3_nvram_read_be32(tp, offset, &v))
  12177. return;
  12178. offset += sizeof(v);
  12179. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12180. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12181. break;
  12182. }
  12183. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12184. vlen += sizeof(v);
  12185. }
  12186. }
  12187. static void tg3_probe_ncsi(struct tg3 *tp)
  12188. {
  12189. u32 apedata;
  12190. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12191. if (apedata != APE_SEG_SIG_MAGIC)
  12192. return;
  12193. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12194. if (!(apedata & APE_FW_STATUS_READY))
  12195. return;
  12196. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12197. tg3_flag_set(tp, APE_HAS_NCSI);
  12198. }
  12199. static void tg3_read_dash_ver(struct tg3 *tp)
  12200. {
  12201. int vlen;
  12202. u32 apedata;
  12203. char *fwtype;
  12204. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12205. if (tg3_flag(tp, APE_HAS_NCSI))
  12206. fwtype = "NCSI";
  12207. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12208. fwtype = "SMASH";
  12209. else
  12210. fwtype = "DASH";
  12211. vlen = strlen(tp->fw_ver);
  12212. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12213. fwtype,
  12214. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12215. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12216. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12217. (apedata & APE_FW_VERSION_BLDMSK));
  12218. }
  12219. static void tg3_read_otp_ver(struct tg3 *tp)
  12220. {
  12221. u32 val, val2;
  12222. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  12223. return;
  12224. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12225. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12226. TG3_OTP_MAGIC0_VALID(val)) {
  12227. u64 val64 = (u64) val << 32 | val2;
  12228. u32 ver = 0;
  12229. int i, vlen;
  12230. for (i = 0; i < 7; i++) {
  12231. if ((val64 & 0xff) == 0)
  12232. break;
  12233. ver = val64 & 0xff;
  12234. val64 >>= 8;
  12235. }
  12236. vlen = strlen(tp->fw_ver);
  12237. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12238. }
  12239. }
  12240. static void tg3_read_fw_ver(struct tg3 *tp)
  12241. {
  12242. u32 val;
  12243. bool vpd_vers = false;
  12244. if (tp->fw_ver[0] != 0)
  12245. vpd_vers = true;
  12246. if (tg3_flag(tp, NO_NVRAM)) {
  12247. strcat(tp->fw_ver, "sb");
  12248. tg3_read_otp_ver(tp);
  12249. return;
  12250. }
  12251. if (tg3_nvram_read(tp, 0, &val))
  12252. return;
  12253. if (val == TG3_EEPROM_MAGIC)
  12254. tg3_read_bc_ver(tp);
  12255. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12256. tg3_read_sb_ver(tp, val);
  12257. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12258. tg3_read_hwsb_ver(tp);
  12259. if (tg3_flag(tp, ENABLE_ASF)) {
  12260. if (tg3_flag(tp, ENABLE_APE)) {
  12261. tg3_probe_ncsi(tp);
  12262. if (!vpd_vers)
  12263. tg3_read_dash_ver(tp);
  12264. } else if (!vpd_vers) {
  12265. tg3_read_mgmtfw_ver(tp);
  12266. }
  12267. }
  12268. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12269. }
  12270. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12271. {
  12272. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12273. return TG3_RX_RET_MAX_SIZE_5717;
  12274. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12275. return TG3_RX_RET_MAX_SIZE_5700;
  12276. else
  12277. return TG3_RX_RET_MAX_SIZE_5705;
  12278. }
  12279. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12280. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12281. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12282. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12283. { },
  12284. };
  12285. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12286. {
  12287. struct pci_dev *peer;
  12288. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12289. for (func = 0; func < 8; func++) {
  12290. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12291. if (peer && peer != tp->pdev)
  12292. break;
  12293. pci_dev_put(peer);
  12294. }
  12295. /* 5704 can be configured in single-port mode, set peer to
  12296. * tp->pdev in that case.
  12297. */
  12298. if (!peer) {
  12299. peer = tp->pdev;
  12300. return peer;
  12301. }
  12302. /*
  12303. * We don't need to keep the refcount elevated; there's no way
  12304. * to remove one half of this device without removing the other
  12305. */
  12306. pci_dev_put(peer);
  12307. return peer;
  12308. }
  12309. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12310. {
  12311. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12313. u32 reg;
  12314. /* All devices that use the alternate
  12315. * ASIC REV location have a CPMU.
  12316. */
  12317. tg3_flag_set(tp, CPMU_PRESENT);
  12318. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12319. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12320. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12321. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12322. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12323. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12324. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12325. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12326. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12327. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12328. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12329. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12330. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12331. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12332. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12333. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12334. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12335. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12336. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12337. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12338. else
  12339. reg = TG3PCI_PRODID_ASICREV;
  12340. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12341. }
  12342. /* Wrong chip ID in 5752 A0. This code can be removed later
  12343. * as A0 is not in production.
  12344. */
  12345. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12346. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12347. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12348. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12352. tg3_flag_set(tp, 5717_PLUS);
  12353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12355. tg3_flag_set(tp, 57765_CLASS);
  12356. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12358. tg3_flag_set(tp, 57765_PLUS);
  12359. /* Intentionally exclude ASIC_REV_5906 */
  12360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12366. tg3_flag(tp, 57765_PLUS))
  12367. tg3_flag_set(tp, 5755_PLUS);
  12368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12370. tg3_flag_set(tp, 5780_CLASS);
  12371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12374. tg3_flag(tp, 5755_PLUS) ||
  12375. tg3_flag(tp, 5780_CLASS))
  12376. tg3_flag_set(tp, 5750_PLUS);
  12377. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12378. tg3_flag(tp, 5750_PLUS))
  12379. tg3_flag_set(tp, 5705_PLUS);
  12380. }
  12381. static bool tg3_10_100_only_device(struct tg3 *tp,
  12382. const struct pci_device_id *ent)
  12383. {
  12384. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12385. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12386. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12387. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12388. return true;
  12389. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12391. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12392. return true;
  12393. } else {
  12394. return true;
  12395. }
  12396. }
  12397. return false;
  12398. }
  12399. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12400. {
  12401. u32 misc_ctrl_reg;
  12402. u32 pci_state_reg, grc_misc_cfg;
  12403. u32 val;
  12404. u16 pci_cmd;
  12405. int err;
  12406. /* Force memory write invalidate off. If we leave it on,
  12407. * then on 5700_BX chips we have to enable a workaround.
  12408. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12409. * to match the cacheline size. The Broadcom driver have this
  12410. * workaround but turns MWI off all the times so never uses
  12411. * it. This seems to suggest that the workaround is insufficient.
  12412. */
  12413. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12414. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12415. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12416. /* Important! -- Make sure register accesses are byteswapped
  12417. * correctly. Also, for those chips that require it, make
  12418. * sure that indirect register accesses are enabled before
  12419. * the first operation.
  12420. */
  12421. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12422. &misc_ctrl_reg);
  12423. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12424. MISC_HOST_CTRL_CHIPREV);
  12425. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12426. tp->misc_host_ctrl);
  12427. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12428. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12429. * we need to disable memory and use config. cycles
  12430. * only to access all registers. The 5702/03 chips
  12431. * can mistakenly decode the special cycles from the
  12432. * ICH chipsets as memory write cycles, causing corruption
  12433. * of register and memory space. Only certain ICH bridges
  12434. * will drive special cycles with non-zero data during the
  12435. * address phase which can fall within the 5703's address
  12436. * range. This is not an ICH bug as the PCI spec allows
  12437. * non-zero address during special cycles. However, only
  12438. * these ICH bridges are known to drive non-zero addresses
  12439. * during special cycles.
  12440. *
  12441. * Since special cycles do not cross PCI bridges, we only
  12442. * enable this workaround if the 5703 is on the secondary
  12443. * bus of these ICH bridges.
  12444. */
  12445. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12446. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12447. static struct tg3_dev_id {
  12448. u32 vendor;
  12449. u32 device;
  12450. u32 rev;
  12451. } ich_chipsets[] = {
  12452. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12453. PCI_ANY_ID },
  12454. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12455. PCI_ANY_ID },
  12456. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12457. 0xa },
  12458. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12459. PCI_ANY_ID },
  12460. { },
  12461. };
  12462. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12463. struct pci_dev *bridge = NULL;
  12464. while (pci_id->vendor != 0) {
  12465. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12466. bridge);
  12467. if (!bridge) {
  12468. pci_id++;
  12469. continue;
  12470. }
  12471. if (pci_id->rev != PCI_ANY_ID) {
  12472. if (bridge->revision > pci_id->rev)
  12473. continue;
  12474. }
  12475. if (bridge->subordinate &&
  12476. (bridge->subordinate->number ==
  12477. tp->pdev->bus->number)) {
  12478. tg3_flag_set(tp, ICH_WORKAROUND);
  12479. pci_dev_put(bridge);
  12480. break;
  12481. }
  12482. }
  12483. }
  12484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12485. static struct tg3_dev_id {
  12486. u32 vendor;
  12487. u32 device;
  12488. } bridge_chipsets[] = {
  12489. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12490. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12491. { },
  12492. };
  12493. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12494. struct pci_dev *bridge = NULL;
  12495. while (pci_id->vendor != 0) {
  12496. bridge = pci_get_device(pci_id->vendor,
  12497. pci_id->device,
  12498. bridge);
  12499. if (!bridge) {
  12500. pci_id++;
  12501. continue;
  12502. }
  12503. if (bridge->subordinate &&
  12504. (bridge->subordinate->number <=
  12505. tp->pdev->bus->number) &&
  12506. (bridge->subordinate->busn_res.end >=
  12507. tp->pdev->bus->number)) {
  12508. tg3_flag_set(tp, 5701_DMA_BUG);
  12509. pci_dev_put(bridge);
  12510. break;
  12511. }
  12512. }
  12513. }
  12514. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12515. * DMA addresses > 40-bit. This bridge may have other additional
  12516. * 57xx devices behind it in some 4-port NIC designs for example.
  12517. * Any tg3 device found behind the bridge will also need the 40-bit
  12518. * DMA workaround.
  12519. */
  12520. if (tg3_flag(tp, 5780_CLASS)) {
  12521. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12522. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12523. } else {
  12524. struct pci_dev *bridge = NULL;
  12525. do {
  12526. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12527. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12528. bridge);
  12529. if (bridge && bridge->subordinate &&
  12530. (bridge->subordinate->number <=
  12531. tp->pdev->bus->number) &&
  12532. (bridge->subordinate->busn_res.end >=
  12533. tp->pdev->bus->number)) {
  12534. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12535. pci_dev_put(bridge);
  12536. break;
  12537. }
  12538. } while (bridge);
  12539. }
  12540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12542. tp->pdev_peer = tg3_find_peer(tp);
  12543. /* Determine TSO capabilities */
  12544. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12545. ; /* Do nothing. HW bug. */
  12546. else if (tg3_flag(tp, 57765_PLUS))
  12547. tg3_flag_set(tp, HW_TSO_3);
  12548. else if (tg3_flag(tp, 5755_PLUS) ||
  12549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12550. tg3_flag_set(tp, HW_TSO_2);
  12551. else if (tg3_flag(tp, 5750_PLUS)) {
  12552. tg3_flag_set(tp, HW_TSO_1);
  12553. tg3_flag_set(tp, TSO_BUG);
  12554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12555. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12556. tg3_flag_clear(tp, TSO_BUG);
  12557. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12558. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12559. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12560. tg3_flag_set(tp, TSO_BUG);
  12561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12562. tp->fw_needed = FIRMWARE_TG3TSO5;
  12563. else
  12564. tp->fw_needed = FIRMWARE_TG3TSO;
  12565. }
  12566. /* Selectively allow TSO based on operating conditions */
  12567. if (tg3_flag(tp, HW_TSO_1) ||
  12568. tg3_flag(tp, HW_TSO_2) ||
  12569. tg3_flag(tp, HW_TSO_3) ||
  12570. tp->fw_needed) {
  12571. /* For firmware TSO, assume ASF is disabled.
  12572. * We'll disable TSO later if we discover ASF
  12573. * is enabled in tg3_get_eeprom_hw_cfg().
  12574. */
  12575. tg3_flag_set(tp, TSO_CAPABLE);
  12576. } else {
  12577. tg3_flag_clear(tp, TSO_CAPABLE);
  12578. tg3_flag_clear(tp, TSO_BUG);
  12579. tp->fw_needed = NULL;
  12580. }
  12581. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12582. tp->fw_needed = FIRMWARE_TG3;
  12583. tp->irq_max = 1;
  12584. if (tg3_flag(tp, 5750_PLUS)) {
  12585. tg3_flag_set(tp, SUPPORT_MSI);
  12586. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12587. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12588. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12589. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12590. tp->pdev_peer == tp->pdev))
  12591. tg3_flag_clear(tp, SUPPORT_MSI);
  12592. if (tg3_flag(tp, 5755_PLUS) ||
  12593. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12594. tg3_flag_set(tp, 1SHOT_MSI);
  12595. }
  12596. if (tg3_flag(tp, 57765_PLUS)) {
  12597. tg3_flag_set(tp, SUPPORT_MSIX);
  12598. tp->irq_max = TG3_IRQ_MAX_VECS;
  12599. }
  12600. }
  12601. tp->txq_max = 1;
  12602. tp->rxq_max = 1;
  12603. if (tp->irq_max > 1) {
  12604. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12605. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12607. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12608. tp->txq_max = tp->irq_max - 1;
  12609. }
  12610. if (tg3_flag(tp, 5755_PLUS) ||
  12611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12612. tg3_flag_set(tp, SHORT_DMA_BUG);
  12613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12614. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12616. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12619. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12620. if (tg3_flag(tp, 57765_PLUS) &&
  12621. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12622. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12623. if (!tg3_flag(tp, 5705_PLUS) ||
  12624. tg3_flag(tp, 5780_CLASS) ||
  12625. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12626. tg3_flag_set(tp, JUMBO_CAPABLE);
  12627. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12628. &pci_state_reg);
  12629. if (pci_is_pcie(tp->pdev)) {
  12630. u16 lnkctl;
  12631. tg3_flag_set(tp, PCI_EXPRESS);
  12632. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12633. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12634. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12635. ASIC_REV_5906) {
  12636. tg3_flag_clear(tp, HW_TSO_2);
  12637. tg3_flag_clear(tp, TSO_CAPABLE);
  12638. }
  12639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12641. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12642. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12643. tg3_flag_set(tp, CLKREQ_BUG);
  12644. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12645. tg3_flag_set(tp, L1PLLPD_EN);
  12646. }
  12647. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12648. /* BCM5785 devices are effectively PCIe devices, and should
  12649. * follow PCIe codepaths, but do not have a PCIe capabilities
  12650. * section.
  12651. */
  12652. tg3_flag_set(tp, PCI_EXPRESS);
  12653. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12654. tg3_flag(tp, 5780_CLASS)) {
  12655. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12656. if (!tp->pcix_cap) {
  12657. dev_err(&tp->pdev->dev,
  12658. "Cannot find PCI-X capability, aborting\n");
  12659. return -EIO;
  12660. }
  12661. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12662. tg3_flag_set(tp, PCIX_MODE);
  12663. }
  12664. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12665. * reordering to the mailbox registers done by the host
  12666. * controller can cause major troubles. We read back from
  12667. * every mailbox register write to force the writes to be
  12668. * posted to the chip in order.
  12669. */
  12670. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12671. !tg3_flag(tp, PCI_EXPRESS))
  12672. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12673. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12674. &tp->pci_cacheline_sz);
  12675. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12676. &tp->pci_lat_timer);
  12677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12678. tp->pci_lat_timer < 64) {
  12679. tp->pci_lat_timer = 64;
  12680. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12681. tp->pci_lat_timer);
  12682. }
  12683. /* Important! -- It is critical that the PCI-X hw workaround
  12684. * situation is decided before the first MMIO register access.
  12685. */
  12686. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12687. /* 5700 BX chips need to have their TX producer index
  12688. * mailboxes written twice to workaround a bug.
  12689. */
  12690. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12691. /* If we are in PCI-X mode, enable register write workaround.
  12692. *
  12693. * The workaround is to use indirect register accesses
  12694. * for all chip writes not to mailbox registers.
  12695. */
  12696. if (tg3_flag(tp, PCIX_MODE)) {
  12697. u32 pm_reg;
  12698. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12699. /* The chip can have it's power management PCI config
  12700. * space registers clobbered due to this bug.
  12701. * So explicitly force the chip into D0 here.
  12702. */
  12703. pci_read_config_dword(tp->pdev,
  12704. tp->pm_cap + PCI_PM_CTRL,
  12705. &pm_reg);
  12706. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12707. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12708. pci_write_config_dword(tp->pdev,
  12709. tp->pm_cap + PCI_PM_CTRL,
  12710. pm_reg);
  12711. /* Also, force SERR#/PERR# in PCI command. */
  12712. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12713. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12714. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12715. }
  12716. }
  12717. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12718. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12719. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12720. tg3_flag_set(tp, PCI_32BIT);
  12721. /* Chip-specific fixup from Broadcom driver */
  12722. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12723. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12724. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12725. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12726. }
  12727. /* Default fast path register access methods */
  12728. tp->read32 = tg3_read32;
  12729. tp->write32 = tg3_write32;
  12730. tp->read32_mbox = tg3_read32;
  12731. tp->write32_mbox = tg3_write32;
  12732. tp->write32_tx_mbox = tg3_write32;
  12733. tp->write32_rx_mbox = tg3_write32;
  12734. /* Various workaround register access methods */
  12735. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12736. tp->write32 = tg3_write_indirect_reg32;
  12737. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12738. (tg3_flag(tp, PCI_EXPRESS) &&
  12739. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12740. /*
  12741. * Back to back register writes can cause problems on these
  12742. * chips, the workaround is to read back all reg writes
  12743. * except those to mailbox regs.
  12744. *
  12745. * See tg3_write_indirect_reg32().
  12746. */
  12747. tp->write32 = tg3_write_flush_reg32;
  12748. }
  12749. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12750. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12751. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12752. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12753. }
  12754. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12755. tp->read32 = tg3_read_indirect_reg32;
  12756. tp->write32 = tg3_write_indirect_reg32;
  12757. tp->read32_mbox = tg3_read_indirect_mbox;
  12758. tp->write32_mbox = tg3_write_indirect_mbox;
  12759. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12760. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12761. iounmap(tp->regs);
  12762. tp->regs = NULL;
  12763. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12764. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12765. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12766. }
  12767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12768. tp->read32_mbox = tg3_read32_mbox_5906;
  12769. tp->write32_mbox = tg3_write32_mbox_5906;
  12770. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12771. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12772. }
  12773. if (tp->write32 == tg3_write_indirect_reg32 ||
  12774. (tg3_flag(tp, PCIX_MODE) &&
  12775. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12777. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12778. /* The memory arbiter has to be enabled in order for SRAM accesses
  12779. * to succeed. Normally on powerup the tg3 chip firmware will make
  12780. * sure it is enabled, but other entities such as system netboot
  12781. * code might disable it.
  12782. */
  12783. val = tr32(MEMARB_MODE);
  12784. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12785. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12787. tg3_flag(tp, 5780_CLASS)) {
  12788. if (tg3_flag(tp, PCIX_MODE)) {
  12789. pci_read_config_dword(tp->pdev,
  12790. tp->pcix_cap + PCI_X_STATUS,
  12791. &val);
  12792. tp->pci_fn = val & 0x7;
  12793. }
  12794. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12797. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12798. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12799. val = tr32(TG3_CPMU_STATUS);
  12800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  12801. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12802. else
  12803. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12804. TG3_CPMU_STATUS_FSHFT_5719;
  12805. }
  12806. /* Get eeprom hw config before calling tg3_set_power_state().
  12807. * In particular, the TG3_FLAG_IS_NIC flag must be
  12808. * determined before calling tg3_set_power_state() so that
  12809. * we know whether or not to switch out of Vaux power.
  12810. * When the flag is set, it means that GPIO1 is used for eeprom
  12811. * write protect and also implies that it is a LOM where GPIOs
  12812. * are not used to switch power.
  12813. */
  12814. tg3_get_eeprom_hw_cfg(tp);
  12815. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12816. tg3_flag_clear(tp, TSO_CAPABLE);
  12817. tg3_flag_clear(tp, TSO_BUG);
  12818. tp->fw_needed = NULL;
  12819. }
  12820. if (tg3_flag(tp, ENABLE_APE)) {
  12821. /* Allow reads and writes to the
  12822. * APE register and memory space.
  12823. */
  12824. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12825. PCISTATE_ALLOW_APE_SHMEM_WR |
  12826. PCISTATE_ALLOW_APE_PSPACE_WR;
  12827. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12828. pci_state_reg);
  12829. tg3_ape_lock_init(tp);
  12830. }
  12831. /* Set up tp->grc_local_ctrl before calling
  12832. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12833. * will bring 5700's external PHY out of reset.
  12834. * It is also used as eeprom write protect on LOMs.
  12835. */
  12836. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12838. tg3_flag(tp, EEPROM_WRITE_PROT))
  12839. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12840. GRC_LCLCTRL_GPIO_OUTPUT1);
  12841. /* Unused GPIO3 must be driven as output on 5752 because there
  12842. * are no pull-up resistors on unused GPIO pins.
  12843. */
  12844. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12845. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12848. tg3_flag(tp, 57765_CLASS))
  12849. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12850. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12851. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12852. /* Turn off the debug UART. */
  12853. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12854. if (tg3_flag(tp, IS_NIC))
  12855. /* Keep VMain power. */
  12856. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12857. GRC_LCLCTRL_GPIO_OUTPUT0;
  12858. }
  12859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12860. tp->grc_local_ctrl |=
  12861. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12862. /* Switch out of Vaux if it is a NIC */
  12863. tg3_pwrsrc_switch_to_vmain(tp);
  12864. /* Derive initial jumbo mode from MTU assigned in
  12865. * ether_setup() via the alloc_etherdev() call
  12866. */
  12867. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12868. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12869. /* Determine WakeOnLan speed to use. */
  12870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12871. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12872. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12873. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12874. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12875. } else {
  12876. tg3_flag_set(tp, WOL_SPEED_100MB);
  12877. }
  12878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12879. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12880. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12882. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12883. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12884. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12885. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12886. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12887. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12888. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12889. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12890. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12891. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12892. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12893. if (tg3_flag(tp, 5705_PLUS) &&
  12894. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12895. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12896. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12897. !tg3_flag(tp, 57765_PLUS)) {
  12898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12902. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12903. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12904. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12905. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12906. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12907. } else
  12908. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12909. }
  12910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12911. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12912. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12913. if (tp->phy_otp == 0)
  12914. tp->phy_otp = TG3_OTP_DEFAULT;
  12915. }
  12916. if (tg3_flag(tp, CPMU_PRESENT))
  12917. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12918. else
  12919. tp->mi_mode = MAC_MI_MODE_BASE;
  12920. tp->coalesce_mode = 0;
  12921. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12922. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12923. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12924. /* Set these bits to enable statistics workaround. */
  12925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12926. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12927. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12928. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12929. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12930. }
  12931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12933. tg3_flag_set(tp, USE_PHYLIB);
  12934. err = tg3_mdio_init(tp);
  12935. if (err)
  12936. return err;
  12937. /* Initialize data/descriptor byte/word swapping. */
  12938. val = tr32(GRC_MODE);
  12939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12941. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12942. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12943. GRC_MODE_B2HRX_ENABLE |
  12944. GRC_MODE_HTX2B_ENABLE |
  12945. GRC_MODE_HOST_STACKUP);
  12946. else
  12947. val &= GRC_MODE_HOST_STACKUP;
  12948. tw32(GRC_MODE, val | tp->grc_mode);
  12949. tg3_switch_clocks(tp);
  12950. /* Clear this out for sanity. */
  12951. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12952. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12953. &pci_state_reg);
  12954. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12955. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12956. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12957. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12958. chiprevid == CHIPREV_ID_5701_B0 ||
  12959. chiprevid == CHIPREV_ID_5701_B2 ||
  12960. chiprevid == CHIPREV_ID_5701_B5) {
  12961. void __iomem *sram_base;
  12962. /* Write some dummy words into the SRAM status block
  12963. * area, see if it reads back correctly. If the return
  12964. * value is bad, force enable the PCIX workaround.
  12965. */
  12966. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12967. writel(0x00000000, sram_base);
  12968. writel(0x00000000, sram_base + 4);
  12969. writel(0xffffffff, sram_base + 4);
  12970. if (readl(sram_base) != 0x00000000)
  12971. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12972. }
  12973. }
  12974. udelay(50);
  12975. tg3_nvram_init(tp);
  12976. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12977. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12979. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12980. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12981. tg3_flag_set(tp, IS_5788);
  12982. if (!tg3_flag(tp, IS_5788) &&
  12983. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12984. tg3_flag_set(tp, TAGGED_STATUS);
  12985. if (tg3_flag(tp, TAGGED_STATUS)) {
  12986. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12987. HOSTCC_MODE_CLRTICK_TXBD);
  12988. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12989. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12990. tp->misc_host_ctrl);
  12991. }
  12992. /* Preserve the APE MAC_MODE bits */
  12993. if (tg3_flag(tp, ENABLE_APE))
  12994. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12995. else
  12996. tp->mac_mode = 0;
  12997. if (tg3_10_100_only_device(tp, ent))
  12998. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12999. err = tg3_phy_probe(tp);
  13000. if (err) {
  13001. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13002. /* ... but do not return immediately ... */
  13003. tg3_mdio_fini(tp);
  13004. }
  13005. tg3_read_vpd(tp);
  13006. tg3_read_fw_ver(tp);
  13007. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13008. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13009. } else {
  13010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13011. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13012. else
  13013. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13014. }
  13015. /* 5700 {AX,BX} chips have a broken status block link
  13016. * change bit implementation, so we must use the
  13017. * status register in those cases.
  13018. */
  13019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13020. tg3_flag_set(tp, USE_LINKCHG_REG);
  13021. else
  13022. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13023. /* The led_ctrl is set during tg3_phy_probe, here we might
  13024. * have to force the link status polling mechanism based
  13025. * upon subsystem IDs.
  13026. */
  13027. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13029. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13030. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13031. tg3_flag_set(tp, USE_LINKCHG_REG);
  13032. }
  13033. /* For all SERDES we poll the MAC status register. */
  13034. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13035. tg3_flag_set(tp, POLL_SERDES);
  13036. else
  13037. tg3_flag_clear(tp, POLL_SERDES);
  13038. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13039. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13041. tg3_flag(tp, PCIX_MODE)) {
  13042. tp->rx_offset = NET_SKB_PAD;
  13043. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13044. tp->rx_copy_thresh = ~(u16)0;
  13045. #endif
  13046. }
  13047. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13048. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13049. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13050. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13051. /* Increment the rx prod index on the rx std ring by at most
  13052. * 8 for these chips to workaround hw errata.
  13053. */
  13054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  13055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  13056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  13057. tp->rx_std_max_post = 8;
  13058. if (tg3_flag(tp, ASPM_WORKAROUND))
  13059. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13060. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13061. return err;
  13062. }
  13063. #ifdef CONFIG_SPARC
  13064. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13065. {
  13066. struct net_device *dev = tp->dev;
  13067. struct pci_dev *pdev = tp->pdev;
  13068. struct device_node *dp = pci_device_to_OF_node(pdev);
  13069. const unsigned char *addr;
  13070. int len;
  13071. addr = of_get_property(dp, "local-mac-address", &len);
  13072. if (addr && len == 6) {
  13073. memcpy(dev->dev_addr, addr, 6);
  13074. return 0;
  13075. }
  13076. return -ENODEV;
  13077. }
  13078. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13079. {
  13080. struct net_device *dev = tp->dev;
  13081. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13082. return 0;
  13083. }
  13084. #endif
  13085. static int tg3_get_device_address(struct tg3 *tp)
  13086. {
  13087. struct net_device *dev = tp->dev;
  13088. u32 hi, lo, mac_offset;
  13089. int addr_ok = 0;
  13090. #ifdef CONFIG_SPARC
  13091. if (!tg3_get_macaddr_sparc(tp))
  13092. return 0;
  13093. #endif
  13094. mac_offset = 0x7c;
  13095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  13096. tg3_flag(tp, 5780_CLASS)) {
  13097. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13098. mac_offset = 0xcc;
  13099. if (tg3_nvram_lock(tp))
  13100. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13101. else
  13102. tg3_nvram_unlock(tp);
  13103. } else if (tg3_flag(tp, 5717_PLUS)) {
  13104. if (tp->pci_fn & 1)
  13105. mac_offset = 0xcc;
  13106. if (tp->pci_fn > 1)
  13107. mac_offset += 0x18c;
  13108. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  13109. mac_offset = 0x10;
  13110. /* First try to get it from MAC address mailbox. */
  13111. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13112. if ((hi >> 16) == 0x484b) {
  13113. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13114. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13115. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13116. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13117. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13118. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13119. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13120. /* Some old bootcode may report a 0 MAC address in SRAM */
  13121. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13122. }
  13123. if (!addr_ok) {
  13124. /* Next, try NVRAM. */
  13125. if (!tg3_flag(tp, NO_NVRAM) &&
  13126. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13127. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13128. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13129. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13130. }
  13131. /* Finally just fetch it out of the MAC control regs. */
  13132. else {
  13133. hi = tr32(MAC_ADDR_0_HIGH);
  13134. lo = tr32(MAC_ADDR_0_LOW);
  13135. dev->dev_addr[5] = lo & 0xff;
  13136. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13137. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13138. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13139. dev->dev_addr[1] = hi & 0xff;
  13140. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13141. }
  13142. }
  13143. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13144. #ifdef CONFIG_SPARC
  13145. if (!tg3_get_default_macaddr_sparc(tp))
  13146. return 0;
  13147. #endif
  13148. return -EINVAL;
  13149. }
  13150. return 0;
  13151. }
  13152. #define BOUNDARY_SINGLE_CACHELINE 1
  13153. #define BOUNDARY_MULTI_CACHELINE 2
  13154. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13155. {
  13156. int cacheline_size;
  13157. u8 byte;
  13158. int goal;
  13159. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13160. if (byte == 0)
  13161. cacheline_size = 1024;
  13162. else
  13163. cacheline_size = (int) byte * 4;
  13164. /* On 5703 and later chips, the boundary bits have no
  13165. * effect.
  13166. */
  13167. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13168. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13169. !tg3_flag(tp, PCI_EXPRESS))
  13170. goto out;
  13171. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13172. goal = BOUNDARY_MULTI_CACHELINE;
  13173. #else
  13174. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13175. goal = BOUNDARY_SINGLE_CACHELINE;
  13176. #else
  13177. goal = 0;
  13178. #endif
  13179. #endif
  13180. if (tg3_flag(tp, 57765_PLUS)) {
  13181. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13182. goto out;
  13183. }
  13184. if (!goal)
  13185. goto out;
  13186. /* PCI controllers on most RISC systems tend to disconnect
  13187. * when a device tries to burst across a cache-line boundary.
  13188. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13189. *
  13190. * Unfortunately, for PCI-E there are only limited
  13191. * write-side controls for this, and thus for reads
  13192. * we will still get the disconnects. We'll also waste
  13193. * these PCI cycles for both read and write for chips
  13194. * other than 5700 and 5701 which do not implement the
  13195. * boundary bits.
  13196. */
  13197. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13198. switch (cacheline_size) {
  13199. case 16:
  13200. case 32:
  13201. case 64:
  13202. case 128:
  13203. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13204. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13205. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13206. } else {
  13207. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13208. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13209. }
  13210. break;
  13211. case 256:
  13212. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13213. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13214. break;
  13215. default:
  13216. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13217. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13218. break;
  13219. }
  13220. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13221. switch (cacheline_size) {
  13222. case 16:
  13223. case 32:
  13224. case 64:
  13225. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13226. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13227. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13228. break;
  13229. }
  13230. /* fallthrough */
  13231. case 128:
  13232. default:
  13233. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13234. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13235. break;
  13236. }
  13237. } else {
  13238. switch (cacheline_size) {
  13239. case 16:
  13240. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13241. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13242. DMA_RWCTRL_WRITE_BNDRY_16);
  13243. break;
  13244. }
  13245. /* fallthrough */
  13246. case 32:
  13247. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13248. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13249. DMA_RWCTRL_WRITE_BNDRY_32);
  13250. break;
  13251. }
  13252. /* fallthrough */
  13253. case 64:
  13254. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13255. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13256. DMA_RWCTRL_WRITE_BNDRY_64);
  13257. break;
  13258. }
  13259. /* fallthrough */
  13260. case 128:
  13261. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13262. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13263. DMA_RWCTRL_WRITE_BNDRY_128);
  13264. break;
  13265. }
  13266. /* fallthrough */
  13267. case 256:
  13268. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13269. DMA_RWCTRL_WRITE_BNDRY_256);
  13270. break;
  13271. case 512:
  13272. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13273. DMA_RWCTRL_WRITE_BNDRY_512);
  13274. break;
  13275. case 1024:
  13276. default:
  13277. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13278. DMA_RWCTRL_WRITE_BNDRY_1024);
  13279. break;
  13280. }
  13281. }
  13282. out:
  13283. return val;
  13284. }
  13285. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13286. int size, int to_device)
  13287. {
  13288. struct tg3_internal_buffer_desc test_desc;
  13289. u32 sram_dma_descs;
  13290. int i, ret;
  13291. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13292. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13293. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13294. tw32(RDMAC_STATUS, 0);
  13295. tw32(WDMAC_STATUS, 0);
  13296. tw32(BUFMGR_MODE, 0);
  13297. tw32(FTQ_RESET, 0);
  13298. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13299. test_desc.addr_lo = buf_dma & 0xffffffff;
  13300. test_desc.nic_mbuf = 0x00002100;
  13301. test_desc.len = size;
  13302. /*
  13303. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13304. * the *second* time the tg3 driver was getting loaded after an
  13305. * initial scan.
  13306. *
  13307. * Broadcom tells me:
  13308. * ...the DMA engine is connected to the GRC block and a DMA
  13309. * reset may affect the GRC block in some unpredictable way...
  13310. * The behavior of resets to individual blocks has not been tested.
  13311. *
  13312. * Broadcom noted the GRC reset will also reset all sub-components.
  13313. */
  13314. if (to_device) {
  13315. test_desc.cqid_sqid = (13 << 8) | 2;
  13316. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13317. udelay(40);
  13318. } else {
  13319. test_desc.cqid_sqid = (16 << 8) | 7;
  13320. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13321. udelay(40);
  13322. }
  13323. test_desc.flags = 0x00000005;
  13324. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13325. u32 val;
  13326. val = *(((u32 *)&test_desc) + i);
  13327. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13328. sram_dma_descs + (i * sizeof(u32)));
  13329. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13330. }
  13331. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13332. if (to_device)
  13333. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13334. else
  13335. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13336. ret = -ENODEV;
  13337. for (i = 0; i < 40; i++) {
  13338. u32 val;
  13339. if (to_device)
  13340. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13341. else
  13342. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13343. if ((val & 0xffff) == sram_dma_descs) {
  13344. ret = 0;
  13345. break;
  13346. }
  13347. udelay(100);
  13348. }
  13349. return ret;
  13350. }
  13351. #define TEST_BUFFER_SIZE 0x2000
  13352. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13353. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13354. { },
  13355. };
  13356. static int tg3_test_dma(struct tg3 *tp)
  13357. {
  13358. dma_addr_t buf_dma;
  13359. u32 *buf, saved_dma_rwctrl;
  13360. int ret = 0;
  13361. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13362. &buf_dma, GFP_KERNEL);
  13363. if (!buf) {
  13364. ret = -ENOMEM;
  13365. goto out_nofree;
  13366. }
  13367. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13368. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13369. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13370. if (tg3_flag(tp, 57765_PLUS))
  13371. goto out;
  13372. if (tg3_flag(tp, PCI_EXPRESS)) {
  13373. /* DMA read watermark not used on PCIE */
  13374. tp->dma_rwctrl |= 0x00180000;
  13375. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13378. tp->dma_rwctrl |= 0x003f0000;
  13379. else
  13380. tp->dma_rwctrl |= 0x003f000f;
  13381. } else {
  13382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13384. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13385. u32 read_water = 0x7;
  13386. /* If the 5704 is behind the EPB bridge, we can
  13387. * do the less restrictive ONE_DMA workaround for
  13388. * better performance.
  13389. */
  13390. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13392. tp->dma_rwctrl |= 0x8000;
  13393. else if (ccval == 0x6 || ccval == 0x7)
  13394. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13396. read_water = 4;
  13397. /* Set bit 23 to enable PCIX hw bug fix */
  13398. tp->dma_rwctrl |=
  13399. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13400. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13401. (1 << 23);
  13402. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13403. /* 5780 always in PCIX mode */
  13404. tp->dma_rwctrl |= 0x00144000;
  13405. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13406. /* 5714 always in PCIX mode */
  13407. tp->dma_rwctrl |= 0x00148000;
  13408. } else {
  13409. tp->dma_rwctrl |= 0x001b000f;
  13410. }
  13411. }
  13412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13414. tp->dma_rwctrl &= 0xfffffff0;
  13415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13417. /* Remove this if it causes problems for some boards. */
  13418. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13419. /* On 5700/5701 chips, we need to set this bit.
  13420. * Otherwise the chip will issue cacheline transactions
  13421. * to streamable DMA memory with not all the byte
  13422. * enables turned on. This is an error on several
  13423. * RISC PCI controllers, in particular sparc64.
  13424. *
  13425. * On 5703/5704 chips, this bit has been reassigned
  13426. * a different meaning. In particular, it is used
  13427. * on those chips to enable a PCI-X workaround.
  13428. */
  13429. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13430. }
  13431. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13432. #if 0
  13433. /* Unneeded, already done by tg3_get_invariants. */
  13434. tg3_switch_clocks(tp);
  13435. #endif
  13436. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13437. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13438. goto out;
  13439. /* It is best to perform DMA test with maximum write burst size
  13440. * to expose the 5700/5701 write DMA bug.
  13441. */
  13442. saved_dma_rwctrl = tp->dma_rwctrl;
  13443. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13444. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13445. while (1) {
  13446. u32 *p = buf, i;
  13447. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13448. p[i] = i;
  13449. /* Send the buffer to the chip. */
  13450. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13451. if (ret) {
  13452. dev_err(&tp->pdev->dev,
  13453. "%s: Buffer write failed. err = %d\n",
  13454. __func__, ret);
  13455. break;
  13456. }
  13457. #if 0
  13458. /* validate data reached card RAM correctly. */
  13459. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13460. u32 val;
  13461. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13462. if (le32_to_cpu(val) != p[i]) {
  13463. dev_err(&tp->pdev->dev,
  13464. "%s: Buffer corrupted on device! "
  13465. "(%d != %d)\n", __func__, val, i);
  13466. /* ret = -ENODEV here? */
  13467. }
  13468. p[i] = 0;
  13469. }
  13470. #endif
  13471. /* Now read it back. */
  13472. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13473. if (ret) {
  13474. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13475. "err = %d\n", __func__, ret);
  13476. break;
  13477. }
  13478. /* Verify it. */
  13479. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13480. if (p[i] == i)
  13481. continue;
  13482. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13483. DMA_RWCTRL_WRITE_BNDRY_16) {
  13484. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13485. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13486. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13487. break;
  13488. } else {
  13489. dev_err(&tp->pdev->dev,
  13490. "%s: Buffer corrupted on read back! "
  13491. "(%d != %d)\n", __func__, p[i], i);
  13492. ret = -ENODEV;
  13493. goto out;
  13494. }
  13495. }
  13496. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13497. /* Success. */
  13498. ret = 0;
  13499. break;
  13500. }
  13501. }
  13502. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13503. DMA_RWCTRL_WRITE_BNDRY_16) {
  13504. /* DMA test passed without adjusting DMA boundary,
  13505. * now look for chipsets that are known to expose the
  13506. * DMA bug without failing the test.
  13507. */
  13508. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13509. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13510. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13511. } else {
  13512. /* Safe to use the calculated DMA boundary. */
  13513. tp->dma_rwctrl = saved_dma_rwctrl;
  13514. }
  13515. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13516. }
  13517. out:
  13518. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13519. out_nofree:
  13520. return ret;
  13521. }
  13522. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13523. {
  13524. if (tg3_flag(tp, 57765_PLUS)) {
  13525. tp->bufmgr_config.mbuf_read_dma_low_water =
  13526. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13527. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13528. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13529. tp->bufmgr_config.mbuf_high_water =
  13530. DEFAULT_MB_HIGH_WATER_57765;
  13531. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13532. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13533. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13534. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13535. tp->bufmgr_config.mbuf_high_water_jumbo =
  13536. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13537. } else if (tg3_flag(tp, 5705_PLUS)) {
  13538. tp->bufmgr_config.mbuf_read_dma_low_water =
  13539. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13540. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13541. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13542. tp->bufmgr_config.mbuf_high_water =
  13543. DEFAULT_MB_HIGH_WATER_5705;
  13544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13545. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13546. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13547. tp->bufmgr_config.mbuf_high_water =
  13548. DEFAULT_MB_HIGH_WATER_5906;
  13549. }
  13550. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13551. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13552. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13553. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13554. tp->bufmgr_config.mbuf_high_water_jumbo =
  13555. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13556. } else {
  13557. tp->bufmgr_config.mbuf_read_dma_low_water =
  13558. DEFAULT_MB_RDMA_LOW_WATER;
  13559. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13560. DEFAULT_MB_MACRX_LOW_WATER;
  13561. tp->bufmgr_config.mbuf_high_water =
  13562. DEFAULT_MB_HIGH_WATER;
  13563. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13564. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13565. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13566. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13567. tp->bufmgr_config.mbuf_high_water_jumbo =
  13568. DEFAULT_MB_HIGH_WATER_JUMBO;
  13569. }
  13570. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13571. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13572. }
  13573. static char *tg3_phy_string(struct tg3 *tp)
  13574. {
  13575. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13576. case TG3_PHY_ID_BCM5400: return "5400";
  13577. case TG3_PHY_ID_BCM5401: return "5401";
  13578. case TG3_PHY_ID_BCM5411: return "5411";
  13579. case TG3_PHY_ID_BCM5701: return "5701";
  13580. case TG3_PHY_ID_BCM5703: return "5703";
  13581. case TG3_PHY_ID_BCM5704: return "5704";
  13582. case TG3_PHY_ID_BCM5705: return "5705";
  13583. case TG3_PHY_ID_BCM5750: return "5750";
  13584. case TG3_PHY_ID_BCM5752: return "5752";
  13585. case TG3_PHY_ID_BCM5714: return "5714";
  13586. case TG3_PHY_ID_BCM5780: return "5780";
  13587. case TG3_PHY_ID_BCM5755: return "5755";
  13588. case TG3_PHY_ID_BCM5787: return "5787";
  13589. case TG3_PHY_ID_BCM5784: return "5784";
  13590. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13591. case TG3_PHY_ID_BCM5906: return "5906";
  13592. case TG3_PHY_ID_BCM5761: return "5761";
  13593. case TG3_PHY_ID_BCM5718C: return "5718C";
  13594. case TG3_PHY_ID_BCM5718S: return "5718S";
  13595. case TG3_PHY_ID_BCM57765: return "57765";
  13596. case TG3_PHY_ID_BCM5719C: return "5719C";
  13597. case TG3_PHY_ID_BCM5720C: return "5720C";
  13598. case TG3_PHY_ID_BCM5762: return "5762C";
  13599. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13600. case 0: return "serdes";
  13601. default: return "unknown";
  13602. }
  13603. }
  13604. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13605. {
  13606. if (tg3_flag(tp, PCI_EXPRESS)) {
  13607. strcpy(str, "PCI Express");
  13608. return str;
  13609. } else if (tg3_flag(tp, PCIX_MODE)) {
  13610. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13611. strcpy(str, "PCIX:");
  13612. if ((clock_ctrl == 7) ||
  13613. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13614. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13615. strcat(str, "133MHz");
  13616. else if (clock_ctrl == 0)
  13617. strcat(str, "33MHz");
  13618. else if (clock_ctrl == 2)
  13619. strcat(str, "50MHz");
  13620. else if (clock_ctrl == 4)
  13621. strcat(str, "66MHz");
  13622. else if (clock_ctrl == 6)
  13623. strcat(str, "100MHz");
  13624. } else {
  13625. strcpy(str, "PCI:");
  13626. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13627. strcat(str, "66MHz");
  13628. else
  13629. strcat(str, "33MHz");
  13630. }
  13631. if (tg3_flag(tp, PCI_32BIT))
  13632. strcat(str, ":32-bit");
  13633. else
  13634. strcat(str, ":64-bit");
  13635. return str;
  13636. }
  13637. static void tg3_init_coal(struct tg3 *tp)
  13638. {
  13639. struct ethtool_coalesce *ec = &tp->coal;
  13640. memset(ec, 0, sizeof(*ec));
  13641. ec->cmd = ETHTOOL_GCOALESCE;
  13642. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13643. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13644. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13645. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13646. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13647. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13648. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13649. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13650. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13651. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13652. HOSTCC_MODE_CLRTICK_TXBD)) {
  13653. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13654. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13655. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13656. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13657. }
  13658. if (tg3_flag(tp, 5705_PLUS)) {
  13659. ec->rx_coalesce_usecs_irq = 0;
  13660. ec->tx_coalesce_usecs_irq = 0;
  13661. ec->stats_block_coalesce_usecs = 0;
  13662. }
  13663. }
  13664. static int tg3_init_one(struct pci_dev *pdev,
  13665. const struct pci_device_id *ent)
  13666. {
  13667. struct net_device *dev;
  13668. struct tg3 *tp;
  13669. int i, err, pm_cap;
  13670. u32 sndmbx, rcvmbx, intmbx;
  13671. char str[40];
  13672. u64 dma_mask, persist_dma_mask;
  13673. netdev_features_t features = 0;
  13674. printk_once(KERN_INFO "%s\n", version);
  13675. err = pci_enable_device(pdev);
  13676. if (err) {
  13677. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13678. return err;
  13679. }
  13680. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13681. if (err) {
  13682. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13683. goto err_out_disable_pdev;
  13684. }
  13685. pci_set_master(pdev);
  13686. /* Find power-management capability. */
  13687. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13688. if (pm_cap == 0) {
  13689. dev_err(&pdev->dev,
  13690. "Cannot find Power Management capability, aborting\n");
  13691. err = -EIO;
  13692. goto err_out_free_res;
  13693. }
  13694. err = pci_set_power_state(pdev, PCI_D0);
  13695. if (err) {
  13696. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13697. goto err_out_free_res;
  13698. }
  13699. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13700. if (!dev) {
  13701. err = -ENOMEM;
  13702. goto err_out_power_down;
  13703. }
  13704. SET_NETDEV_DEV(dev, &pdev->dev);
  13705. tp = netdev_priv(dev);
  13706. tp->pdev = pdev;
  13707. tp->dev = dev;
  13708. tp->pm_cap = pm_cap;
  13709. tp->rx_mode = TG3_DEF_RX_MODE;
  13710. tp->tx_mode = TG3_DEF_TX_MODE;
  13711. if (tg3_debug > 0)
  13712. tp->msg_enable = tg3_debug;
  13713. else
  13714. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13715. /* The word/byte swap controls here control register access byte
  13716. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13717. * setting below.
  13718. */
  13719. tp->misc_host_ctrl =
  13720. MISC_HOST_CTRL_MASK_PCI_INT |
  13721. MISC_HOST_CTRL_WORD_SWAP |
  13722. MISC_HOST_CTRL_INDIR_ACCESS |
  13723. MISC_HOST_CTRL_PCISTATE_RW;
  13724. /* The NONFRM (non-frame) byte/word swap controls take effect
  13725. * on descriptor entries, anything which isn't packet data.
  13726. *
  13727. * The StrongARM chips on the board (one for tx, one for rx)
  13728. * are running in big-endian mode.
  13729. */
  13730. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13731. GRC_MODE_WSWAP_NONFRM_DATA);
  13732. #ifdef __BIG_ENDIAN
  13733. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13734. #endif
  13735. spin_lock_init(&tp->lock);
  13736. spin_lock_init(&tp->indirect_lock);
  13737. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13738. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13739. if (!tp->regs) {
  13740. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13741. err = -ENOMEM;
  13742. goto err_out_free_dev;
  13743. }
  13744. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13745. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13747. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13748. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13749. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13750. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13751. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13752. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13754. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13755. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13756. tg3_flag_set(tp, ENABLE_APE);
  13757. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13758. if (!tp->aperegs) {
  13759. dev_err(&pdev->dev,
  13760. "Cannot map APE registers, aborting\n");
  13761. err = -ENOMEM;
  13762. goto err_out_iounmap;
  13763. }
  13764. }
  13765. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13766. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13767. dev->ethtool_ops = &tg3_ethtool_ops;
  13768. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13769. dev->netdev_ops = &tg3_netdev_ops;
  13770. dev->irq = pdev->irq;
  13771. err = tg3_get_invariants(tp, ent);
  13772. if (err) {
  13773. dev_err(&pdev->dev,
  13774. "Problem fetching invariants of chip, aborting\n");
  13775. goto err_out_apeunmap;
  13776. }
  13777. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13778. * device behind the EPB cannot support DMA addresses > 40-bit.
  13779. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13780. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13781. * do DMA address check in tg3_start_xmit().
  13782. */
  13783. if (tg3_flag(tp, IS_5788))
  13784. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13785. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13786. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13787. #ifdef CONFIG_HIGHMEM
  13788. dma_mask = DMA_BIT_MASK(64);
  13789. #endif
  13790. } else
  13791. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13792. /* Configure DMA attributes. */
  13793. if (dma_mask > DMA_BIT_MASK(32)) {
  13794. err = pci_set_dma_mask(pdev, dma_mask);
  13795. if (!err) {
  13796. features |= NETIF_F_HIGHDMA;
  13797. err = pci_set_consistent_dma_mask(pdev,
  13798. persist_dma_mask);
  13799. if (err < 0) {
  13800. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13801. "DMA for consistent allocations\n");
  13802. goto err_out_apeunmap;
  13803. }
  13804. }
  13805. }
  13806. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13807. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13808. if (err) {
  13809. dev_err(&pdev->dev,
  13810. "No usable DMA configuration, aborting\n");
  13811. goto err_out_apeunmap;
  13812. }
  13813. }
  13814. tg3_init_bufmgr_config(tp);
  13815. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13816. /* 5700 B0 chips do not support checksumming correctly due
  13817. * to hardware bugs.
  13818. */
  13819. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13820. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13821. if (tg3_flag(tp, 5755_PLUS))
  13822. features |= NETIF_F_IPV6_CSUM;
  13823. }
  13824. /* TSO is on by default on chips that support hardware TSO.
  13825. * Firmware TSO on older chips gives lower performance, so it
  13826. * is off by default, but can be enabled using ethtool.
  13827. */
  13828. if ((tg3_flag(tp, HW_TSO_1) ||
  13829. tg3_flag(tp, HW_TSO_2) ||
  13830. tg3_flag(tp, HW_TSO_3)) &&
  13831. (features & NETIF_F_IP_CSUM))
  13832. features |= NETIF_F_TSO;
  13833. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13834. if (features & NETIF_F_IPV6_CSUM)
  13835. features |= NETIF_F_TSO6;
  13836. if (tg3_flag(tp, HW_TSO_3) ||
  13837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13838. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13839. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13842. features |= NETIF_F_TSO_ECN;
  13843. }
  13844. dev->features |= features;
  13845. dev->vlan_features |= features;
  13846. /*
  13847. * Add loopback capability only for a subset of devices that support
  13848. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13849. * loopback for the remaining devices.
  13850. */
  13851. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13852. !tg3_flag(tp, CPMU_PRESENT))
  13853. /* Add the loopback capability */
  13854. features |= NETIF_F_LOOPBACK;
  13855. dev->hw_features |= features;
  13856. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13857. !tg3_flag(tp, TSO_CAPABLE) &&
  13858. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13859. tg3_flag_set(tp, MAX_RXPEND_64);
  13860. tp->rx_pending = 63;
  13861. }
  13862. err = tg3_get_device_address(tp);
  13863. if (err) {
  13864. dev_err(&pdev->dev,
  13865. "Could not obtain valid ethernet address, aborting\n");
  13866. goto err_out_apeunmap;
  13867. }
  13868. /*
  13869. * Reset chip in case UNDI or EFI driver did not shutdown
  13870. * DMA self test will enable WDMAC and we'll see (spurious)
  13871. * pending DMA on the PCI bus at that point.
  13872. */
  13873. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13874. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13875. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13876. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13877. }
  13878. err = tg3_test_dma(tp);
  13879. if (err) {
  13880. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13881. goto err_out_apeunmap;
  13882. }
  13883. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13884. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13885. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13886. for (i = 0; i < tp->irq_max; i++) {
  13887. struct tg3_napi *tnapi = &tp->napi[i];
  13888. tnapi->tp = tp;
  13889. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13890. tnapi->int_mbox = intmbx;
  13891. if (i <= 4)
  13892. intmbx += 0x8;
  13893. else
  13894. intmbx += 0x4;
  13895. tnapi->consmbox = rcvmbx;
  13896. tnapi->prodmbox = sndmbx;
  13897. if (i)
  13898. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13899. else
  13900. tnapi->coal_now = HOSTCC_MODE_NOW;
  13901. if (!tg3_flag(tp, SUPPORT_MSIX))
  13902. break;
  13903. /*
  13904. * If we support MSIX, we'll be using RSS. If we're using
  13905. * RSS, the first vector only handles link interrupts and the
  13906. * remaining vectors handle rx and tx interrupts. Reuse the
  13907. * mailbox values for the next iteration. The values we setup
  13908. * above are still useful for the single vectored mode.
  13909. */
  13910. if (!i)
  13911. continue;
  13912. rcvmbx += 0x8;
  13913. if (sndmbx & 0x4)
  13914. sndmbx -= 0x4;
  13915. else
  13916. sndmbx += 0xc;
  13917. }
  13918. tg3_init_coal(tp);
  13919. pci_set_drvdata(pdev, dev);
  13920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  13921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  13922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  13923. tg3_flag_set(tp, PTP_CAPABLE);
  13924. if (tg3_flag(tp, 5717_PLUS)) {
  13925. /* Resume a low-power mode */
  13926. tg3_frob_aux_power(tp, false);
  13927. }
  13928. tg3_timer_init(tp);
  13929. err = register_netdev(dev);
  13930. if (err) {
  13931. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13932. goto err_out_apeunmap;
  13933. }
  13934. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13935. tp->board_part_number,
  13936. tp->pci_chip_rev_id,
  13937. tg3_bus_string(tp, str),
  13938. dev->dev_addr);
  13939. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13940. struct phy_device *phydev;
  13941. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13942. netdev_info(dev,
  13943. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13944. phydev->drv->name, dev_name(&phydev->dev));
  13945. } else {
  13946. char *ethtype;
  13947. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13948. ethtype = "10/100Base-TX";
  13949. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13950. ethtype = "1000Base-SX";
  13951. else
  13952. ethtype = "10/100/1000Base-T";
  13953. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13954. "(WireSpeed[%d], EEE[%d])\n",
  13955. tg3_phy_string(tp), ethtype,
  13956. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13957. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13958. }
  13959. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13960. (dev->features & NETIF_F_RXCSUM) != 0,
  13961. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13962. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13963. tg3_flag(tp, ENABLE_ASF) != 0,
  13964. tg3_flag(tp, TSO_CAPABLE) != 0);
  13965. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13966. tp->dma_rwctrl,
  13967. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13968. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13969. pci_save_state(pdev);
  13970. return 0;
  13971. err_out_apeunmap:
  13972. if (tp->aperegs) {
  13973. iounmap(tp->aperegs);
  13974. tp->aperegs = NULL;
  13975. }
  13976. err_out_iounmap:
  13977. if (tp->regs) {
  13978. iounmap(tp->regs);
  13979. tp->regs = NULL;
  13980. }
  13981. err_out_free_dev:
  13982. free_netdev(dev);
  13983. err_out_power_down:
  13984. pci_set_power_state(pdev, PCI_D3hot);
  13985. err_out_free_res:
  13986. pci_release_regions(pdev);
  13987. err_out_disable_pdev:
  13988. pci_disable_device(pdev);
  13989. pci_set_drvdata(pdev, NULL);
  13990. return err;
  13991. }
  13992. static void tg3_remove_one(struct pci_dev *pdev)
  13993. {
  13994. struct net_device *dev = pci_get_drvdata(pdev);
  13995. if (dev) {
  13996. struct tg3 *tp = netdev_priv(dev);
  13997. release_firmware(tp->fw);
  13998. tg3_reset_task_cancel(tp);
  13999. if (tg3_flag(tp, USE_PHYLIB)) {
  14000. tg3_phy_fini(tp);
  14001. tg3_mdio_fini(tp);
  14002. }
  14003. unregister_netdev(dev);
  14004. if (tp->aperegs) {
  14005. iounmap(tp->aperegs);
  14006. tp->aperegs = NULL;
  14007. }
  14008. if (tp->regs) {
  14009. iounmap(tp->regs);
  14010. tp->regs = NULL;
  14011. }
  14012. free_netdev(dev);
  14013. pci_release_regions(pdev);
  14014. pci_disable_device(pdev);
  14015. pci_set_drvdata(pdev, NULL);
  14016. }
  14017. }
  14018. #ifdef CONFIG_PM_SLEEP
  14019. static int tg3_suspend(struct device *device)
  14020. {
  14021. struct pci_dev *pdev = to_pci_dev(device);
  14022. struct net_device *dev = pci_get_drvdata(pdev);
  14023. struct tg3 *tp = netdev_priv(dev);
  14024. int err;
  14025. if (!netif_running(dev))
  14026. return 0;
  14027. tg3_reset_task_cancel(tp);
  14028. tg3_phy_stop(tp);
  14029. tg3_netif_stop(tp);
  14030. tg3_timer_stop(tp);
  14031. tg3_full_lock(tp, 1);
  14032. tg3_disable_ints(tp);
  14033. tg3_full_unlock(tp);
  14034. netif_device_detach(dev);
  14035. tg3_full_lock(tp, 0);
  14036. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14037. tg3_flag_clear(tp, INIT_COMPLETE);
  14038. tg3_full_unlock(tp);
  14039. err = tg3_power_down_prepare(tp);
  14040. if (err) {
  14041. int err2;
  14042. tg3_full_lock(tp, 0);
  14043. tg3_flag_set(tp, INIT_COMPLETE);
  14044. err2 = tg3_restart_hw(tp, 1);
  14045. if (err2)
  14046. goto out;
  14047. tg3_timer_start(tp);
  14048. netif_device_attach(dev);
  14049. tg3_netif_start(tp);
  14050. out:
  14051. tg3_full_unlock(tp);
  14052. if (!err2)
  14053. tg3_phy_start(tp);
  14054. }
  14055. return err;
  14056. }
  14057. static int tg3_resume(struct device *device)
  14058. {
  14059. struct pci_dev *pdev = to_pci_dev(device);
  14060. struct net_device *dev = pci_get_drvdata(pdev);
  14061. struct tg3 *tp = netdev_priv(dev);
  14062. int err;
  14063. if (!netif_running(dev))
  14064. return 0;
  14065. netif_device_attach(dev);
  14066. tg3_full_lock(tp, 0);
  14067. tg3_flag_set(tp, INIT_COMPLETE);
  14068. err = tg3_restart_hw(tp, 1);
  14069. if (err)
  14070. goto out;
  14071. tg3_timer_start(tp);
  14072. tg3_netif_start(tp);
  14073. out:
  14074. tg3_full_unlock(tp);
  14075. if (!err)
  14076. tg3_phy_start(tp);
  14077. return err;
  14078. }
  14079. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14080. #define TG3_PM_OPS (&tg3_pm_ops)
  14081. #else
  14082. #define TG3_PM_OPS NULL
  14083. #endif /* CONFIG_PM_SLEEP */
  14084. /**
  14085. * tg3_io_error_detected - called when PCI error is detected
  14086. * @pdev: Pointer to PCI device
  14087. * @state: The current pci connection state
  14088. *
  14089. * This function is called after a PCI bus error affecting
  14090. * this device has been detected.
  14091. */
  14092. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14093. pci_channel_state_t state)
  14094. {
  14095. struct net_device *netdev = pci_get_drvdata(pdev);
  14096. struct tg3 *tp = netdev_priv(netdev);
  14097. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14098. netdev_info(netdev, "PCI I/O error detected\n");
  14099. rtnl_lock();
  14100. if (!netif_running(netdev))
  14101. goto done;
  14102. tg3_phy_stop(tp);
  14103. tg3_netif_stop(tp);
  14104. tg3_timer_stop(tp);
  14105. /* Want to make sure that the reset task doesn't run */
  14106. tg3_reset_task_cancel(tp);
  14107. netif_device_detach(netdev);
  14108. /* Clean up software state, even if MMIO is blocked */
  14109. tg3_full_lock(tp, 0);
  14110. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14111. tg3_full_unlock(tp);
  14112. done:
  14113. if (state == pci_channel_io_perm_failure)
  14114. err = PCI_ERS_RESULT_DISCONNECT;
  14115. else
  14116. pci_disable_device(pdev);
  14117. rtnl_unlock();
  14118. return err;
  14119. }
  14120. /**
  14121. * tg3_io_slot_reset - called after the pci bus has been reset.
  14122. * @pdev: Pointer to PCI device
  14123. *
  14124. * Restart the card from scratch, as if from a cold-boot.
  14125. * At this point, the card has exprienced a hard reset,
  14126. * followed by fixups by BIOS, and has its config space
  14127. * set up identically to what it was at cold boot.
  14128. */
  14129. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14130. {
  14131. struct net_device *netdev = pci_get_drvdata(pdev);
  14132. struct tg3 *tp = netdev_priv(netdev);
  14133. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14134. int err;
  14135. rtnl_lock();
  14136. if (pci_enable_device(pdev)) {
  14137. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14138. goto done;
  14139. }
  14140. pci_set_master(pdev);
  14141. pci_restore_state(pdev);
  14142. pci_save_state(pdev);
  14143. if (!netif_running(netdev)) {
  14144. rc = PCI_ERS_RESULT_RECOVERED;
  14145. goto done;
  14146. }
  14147. err = tg3_power_up(tp);
  14148. if (err)
  14149. goto done;
  14150. rc = PCI_ERS_RESULT_RECOVERED;
  14151. done:
  14152. rtnl_unlock();
  14153. return rc;
  14154. }
  14155. /**
  14156. * tg3_io_resume - called when traffic can start flowing again.
  14157. * @pdev: Pointer to PCI device
  14158. *
  14159. * This callback is called when the error recovery driver tells
  14160. * us that its OK to resume normal operation.
  14161. */
  14162. static void tg3_io_resume(struct pci_dev *pdev)
  14163. {
  14164. struct net_device *netdev = pci_get_drvdata(pdev);
  14165. struct tg3 *tp = netdev_priv(netdev);
  14166. int err;
  14167. rtnl_lock();
  14168. if (!netif_running(netdev))
  14169. goto done;
  14170. tg3_full_lock(tp, 0);
  14171. tg3_flag_set(tp, INIT_COMPLETE);
  14172. err = tg3_restart_hw(tp, 1);
  14173. if (err) {
  14174. tg3_full_unlock(tp);
  14175. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14176. goto done;
  14177. }
  14178. netif_device_attach(netdev);
  14179. tg3_timer_start(tp);
  14180. tg3_netif_start(tp);
  14181. tg3_full_unlock(tp);
  14182. tg3_phy_start(tp);
  14183. done:
  14184. rtnl_unlock();
  14185. }
  14186. static const struct pci_error_handlers tg3_err_handler = {
  14187. .error_detected = tg3_io_error_detected,
  14188. .slot_reset = tg3_io_slot_reset,
  14189. .resume = tg3_io_resume
  14190. };
  14191. static struct pci_driver tg3_driver = {
  14192. .name = DRV_MODULE_NAME,
  14193. .id_table = tg3_pci_tbl,
  14194. .probe = tg3_init_one,
  14195. .remove = tg3_remove_one,
  14196. .err_handler = &tg3_err_handler,
  14197. .driver.pm = TG3_PM_OPS,
  14198. };
  14199. static int __init tg3_init(void)
  14200. {
  14201. return pci_register_driver(&tg3_driver);
  14202. }
  14203. static void __exit tg3_cleanup(void)
  14204. {
  14205. pci_unregister_driver(&tg3_driver);
  14206. }
  14207. module_init(tg3_init);
  14208. module_exit(tg3_cleanup);