pxa3xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa3xx.c
  3. *
  4. * code specific to pxa3xx aka Monahans
  5. *
  6. * Copyright (C) 2006 Marvell International Ltd.
  7. *
  8. * 2007-09-02: eric miao <eric.miao@marvell.com>
  9. * initial version
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/sysdev.h>
  23. #include <asm/mach/map.h>
  24. #include <mach/hardware.h>
  25. #include <mach/gpio.h>
  26. #include <mach/pxa3xx-regs.h>
  27. #include <mach/reset.h>
  28. #include <mach/ohci.h>
  29. #include <mach/pm.h>
  30. #include <mach/dma.h>
  31. #include <mach/regs-intc.h>
  32. #include <mach/smemc.h>
  33. #include <plat/i2c.h>
  34. #include "generic.h"
  35. #include "devices.h"
  36. #include "clock.h"
  37. #define PECR_IE(n) ((1 << ((n) * 2)) << 28)
  38. #define PECR_IS(n) ((1 << ((n) * 2)) << 29)
  39. void pxa3xx_clear_reset_status(unsigned int mask)
  40. {
  41. /* RESET_STATUS_* has a 1:1 mapping with ARSR */
  42. ARSR = mask;
  43. }
  44. static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
  45. static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
  46. static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
  47. static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
  48. static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
  49. static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
  50. static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
  51. static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
  52. static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
  53. static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
  54. static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
  55. static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
  56. static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
  57. static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
  58. static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
  59. static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
  60. static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
  61. static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
  62. static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
  63. static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
  64. static struct clk_lookup pxa3xx_clkregs[] = {
  65. INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
  66. /* Power I2C clock is always on */
  67. INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
  68. INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
  69. INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
  70. INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
  71. INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
  72. INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
  73. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
  74. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
  75. INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
  76. INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
  77. INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
  78. INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
  79. INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
  80. INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
  81. INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
  82. INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
  83. INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
  84. INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
  85. INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
  86. INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
  87. INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
  88. };
  89. #ifdef CONFIG_PM
  90. #define ISRAM_START 0x5c000000
  91. #define ISRAM_SIZE SZ_256K
  92. static void __iomem *sram;
  93. static unsigned long wakeup_src;
  94. /*
  95. * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
  96. * memory controller has to be reinitialised, so we place some code
  97. * in the SRAM to perform this function.
  98. *
  99. * We disable FIQs across the standby - otherwise, we might receive a
  100. * FIQ while the SDRAM is unavailable.
  101. */
  102. static void pxa3xx_cpu_standby(unsigned int pwrmode)
  103. {
  104. extern const char pm_enter_standby_start[], pm_enter_standby_end[];
  105. void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
  106. memcpy_toio(sram + 0x8000, pm_enter_standby_start,
  107. pm_enter_standby_end - pm_enter_standby_start);
  108. AD2D0SR = ~0;
  109. AD2D1SR = ~0;
  110. AD2D0ER = wakeup_src;
  111. AD2D1ER = 0;
  112. ASCR = ASCR;
  113. ARSR = ARSR;
  114. local_fiq_disable();
  115. fn(pwrmode);
  116. local_fiq_enable();
  117. AD2D0ER = 0;
  118. AD2D1ER = 0;
  119. }
  120. /*
  121. * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
  122. * PXA3xx development kits assumes that the resuming process continues
  123. * with the address stored within the first 4 bytes of SDRAM. The PSPR
  124. * register is used privately by BootROM and OBM, and _must_ be set to
  125. * 0x5c014000 for the moment.
  126. */
  127. static void pxa3xx_cpu_pm_suspend(void)
  128. {
  129. volatile unsigned long *p = (volatile void *)0xc0000000;
  130. unsigned long saved_data = *p;
  131. extern void pxa3xx_cpu_suspend(void);
  132. extern void pxa3xx_cpu_resume(void);
  133. /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
  134. CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
  135. CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
  136. /* clear and setup wakeup source */
  137. AD3SR = ~0;
  138. AD3ER = wakeup_src;
  139. ASCR = ASCR;
  140. ARSR = ARSR;
  141. PCFR |= (1u << 13); /* L1_DIS */
  142. PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
  143. PSPR = 0x5c014000;
  144. /* overwrite with the resume address */
  145. *p = virt_to_phys(pxa3xx_cpu_resume);
  146. pxa3xx_cpu_suspend();
  147. *p = saved_data;
  148. AD3ER = 0;
  149. }
  150. static void pxa3xx_cpu_pm_enter(suspend_state_t state)
  151. {
  152. /*
  153. * Don't sleep if no wakeup sources are defined
  154. */
  155. if (wakeup_src == 0) {
  156. printk(KERN_ERR "Not suspending: no wakeup sources\n");
  157. return;
  158. }
  159. switch (state) {
  160. case PM_SUSPEND_STANDBY:
  161. pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
  162. break;
  163. case PM_SUSPEND_MEM:
  164. pxa3xx_cpu_pm_suspend();
  165. break;
  166. }
  167. }
  168. static int pxa3xx_cpu_pm_valid(suspend_state_t state)
  169. {
  170. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  171. }
  172. static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
  173. .valid = pxa3xx_cpu_pm_valid,
  174. .enter = pxa3xx_cpu_pm_enter,
  175. };
  176. static void __init pxa3xx_init_pm(void)
  177. {
  178. sram = ioremap(ISRAM_START, ISRAM_SIZE);
  179. if (!sram) {
  180. printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
  181. return;
  182. }
  183. /*
  184. * Since we copy wakeup code into the SRAM, we need to ensure
  185. * that it is preserved over the low power modes. Note: bit 8
  186. * is undocumented in the developer manual, but must be set.
  187. */
  188. AD1R |= ADXR_L2 | ADXR_R0;
  189. AD2R |= ADXR_L2 | ADXR_R0;
  190. AD3R |= ADXR_L2 | ADXR_R0;
  191. /*
  192. * Clear the resume enable registers.
  193. */
  194. AD1D0ER = 0;
  195. AD2D0ER = 0;
  196. AD2D1ER = 0;
  197. AD3ER = 0;
  198. pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
  199. }
  200. static int pxa3xx_set_wake(unsigned int irq, unsigned int on)
  201. {
  202. unsigned long flags, mask = 0;
  203. switch (irq) {
  204. case IRQ_SSP3:
  205. mask = ADXER_MFP_WSSP3;
  206. break;
  207. case IRQ_MSL:
  208. mask = ADXER_WMSL0;
  209. break;
  210. case IRQ_USBH2:
  211. case IRQ_USBH1:
  212. mask = ADXER_WUSBH;
  213. break;
  214. case IRQ_KEYPAD:
  215. mask = ADXER_WKP;
  216. break;
  217. case IRQ_AC97:
  218. mask = ADXER_MFP_WAC97;
  219. break;
  220. case IRQ_USIM:
  221. mask = ADXER_WUSIM0;
  222. break;
  223. case IRQ_SSP2:
  224. mask = ADXER_MFP_WSSP2;
  225. break;
  226. case IRQ_I2C:
  227. mask = ADXER_MFP_WI2C;
  228. break;
  229. case IRQ_STUART:
  230. mask = ADXER_MFP_WUART3;
  231. break;
  232. case IRQ_BTUART:
  233. mask = ADXER_MFP_WUART2;
  234. break;
  235. case IRQ_FFUART:
  236. mask = ADXER_MFP_WUART1;
  237. break;
  238. case IRQ_MMC:
  239. mask = ADXER_MFP_WMMC1;
  240. break;
  241. case IRQ_SSP:
  242. mask = ADXER_MFP_WSSP1;
  243. break;
  244. case IRQ_RTCAlrm:
  245. mask = ADXER_WRTC;
  246. break;
  247. case IRQ_SSP4:
  248. mask = ADXER_MFP_WSSP4;
  249. break;
  250. case IRQ_TSI:
  251. mask = ADXER_WTSI;
  252. break;
  253. case IRQ_USIM2:
  254. mask = ADXER_WUSIM1;
  255. break;
  256. case IRQ_MMC2:
  257. mask = ADXER_MFP_WMMC2;
  258. break;
  259. case IRQ_NAND:
  260. mask = ADXER_MFP_WFLASH;
  261. break;
  262. case IRQ_USB2:
  263. mask = ADXER_WUSB2;
  264. break;
  265. case IRQ_WAKEUP0:
  266. mask = ADXER_WEXTWAKE0;
  267. break;
  268. case IRQ_WAKEUP1:
  269. mask = ADXER_WEXTWAKE1;
  270. break;
  271. case IRQ_MMC3:
  272. mask = ADXER_MFP_GEN12;
  273. break;
  274. default:
  275. return -EINVAL;
  276. }
  277. local_irq_save(flags);
  278. if (on)
  279. wakeup_src |= mask;
  280. else
  281. wakeup_src &= ~mask;
  282. local_irq_restore(flags);
  283. return 0;
  284. }
  285. #else
  286. static inline void pxa3xx_init_pm(void) {}
  287. #define pxa3xx_set_wake NULL
  288. #endif
  289. static void pxa_ack_ext_wakeup(unsigned int irq)
  290. {
  291. PECR |= PECR_IS(irq - IRQ_WAKEUP0);
  292. }
  293. static void pxa_mask_ext_wakeup(unsigned int irq)
  294. {
  295. ICMR2 &= ~(1 << ((irq - PXA_IRQ(0)) & 0x1f));
  296. PECR &= ~PECR_IE(irq - IRQ_WAKEUP0);
  297. }
  298. static void pxa_unmask_ext_wakeup(unsigned int irq)
  299. {
  300. ICMR2 |= 1 << ((irq - PXA_IRQ(0)) & 0x1f);
  301. PECR |= PECR_IE(irq - IRQ_WAKEUP0);
  302. }
  303. static int pxa_set_ext_wakeup_type(unsigned int irq, unsigned int flow_type)
  304. {
  305. if (flow_type & IRQ_TYPE_EDGE_RISING)
  306. PWER |= 1 << (irq - IRQ_WAKEUP0);
  307. if (flow_type & IRQ_TYPE_EDGE_FALLING)
  308. PWER |= 1 << (irq - IRQ_WAKEUP0 + 2);
  309. return 0;
  310. }
  311. static struct irq_chip pxa_ext_wakeup_chip = {
  312. .name = "WAKEUP",
  313. .ack = pxa_ack_ext_wakeup,
  314. .mask = pxa_mask_ext_wakeup,
  315. .unmask = pxa_unmask_ext_wakeup,
  316. .set_type = pxa_set_ext_wakeup_type,
  317. };
  318. static void __init pxa_init_ext_wakeup_irq(set_wake_t fn)
  319. {
  320. int irq;
  321. for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
  322. set_irq_chip(irq, &pxa_ext_wakeup_chip);
  323. set_irq_handler(irq, handle_edge_irq);
  324. set_irq_flags(irq, IRQF_VALID);
  325. }
  326. pxa_ext_wakeup_chip.set_wake = fn;
  327. }
  328. void __init pxa3xx_init_irq(void)
  329. {
  330. /* enable CP6 access */
  331. u32 value;
  332. __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
  333. value |= (1 << 6);
  334. __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
  335. pxa_init_irq(56, pxa3xx_set_wake);
  336. pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
  337. pxa_init_gpio(IRQ_GPIO_2_x, 2, 127, NULL);
  338. }
  339. static struct map_desc pxa3xx_io_desc[] __initdata = {
  340. { /* Mem Ctl */
  341. .virtual = SMEMC_VIRT,
  342. .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
  343. .length = 0x00200000,
  344. .type = MT_DEVICE
  345. }
  346. };
  347. void __init pxa3xx_map_io(void)
  348. {
  349. pxa_map_io();
  350. iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
  351. pxa3xx_get_clk_frequency_khz(1);
  352. }
  353. /*
  354. * device registration specific to PXA3xx.
  355. */
  356. void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  357. {
  358. pxa_register_device(&pxa3xx_device_i2c_power, info);
  359. }
  360. static struct platform_device *devices[] __initdata = {
  361. &pxa27x_device_udc,
  362. &pxa_device_pmu,
  363. &pxa_device_i2s,
  364. &pxa_device_asoc_ssp1,
  365. &pxa_device_asoc_ssp2,
  366. &pxa_device_asoc_ssp3,
  367. &pxa_device_asoc_ssp4,
  368. &pxa_device_asoc_platform,
  369. &sa1100_device_rtc,
  370. &pxa_device_rtc,
  371. &pxa27x_device_ssp1,
  372. &pxa27x_device_ssp2,
  373. &pxa27x_device_ssp3,
  374. &pxa3xx_device_ssp4,
  375. &pxa27x_device_pwm0,
  376. &pxa27x_device_pwm1,
  377. };
  378. static struct sys_device pxa3xx_sysdev[] = {
  379. {
  380. .cls = &pxa_irq_sysclass,
  381. }, {
  382. .cls = &pxa3xx_mfp_sysclass,
  383. }, {
  384. .cls = &pxa_gpio_sysclass,
  385. }, {
  386. .cls = &pxa3xx_clock_sysclass,
  387. }
  388. };
  389. static int __init pxa3xx_init(void)
  390. {
  391. int i, ret = 0;
  392. if (cpu_is_pxa3xx()) {
  393. reset_status = ARSR;
  394. /*
  395. * clear RDH bit every time after reset
  396. *
  397. * Note: the last 3 bits DxS are write-1-to-clear so carefully
  398. * preserve them here in case they will be referenced later
  399. */
  400. ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
  401. clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
  402. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  403. return ret;
  404. pxa3xx_init_pm();
  405. for (i = 0; i < ARRAY_SIZE(pxa3xx_sysdev); i++) {
  406. ret = sysdev_register(&pxa3xx_sysdev[i]);
  407. if (ret)
  408. pr_err("failed to register sysdev[%d]\n", i);
  409. }
  410. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  411. }
  412. return ret;
  413. }
  414. postcore_initcall(pxa3xx_init);