dma.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439
  1. /*
  2. * linux/arch/arm/plat-omap/dma.c
  3. *
  4. * Copyright (C) 2003 - 2008 Nokia Corporation
  5. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  6. * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
  7. * Graphics DMA and LCD DMA graphics tranformations
  8. * by Imre Deak <imre.deak@nokia.com>
  9. * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
  10. * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
  11. * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
  12. *
  13. * Support functions for the OMAP internal DMA channels.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. *
  19. */
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/errno.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/io.h>
  28. #include <asm/system.h>
  29. #include <mach/hardware.h>
  30. #include <mach/dma.h>
  31. #include <mach/tc.h>
  32. #undef DEBUG
  33. #ifndef CONFIG_ARCH_OMAP1
  34. enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
  35. DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
  36. };
  37. enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
  38. #endif
  39. #define OMAP_DMA_ACTIVE 0x01
  40. #define OMAP_DMA_CCR_EN (1 << 7)
  41. #define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
  42. #define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
  43. static int enable_1510_mode;
  44. struct omap_dma_lch {
  45. int next_lch;
  46. int dev_id;
  47. u16 saved_csr;
  48. u16 enabled_irqs;
  49. const char *dev_name;
  50. void (*callback)(int lch, u16 ch_status, void *data);
  51. void *data;
  52. #ifndef CONFIG_ARCH_OMAP1
  53. /* required for Dynamic chaining */
  54. int prev_linked_ch;
  55. int next_linked_ch;
  56. int state;
  57. int chain_id;
  58. int status;
  59. #endif
  60. long flags;
  61. };
  62. struct dma_link_info {
  63. int *linked_dmach_q;
  64. int no_of_lchs_linked;
  65. int q_count;
  66. int q_tail;
  67. int q_head;
  68. int chain_state;
  69. int chain_mode;
  70. };
  71. static struct dma_link_info *dma_linked_lch;
  72. #ifndef CONFIG_ARCH_OMAP1
  73. /* Chain handling macros */
  74. #define OMAP_DMA_CHAIN_QINIT(chain_id) \
  75. do { \
  76. dma_linked_lch[chain_id].q_head = \
  77. dma_linked_lch[chain_id].q_tail = \
  78. dma_linked_lch[chain_id].q_count = 0; \
  79. } while (0)
  80. #define OMAP_DMA_CHAIN_QFULL(chain_id) \
  81. (dma_linked_lch[chain_id].no_of_lchs_linked == \
  82. dma_linked_lch[chain_id].q_count)
  83. #define OMAP_DMA_CHAIN_QLAST(chain_id) \
  84. do { \
  85. ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
  86. dma_linked_lch[chain_id].q_count) \
  87. } while (0)
  88. #define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
  89. (0 == dma_linked_lch[chain_id].q_count)
  90. #define __OMAP_DMA_CHAIN_INCQ(end) \
  91. ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
  92. #define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
  93. do { \
  94. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
  95. dma_linked_lch[chain_id].q_count--; \
  96. } while (0)
  97. #define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
  98. do { \
  99. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
  100. dma_linked_lch[chain_id].q_count++; \
  101. } while (0)
  102. #endif
  103. static int dma_lch_count;
  104. static int dma_chan_count;
  105. static spinlock_t dma_chan_lock;
  106. static struct omap_dma_lch *dma_chan;
  107. static void __iomem *omap_dma_base;
  108. static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
  109. INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
  110. INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
  111. INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
  112. INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
  113. INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
  114. };
  115. static inline void disable_lnk(int lch);
  116. static void omap_disable_channel_irq(int lch);
  117. static inline void omap_enable_channel_irq(int lch);
  118. #define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
  119. __func__);
  120. #define dma_read(reg) \
  121. ({ \
  122. u32 __val; \
  123. if (cpu_class_is_omap1()) \
  124. __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
  125. else \
  126. __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
  127. __val; \
  128. })
  129. #define dma_write(val, reg) \
  130. ({ \
  131. if (cpu_class_is_omap1()) \
  132. __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
  133. else \
  134. __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
  135. })
  136. #ifdef CONFIG_ARCH_OMAP15XX
  137. /* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
  138. int omap_dma_in_1510_mode(void)
  139. {
  140. return enable_1510_mode;
  141. }
  142. #else
  143. #define omap_dma_in_1510_mode() 0
  144. #endif
  145. #ifdef CONFIG_ARCH_OMAP1
  146. static inline int get_gdma_dev(int req)
  147. {
  148. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  149. int shift = ((req - 1) % 5) * 6;
  150. return ((omap_readl(reg) >> shift) & 0x3f) + 1;
  151. }
  152. static inline void set_gdma_dev(int req, int dev)
  153. {
  154. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  155. int shift = ((req - 1) % 5) * 6;
  156. u32 l;
  157. l = omap_readl(reg);
  158. l &= ~(0x3f << shift);
  159. l |= (dev - 1) << shift;
  160. omap_writel(l, reg);
  161. }
  162. #else
  163. #define set_gdma_dev(req, dev) do {} while (0)
  164. #endif
  165. /* Omap1 only */
  166. static void clear_lch_regs(int lch)
  167. {
  168. int i;
  169. void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
  170. for (i = 0; i < 0x2c; i += 2)
  171. __raw_writew(0, lch_base + i);
  172. }
  173. void omap_set_dma_priority(int lch, int dst_port, int priority)
  174. {
  175. unsigned long reg;
  176. u32 l;
  177. if (cpu_class_is_omap1()) {
  178. switch (dst_port) {
  179. case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
  180. reg = OMAP_TC_OCPT1_PRIOR;
  181. break;
  182. case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
  183. reg = OMAP_TC_OCPT2_PRIOR;
  184. break;
  185. case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
  186. reg = OMAP_TC_EMIFF_PRIOR;
  187. break;
  188. case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
  189. reg = OMAP_TC_EMIFS_PRIOR;
  190. break;
  191. default:
  192. BUG();
  193. return;
  194. }
  195. l = omap_readl(reg);
  196. l &= ~(0xf << 8);
  197. l |= (priority & 0xf) << 8;
  198. omap_writel(l, reg);
  199. }
  200. if (cpu_class_is_omap2()) {
  201. u32 ccr;
  202. ccr = dma_read(CCR(lch));
  203. if (priority)
  204. ccr |= (1 << 6);
  205. else
  206. ccr &= ~(1 << 6);
  207. dma_write(ccr, CCR(lch));
  208. }
  209. }
  210. EXPORT_SYMBOL(omap_set_dma_priority);
  211. void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
  212. int frame_count, int sync_mode,
  213. int dma_trigger, int src_or_dst_synch)
  214. {
  215. u32 l;
  216. l = dma_read(CSDP(lch));
  217. l &= ~0x03;
  218. l |= data_type;
  219. dma_write(l, CSDP(lch));
  220. if (cpu_class_is_omap1()) {
  221. u16 ccr;
  222. ccr = dma_read(CCR(lch));
  223. ccr &= ~(1 << 5);
  224. if (sync_mode == OMAP_DMA_SYNC_FRAME)
  225. ccr |= 1 << 5;
  226. dma_write(ccr, CCR(lch));
  227. ccr = dma_read(CCR2(lch));
  228. ccr &= ~(1 << 2);
  229. if (sync_mode == OMAP_DMA_SYNC_BLOCK)
  230. ccr |= 1 << 2;
  231. dma_write(ccr, CCR2(lch));
  232. }
  233. if (cpu_class_is_omap2() && dma_trigger) {
  234. u32 val;
  235. val = dma_read(CCR(lch));
  236. /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
  237. val &= ~((3 << 19) | 0x1f);
  238. val |= (dma_trigger & ~0x1f) << 14;
  239. val |= dma_trigger & 0x1f;
  240. if (sync_mode & OMAP_DMA_SYNC_FRAME)
  241. val |= 1 << 5;
  242. else
  243. val &= ~(1 << 5);
  244. if (sync_mode & OMAP_DMA_SYNC_BLOCK)
  245. val |= 1 << 18;
  246. else
  247. val &= ~(1 << 18);
  248. if (src_or_dst_synch)
  249. val |= 1 << 24; /* source synch */
  250. else
  251. val &= ~(1 << 24); /* dest synch */
  252. dma_write(val, CCR(lch));
  253. }
  254. dma_write(elem_count, CEN(lch));
  255. dma_write(frame_count, CFN(lch));
  256. }
  257. EXPORT_SYMBOL(omap_set_dma_transfer_params);
  258. void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
  259. {
  260. u16 w;
  261. BUG_ON(omap_dma_in_1510_mode());
  262. if (cpu_class_is_omap2()) {
  263. REVISIT_24XX();
  264. return;
  265. }
  266. w = dma_read(CCR2(lch));
  267. w &= ~0x03;
  268. switch (mode) {
  269. case OMAP_DMA_CONSTANT_FILL:
  270. w |= 0x01;
  271. break;
  272. case OMAP_DMA_TRANSPARENT_COPY:
  273. w |= 0x02;
  274. break;
  275. case OMAP_DMA_COLOR_DIS:
  276. break;
  277. default:
  278. BUG();
  279. }
  280. dma_write(w, CCR2(lch));
  281. w = dma_read(LCH_CTRL(lch));
  282. w &= ~0x0f;
  283. /* Default is channel type 2D */
  284. if (mode) {
  285. dma_write((u16)color, COLOR_L(lch));
  286. dma_write((u16)(color >> 16), COLOR_U(lch));
  287. w |= 1; /* Channel type G */
  288. }
  289. dma_write(w, LCH_CTRL(lch));
  290. }
  291. EXPORT_SYMBOL(omap_set_dma_color_mode);
  292. void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
  293. {
  294. if (cpu_class_is_omap2()) {
  295. u32 csdp;
  296. csdp = dma_read(CSDP(lch));
  297. csdp &= ~(0x3 << 16);
  298. csdp |= (mode << 16);
  299. dma_write(csdp, CSDP(lch));
  300. }
  301. }
  302. EXPORT_SYMBOL(omap_set_dma_write_mode);
  303. void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
  304. {
  305. if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
  306. u32 l;
  307. l = dma_read(LCH_CTRL(lch));
  308. l &= ~0x7;
  309. l |= mode;
  310. dma_write(l, LCH_CTRL(lch));
  311. }
  312. }
  313. EXPORT_SYMBOL(omap_set_dma_channel_mode);
  314. /* Note that src_port is only for omap1 */
  315. void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  316. unsigned long src_start,
  317. int src_ei, int src_fi)
  318. {
  319. u32 l;
  320. if (cpu_class_is_omap1()) {
  321. u16 w;
  322. w = dma_read(CSDP(lch));
  323. w &= ~(0x1f << 2);
  324. w |= src_port << 2;
  325. dma_write(w, CSDP(lch));
  326. }
  327. l = dma_read(CCR(lch));
  328. l &= ~(0x03 << 12);
  329. l |= src_amode << 12;
  330. dma_write(l, CCR(lch));
  331. if (cpu_class_is_omap1()) {
  332. dma_write(src_start >> 16, CSSA_U(lch));
  333. dma_write((u16)src_start, CSSA_L(lch));
  334. }
  335. if (cpu_class_is_omap2())
  336. dma_write(src_start, CSSA(lch));
  337. dma_write(src_ei, CSEI(lch));
  338. dma_write(src_fi, CSFI(lch));
  339. }
  340. EXPORT_SYMBOL(omap_set_dma_src_params);
  341. void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
  342. {
  343. omap_set_dma_transfer_params(lch, params->data_type,
  344. params->elem_count, params->frame_count,
  345. params->sync_mode, params->trigger,
  346. params->src_or_dst_synch);
  347. omap_set_dma_src_params(lch, params->src_port,
  348. params->src_amode, params->src_start,
  349. params->src_ei, params->src_fi);
  350. omap_set_dma_dest_params(lch, params->dst_port,
  351. params->dst_amode, params->dst_start,
  352. params->dst_ei, params->dst_fi);
  353. if (params->read_prio || params->write_prio)
  354. omap_dma_set_prio_lch(lch, params->read_prio,
  355. params->write_prio);
  356. }
  357. EXPORT_SYMBOL(omap_set_dma_params);
  358. void omap_set_dma_src_index(int lch, int eidx, int fidx)
  359. {
  360. if (cpu_class_is_omap2())
  361. return;
  362. dma_write(eidx, CSEI(lch));
  363. dma_write(fidx, CSFI(lch));
  364. }
  365. EXPORT_SYMBOL(omap_set_dma_src_index);
  366. void omap_set_dma_src_data_pack(int lch, int enable)
  367. {
  368. u32 l;
  369. l = dma_read(CSDP(lch));
  370. l &= ~(1 << 6);
  371. if (enable)
  372. l |= (1 << 6);
  373. dma_write(l, CSDP(lch));
  374. }
  375. EXPORT_SYMBOL(omap_set_dma_src_data_pack);
  376. void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  377. {
  378. unsigned int burst = 0;
  379. u32 l;
  380. l = dma_read(CSDP(lch));
  381. l &= ~(0x03 << 7);
  382. switch (burst_mode) {
  383. case OMAP_DMA_DATA_BURST_DIS:
  384. break;
  385. case OMAP_DMA_DATA_BURST_4:
  386. if (cpu_class_is_omap2())
  387. burst = 0x1;
  388. else
  389. burst = 0x2;
  390. break;
  391. case OMAP_DMA_DATA_BURST_8:
  392. if (cpu_class_is_omap2()) {
  393. burst = 0x2;
  394. break;
  395. }
  396. /* not supported by current hardware on OMAP1
  397. * w |= (0x03 << 7);
  398. * fall through
  399. */
  400. case OMAP_DMA_DATA_BURST_16:
  401. if (cpu_class_is_omap2()) {
  402. burst = 0x3;
  403. break;
  404. }
  405. /* OMAP1 don't support burst 16
  406. * fall through
  407. */
  408. default:
  409. BUG();
  410. }
  411. l |= (burst << 7);
  412. dma_write(l, CSDP(lch));
  413. }
  414. EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
  415. /* Note that dest_port is only for OMAP1 */
  416. void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  417. unsigned long dest_start,
  418. int dst_ei, int dst_fi)
  419. {
  420. u32 l;
  421. if (cpu_class_is_omap1()) {
  422. l = dma_read(CSDP(lch));
  423. l &= ~(0x1f << 9);
  424. l |= dest_port << 9;
  425. dma_write(l, CSDP(lch));
  426. }
  427. l = dma_read(CCR(lch));
  428. l &= ~(0x03 << 14);
  429. l |= dest_amode << 14;
  430. dma_write(l, CCR(lch));
  431. if (cpu_class_is_omap1()) {
  432. dma_write(dest_start >> 16, CDSA_U(lch));
  433. dma_write(dest_start, CDSA_L(lch));
  434. }
  435. if (cpu_class_is_omap2())
  436. dma_write(dest_start, CDSA(lch));
  437. dma_write(dst_ei, CDEI(lch));
  438. dma_write(dst_fi, CDFI(lch));
  439. }
  440. EXPORT_SYMBOL(omap_set_dma_dest_params);
  441. void omap_set_dma_dest_index(int lch, int eidx, int fidx)
  442. {
  443. if (cpu_class_is_omap2())
  444. return;
  445. dma_write(eidx, CDEI(lch));
  446. dma_write(fidx, CDFI(lch));
  447. }
  448. EXPORT_SYMBOL(omap_set_dma_dest_index);
  449. void omap_set_dma_dest_data_pack(int lch, int enable)
  450. {
  451. u32 l;
  452. l = dma_read(CSDP(lch));
  453. l &= ~(1 << 13);
  454. if (enable)
  455. l |= 1 << 13;
  456. dma_write(l, CSDP(lch));
  457. }
  458. EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
  459. void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  460. {
  461. unsigned int burst = 0;
  462. u32 l;
  463. l = dma_read(CSDP(lch));
  464. l &= ~(0x03 << 14);
  465. switch (burst_mode) {
  466. case OMAP_DMA_DATA_BURST_DIS:
  467. break;
  468. case OMAP_DMA_DATA_BURST_4:
  469. if (cpu_class_is_omap2())
  470. burst = 0x1;
  471. else
  472. burst = 0x2;
  473. break;
  474. case OMAP_DMA_DATA_BURST_8:
  475. if (cpu_class_is_omap2())
  476. burst = 0x2;
  477. else
  478. burst = 0x3;
  479. break;
  480. case OMAP_DMA_DATA_BURST_16:
  481. if (cpu_class_is_omap2()) {
  482. burst = 0x3;
  483. break;
  484. }
  485. /* OMAP1 don't support burst 16
  486. * fall through
  487. */
  488. default:
  489. printk(KERN_ERR "Invalid DMA burst mode\n");
  490. BUG();
  491. return;
  492. }
  493. l |= (burst << 14);
  494. dma_write(l, CSDP(lch));
  495. }
  496. EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
  497. static inline void omap_enable_channel_irq(int lch)
  498. {
  499. u32 status;
  500. /* Clear CSR */
  501. if (cpu_class_is_omap1())
  502. status = dma_read(CSR(lch));
  503. else if (cpu_class_is_omap2())
  504. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  505. /* Enable some nice interrupts. */
  506. dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
  507. }
  508. static void omap_disable_channel_irq(int lch)
  509. {
  510. if (cpu_class_is_omap2())
  511. dma_write(0, CICR(lch));
  512. }
  513. void omap_enable_dma_irq(int lch, u16 bits)
  514. {
  515. dma_chan[lch].enabled_irqs |= bits;
  516. }
  517. EXPORT_SYMBOL(omap_enable_dma_irq);
  518. void omap_disable_dma_irq(int lch, u16 bits)
  519. {
  520. dma_chan[lch].enabled_irqs &= ~bits;
  521. }
  522. EXPORT_SYMBOL(omap_disable_dma_irq);
  523. static inline void enable_lnk(int lch)
  524. {
  525. u32 l;
  526. l = dma_read(CLNK_CTRL(lch));
  527. if (cpu_class_is_omap1())
  528. l &= ~(1 << 14);
  529. /* Set the ENABLE_LNK bits */
  530. if (dma_chan[lch].next_lch != -1)
  531. l = dma_chan[lch].next_lch | (1 << 15);
  532. #ifndef CONFIG_ARCH_OMAP1
  533. if (cpu_class_is_omap2())
  534. if (dma_chan[lch].next_linked_ch != -1)
  535. l = dma_chan[lch].next_linked_ch | (1 << 15);
  536. #endif
  537. dma_write(l, CLNK_CTRL(lch));
  538. }
  539. static inline void disable_lnk(int lch)
  540. {
  541. u32 l;
  542. l = dma_read(CLNK_CTRL(lch));
  543. /* Disable interrupts */
  544. if (cpu_class_is_omap1()) {
  545. dma_write(0, CICR(lch));
  546. /* Set the STOP_LNK bit */
  547. l |= 1 << 14;
  548. }
  549. if (cpu_class_is_omap2()) {
  550. omap_disable_channel_irq(lch);
  551. /* Clear the ENABLE_LNK bit */
  552. l &= ~(1 << 15);
  553. }
  554. dma_write(l, CLNK_CTRL(lch));
  555. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  556. }
  557. static inline void omap2_enable_irq_lch(int lch)
  558. {
  559. u32 val;
  560. if (!cpu_class_is_omap2())
  561. return;
  562. val = dma_read(IRQENABLE_L0);
  563. val |= 1 << lch;
  564. dma_write(val, IRQENABLE_L0);
  565. }
  566. int omap_request_dma(int dev_id, const char *dev_name,
  567. void (*callback)(int lch, u16 ch_status, void *data),
  568. void *data, int *dma_ch_out)
  569. {
  570. int ch, free_ch = -1;
  571. unsigned long flags;
  572. struct omap_dma_lch *chan;
  573. spin_lock_irqsave(&dma_chan_lock, flags);
  574. for (ch = 0; ch < dma_chan_count; ch++) {
  575. if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
  576. free_ch = ch;
  577. if (dev_id == 0)
  578. break;
  579. }
  580. }
  581. if (free_ch == -1) {
  582. spin_unlock_irqrestore(&dma_chan_lock, flags);
  583. return -EBUSY;
  584. }
  585. chan = dma_chan + free_ch;
  586. chan->dev_id = dev_id;
  587. if (cpu_class_is_omap1())
  588. clear_lch_regs(free_ch);
  589. if (cpu_class_is_omap2())
  590. omap_clear_dma(free_ch);
  591. spin_unlock_irqrestore(&dma_chan_lock, flags);
  592. chan->dev_name = dev_name;
  593. chan->callback = callback;
  594. chan->data = data;
  595. #ifndef CONFIG_ARCH_OMAP1
  596. if (cpu_class_is_omap2()) {
  597. chan->chain_id = -1;
  598. chan->next_linked_ch = -1;
  599. }
  600. #endif
  601. chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
  602. if (cpu_class_is_omap1())
  603. chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
  604. else if (cpu_class_is_omap2())
  605. chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
  606. OMAP2_DMA_TRANS_ERR_IRQ;
  607. if (cpu_is_omap16xx()) {
  608. /* If the sync device is set, configure it dynamically. */
  609. if (dev_id != 0) {
  610. set_gdma_dev(free_ch + 1, dev_id);
  611. dev_id = free_ch + 1;
  612. }
  613. /*
  614. * Disable the 1510 compatibility mode and set the sync device
  615. * id.
  616. */
  617. dma_write(dev_id | (1 << 10), CCR(free_ch));
  618. } else if (cpu_is_omap730() || cpu_is_omap15xx()) {
  619. dma_write(dev_id, CCR(free_ch));
  620. }
  621. if (cpu_class_is_omap2()) {
  622. omap2_enable_irq_lch(free_ch);
  623. omap_enable_channel_irq(free_ch);
  624. /* Clear the CSR register and IRQ status register */
  625. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
  626. dma_write(1 << free_ch, IRQSTATUS_L0);
  627. }
  628. *dma_ch_out = free_ch;
  629. return 0;
  630. }
  631. EXPORT_SYMBOL(omap_request_dma);
  632. void omap_free_dma(int lch)
  633. {
  634. unsigned long flags;
  635. spin_lock_irqsave(&dma_chan_lock, flags);
  636. if (dma_chan[lch].dev_id == -1) {
  637. pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
  638. lch);
  639. spin_unlock_irqrestore(&dma_chan_lock, flags);
  640. return;
  641. }
  642. dma_chan[lch].dev_id = -1;
  643. dma_chan[lch].next_lch = -1;
  644. dma_chan[lch].callback = NULL;
  645. spin_unlock_irqrestore(&dma_chan_lock, flags);
  646. if (cpu_class_is_omap1()) {
  647. /* Disable all DMA interrupts for the channel. */
  648. dma_write(0, CICR(lch));
  649. /* Make sure the DMA transfer is stopped. */
  650. dma_write(0, CCR(lch));
  651. }
  652. if (cpu_class_is_omap2()) {
  653. u32 val;
  654. /* Disable interrupts */
  655. val = dma_read(IRQENABLE_L0);
  656. val &= ~(1 << lch);
  657. dma_write(val, IRQENABLE_L0);
  658. /* Clear the CSR register and IRQ status register */
  659. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  660. dma_write(1 << lch, IRQSTATUS_L0);
  661. /* Disable all DMA interrupts for the channel. */
  662. dma_write(0, CICR(lch));
  663. /* Make sure the DMA transfer is stopped. */
  664. dma_write(0, CCR(lch));
  665. omap_clear_dma(lch);
  666. }
  667. }
  668. EXPORT_SYMBOL(omap_free_dma);
  669. /**
  670. * @brief omap_dma_set_global_params : Set global priority settings for dma
  671. *
  672. * @param arb_rate
  673. * @param max_fifo_depth
  674. * @param tparams - Number of thereads to reserve : DMA_THREAD_RESERVE_NORM
  675. * DMA_THREAD_RESERVE_ONET
  676. * DMA_THREAD_RESERVE_TWOT
  677. * DMA_THREAD_RESERVE_THREET
  678. */
  679. void
  680. omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
  681. {
  682. u32 reg;
  683. if (!cpu_class_is_omap2()) {
  684. printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
  685. return;
  686. }
  687. if (arb_rate == 0)
  688. arb_rate = 1;
  689. reg = (arb_rate & 0xff) << 16;
  690. reg |= (0xff & max_fifo_depth);
  691. dma_write(reg, GCR);
  692. }
  693. EXPORT_SYMBOL(omap_dma_set_global_params);
  694. /**
  695. * @brief omap_dma_set_prio_lch : Set channel wise priority settings
  696. *
  697. * @param lch
  698. * @param read_prio - Read priority
  699. * @param write_prio - Write priority
  700. * Both of the above can be set with one of the following values :
  701. * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
  702. */
  703. int
  704. omap_dma_set_prio_lch(int lch, unsigned char read_prio,
  705. unsigned char write_prio)
  706. {
  707. u32 l;
  708. if (unlikely((lch < 0 || lch >= dma_lch_count))) {
  709. printk(KERN_ERR "Invalid channel id\n");
  710. return -EINVAL;
  711. }
  712. l = dma_read(CCR(lch));
  713. l &= ~((1 << 6) | (1 << 26));
  714. if (cpu_is_omap2430() || cpu_is_omap34xx())
  715. l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
  716. else
  717. l |= ((read_prio & 0x1) << 6);
  718. dma_write(l, CCR(lch));
  719. return 0;
  720. }
  721. EXPORT_SYMBOL(omap_dma_set_prio_lch);
  722. /*
  723. * Clears any DMA state so the DMA engine is ready to restart with new buffers
  724. * through omap_start_dma(). Any buffers in flight are discarded.
  725. */
  726. void omap_clear_dma(int lch)
  727. {
  728. unsigned long flags;
  729. local_irq_save(flags);
  730. if (cpu_class_is_omap1()) {
  731. u32 l;
  732. l = dma_read(CCR(lch));
  733. l &= ~OMAP_DMA_CCR_EN;
  734. dma_write(l, CCR(lch));
  735. /* Clear pending interrupts */
  736. l = dma_read(CSR(lch));
  737. }
  738. if (cpu_class_is_omap2()) {
  739. int i;
  740. void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
  741. for (i = 0; i < 0x44; i += 4)
  742. __raw_writel(0, lch_base + i);
  743. }
  744. local_irq_restore(flags);
  745. }
  746. EXPORT_SYMBOL(omap_clear_dma);
  747. void omap_start_dma(int lch)
  748. {
  749. u32 l;
  750. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  751. int next_lch, cur_lch;
  752. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  753. dma_chan_link_map[lch] = 1;
  754. /* Set the link register of the first channel */
  755. enable_lnk(lch);
  756. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  757. cur_lch = dma_chan[lch].next_lch;
  758. do {
  759. next_lch = dma_chan[cur_lch].next_lch;
  760. /* The loop case: we've been here already */
  761. if (dma_chan_link_map[cur_lch])
  762. break;
  763. /* Mark the current channel */
  764. dma_chan_link_map[cur_lch] = 1;
  765. enable_lnk(cur_lch);
  766. omap_enable_channel_irq(cur_lch);
  767. cur_lch = next_lch;
  768. } while (next_lch != -1);
  769. } else if (cpu_class_is_omap2()) {
  770. /* Errata: Need to write lch even if not using chaining */
  771. dma_write(lch, CLNK_CTRL(lch));
  772. }
  773. omap_enable_channel_irq(lch);
  774. l = dma_read(CCR(lch));
  775. /*
  776. * Errata: On ES2.0 BUFFERING disable must be set.
  777. * This will always fail on ES1.0
  778. */
  779. if (cpu_is_omap24xx())
  780. l |= OMAP_DMA_CCR_EN;
  781. l |= OMAP_DMA_CCR_EN;
  782. dma_write(l, CCR(lch));
  783. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  784. }
  785. EXPORT_SYMBOL(omap_start_dma);
  786. void omap_stop_dma(int lch)
  787. {
  788. u32 l;
  789. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  790. int next_lch, cur_lch = lch;
  791. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  792. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  793. do {
  794. /* The loop case: we've been here already */
  795. if (dma_chan_link_map[cur_lch])
  796. break;
  797. /* Mark the current channel */
  798. dma_chan_link_map[cur_lch] = 1;
  799. disable_lnk(cur_lch);
  800. next_lch = dma_chan[cur_lch].next_lch;
  801. cur_lch = next_lch;
  802. } while (next_lch != -1);
  803. return;
  804. }
  805. /* Disable all interrupts on the channel */
  806. if (cpu_class_is_omap1())
  807. dma_write(0, CICR(lch));
  808. l = dma_read(CCR(lch));
  809. l &= ~OMAP_DMA_CCR_EN;
  810. dma_write(l, CCR(lch));
  811. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  812. }
  813. EXPORT_SYMBOL(omap_stop_dma);
  814. /*
  815. * Allows changing the DMA callback function or data. This may be needed if
  816. * the driver shares a single DMA channel for multiple dma triggers.
  817. */
  818. int omap_set_dma_callback(int lch,
  819. void (*callback)(int lch, u16 ch_status, void *data),
  820. void *data)
  821. {
  822. unsigned long flags;
  823. if (lch < 0)
  824. return -ENODEV;
  825. spin_lock_irqsave(&dma_chan_lock, flags);
  826. if (dma_chan[lch].dev_id == -1) {
  827. printk(KERN_ERR "DMA callback for not set for free channel\n");
  828. spin_unlock_irqrestore(&dma_chan_lock, flags);
  829. return -EINVAL;
  830. }
  831. dma_chan[lch].callback = callback;
  832. dma_chan[lch].data = data;
  833. spin_unlock_irqrestore(&dma_chan_lock, flags);
  834. return 0;
  835. }
  836. EXPORT_SYMBOL(omap_set_dma_callback);
  837. /*
  838. * Returns current physical source address for the given DMA channel.
  839. * If the channel is running the caller must disable interrupts prior calling
  840. * this function and process the returned value before re-enabling interrupt to
  841. * prevent races with the interrupt handler. Note that in continuous mode there
  842. * is a chance for CSSA_L register overflow inbetween the two reads resulting
  843. * in incorrect return value.
  844. */
  845. dma_addr_t omap_get_dma_src_pos(int lch)
  846. {
  847. dma_addr_t offset = 0;
  848. if (cpu_is_omap15xx())
  849. offset = dma_read(CPC(lch));
  850. else
  851. offset = dma_read(CSAC(lch));
  852. /*
  853. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  854. * read before the DMA controller finished disabling the channel.
  855. */
  856. if (!cpu_is_omap15xx() && offset == 0)
  857. offset = dma_read(CSAC(lch));
  858. if (cpu_class_is_omap1())
  859. offset |= (dma_read(CSSA_U(lch)) << 16);
  860. return offset;
  861. }
  862. EXPORT_SYMBOL(omap_get_dma_src_pos);
  863. /*
  864. * Returns current physical destination address for the given DMA channel.
  865. * If the channel is running the caller must disable interrupts prior calling
  866. * this function and process the returned value before re-enabling interrupt to
  867. * prevent races with the interrupt handler. Note that in continuous mode there
  868. * is a chance for CDSA_L register overflow inbetween the two reads resulting
  869. * in incorrect return value.
  870. */
  871. dma_addr_t omap_get_dma_dst_pos(int lch)
  872. {
  873. dma_addr_t offset = 0;
  874. if (cpu_is_omap15xx())
  875. offset = dma_read(CPC(lch));
  876. else
  877. offset = dma_read(CDAC(lch));
  878. /*
  879. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  880. * read before the DMA controller finished disabling the channel.
  881. */
  882. if (!cpu_is_omap15xx() && offset == 0)
  883. offset = dma_read(CDAC(lch));
  884. if (cpu_class_is_omap1())
  885. offset |= (dma_read(CDSA_U(lch)) << 16);
  886. return offset;
  887. }
  888. EXPORT_SYMBOL(omap_get_dma_dst_pos);
  889. int omap_get_dma_active_status(int lch)
  890. {
  891. return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
  892. }
  893. EXPORT_SYMBOL(omap_get_dma_active_status);
  894. int omap_dma_running(void)
  895. {
  896. int lch;
  897. /* Check if LCD DMA is running */
  898. if (cpu_is_omap16xx())
  899. if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
  900. return 1;
  901. for (lch = 0; lch < dma_chan_count; lch++)
  902. if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
  903. return 1;
  904. return 0;
  905. }
  906. /*
  907. * lch_queue DMA will start right after lch_head one is finished.
  908. * For this DMA link to start, you still need to start (see omap_start_dma)
  909. * the first one. That will fire up the entire queue.
  910. */
  911. void omap_dma_link_lch(int lch_head, int lch_queue)
  912. {
  913. if (omap_dma_in_1510_mode()) {
  914. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  915. BUG();
  916. return;
  917. }
  918. if ((dma_chan[lch_head].dev_id == -1) ||
  919. (dma_chan[lch_queue].dev_id == -1)) {
  920. printk(KERN_ERR "omap_dma: trying to link "
  921. "non requested channels\n");
  922. dump_stack();
  923. }
  924. dma_chan[lch_head].next_lch = lch_queue;
  925. }
  926. EXPORT_SYMBOL(omap_dma_link_lch);
  927. /*
  928. * Once the DMA queue is stopped, we can destroy it.
  929. */
  930. void omap_dma_unlink_lch(int lch_head, int lch_queue)
  931. {
  932. if (omap_dma_in_1510_mode()) {
  933. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  934. BUG();
  935. return;
  936. }
  937. if (dma_chan[lch_head].next_lch != lch_queue ||
  938. dma_chan[lch_head].next_lch == -1) {
  939. printk(KERN_ERR "omap_dma: trying to unlink "
  940. "non linked channels\n");
  941. dump_stack();
  942. }
  943. if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
  944. (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
  945. printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
  946. "before unlinking\n");
  947. dump_stack();
  948. }
  949. dma_chan[lch_head].next_lch = -1;
  950. }
  951. EXPORT_SYMBOL(omap_dma_unlink_lch);
  952. /*----------------------------------------------------------------------------*/
  953. #ifndef CONFIG_ARCH_OMAP1
  954. /* Create chain of DMA channesls */
  955. static void create_dma_lch_chain(int lch_head, int lch_queue)
  956. {
  957. u32 l;
  958. /* Check if this is the first link in chain */
  959. if (dma_chan[lch_head].next_linked_ch == -1) {
  960. dma_chan[lch_head].next_linked_ch = lch_queue;
  961. dma_chan[lch_head].prev_linked_ch = lch_queue;
  962. dma_chan[lch_queue].next_linked_ch = lch_head;
  963. dma_chan[lch_queue].prev_linked_ch = lch_head;
  964. }
  965. /* a link exists, link the new channel in circular chain */
  966. else {
  967. dma_chan[lch_queue].next_linked_ch =
  968. dma_chan[lch_head].next_linked_ch;
  969. dma_chan[lch_queue].prev_linked_ch = lch_head;
  970. dma_chan[lch_head].next_linked_ch = lch_queue;
  971. dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
  972. lch_queue;
  973. }
  974. l = dma_read(CLNK_CTRL(lch_head));
  975. l &= ~(0x1f);
  976. l |= lch_queue;
  977. dma_write(l, CLNK_CTRL(lch_head));
  978. l = dma_read(CLNK_CTRL(lch_queue));
  979. l &= ~(0x1f);
  980. l |= (dma_chan[lch_queue].next_linked_ch);
  981. dma_write(l, CLNK_CTRL(lch_queue));
  982. }
  983. /**
  984. * @brief omap_request_dma_chain : Request a chain of DMA channels
  985. *
  986. * @param dev_id - Device id using the dma channel
  987. * @param dev_name - Device name
  988. * @param callback - Call back function
  989. * @chain_id -
  990. * @no_of_chans - Number of channels requested
  991. * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
  992. * OMAP_DMA_DYNAMIC_CHAIN
  993. * @params - Channel parameters
  994. *
  995. * @return - Succes : 0
  996. * Failure: -EINVAL/-ENOMEM
  997. */
  998. int omap_request_dma_chain(int dev_id, const char *dev_name,
  999. void (*callback) (int chain_id, u16 ch_status,
  1000. void *data),
  1001. int *chain_id, int no_of_chans, int chain_mode,
  1002. struct omap_dma_channel_params params)
  1003. {
  1004. int *channels;
  1005. int i, err;
  1006. /* Is the chain mode valid ? */
  1007. if (chain_mode != OMAP_DMA_STATIC_CHAIN
  1008. && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
  1009. printk(KERN_ERR "Invalid chain mode requested\n");
  1010. return -EINVAL;
  1011. }
  1012. if (unlikely((no_of_chans < 1
  1013. || no_of_chans > dma_lch_count))) {
  1014. printk(KERN_ERR "Invalid Number of channels requested\n");
  1015. return -EINVAL;
  1016. }
  1017. /* Allocate a queue to maintain the status of the channels
  1018. * in the chain */
  1019. channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
  1020. if (channels == NULL) {
  1021. printk(KERN_ERR "omap_dma: No memory for channel queue\n");
  1022. return -ENOMEM;
  1023. }
  1024. /* request and reserve DMA channels for the chain */
  1025. for (i = 0; i < no_of_chans; i++) {
  1026. err = omap_request_dma(dev_id, dev_name,
  1027. callback, NULL, &channels[i]);
  1028. if (err < 0) {
  1029. int j;
  1030. for (j = 0; j < i; j++)
  1031. omap_free_dma(channels[j]);
  1032. kfree(channels);
  1033. printk(KERN_ERR "omap_dma: Request failed %d\n", err);
  1034. return err;
  1035. }
  1036. dma_chan[channels[i]].prev_linked_ch = -1;
  1037. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1038. /*
  1039. * Allowing client drivers to set common parameters now,
  1040. * so that later only relevant (src_start, dest_start
  1041. * and element count) can be set
  1042. */
  1043. omap_set_dma_params(channels[i], &params);
  1044. }
  1045. *chain_id = channels[0];
  1046. dma_linked_lch[*chain_id].linked_dmach_q = channels;
  1047. dma_linked_lch[*chain_id].chain_mode = chain_mode;
  1048. dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1049. dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
  1050. for (i = 0; i < no_of_chans; i++)
  1051. dma_chan[channels[i]].chain_id = *chain_id;
  1052. /* Reset the Queue pointers */
  1053. OMAP_DMA_CHAIN_QINIT(*chain_id);
  1054. /* Set up the chain */
  1055. if (no_of_chans == 1)
  1056. create_dma_lch_chain(channels[0], channels[0]);
  1057. else {
  1058. for (i = 0; i < (no_of_chans - 1); i++)
  1059. create_dma_lch_chain(channels[i], channels[i + 1]);
  1060. }
  1061. return 0;
  1062. }
  1063. EXPORT_SYMBOL(omap_request_dma_chain);
  1064. /**
  1065. * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
  1066. * params after setting it. Dont do this while dma is running!!
  1067. *
  1068. * @param chain_id - Chained logical channel id.
  1069. * @param params
  1070. *
  1071. * @return - Success : 0
  1072. * Failure : -EINVAL
  1073. */
  1074. int omap_modify_dma_chain_params(int chain_id,
  1075. struct omap_dma_channel_params params)
  1076. {
  1077. int *channels;
  1078. u32 i;
  1079. /* Check for input params */
  1080. if (unlikely((chain_id < 0
  1081. || chain_id >= dma_lch_count))) {
  1082. printk(KERN_ERR "Invalid chain id\n");
  1083. return -EINVAL;
  1084. }
  1085. /* Check if the chain exists */
  1086. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1087. printk(KERN_ERR "Chain doesn't exists\n");
  1088. return -EINVAL;
  1089. }
  1090. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1091. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1092. /*
  1093. * Allowing client drivers to set common parameters now,
  1094. * so that later only relevant (src_start, dest_start
  1095. * and element count) can be set
  1096. */
  1097. omap_set_dma_params(channels[i], &params);
  1098. }
  1099. return 0;
  1100. }
  1101. EXPORT_SYMBOL(omap_modify_dma_chain_params);
  1102. /**
  1103. * @brief omap_free_dma_chain - Free all the logical channels in a chain.
  1104. *
  1105. * @param chain_id
  1106. *
  1107. * @return - Success : 0
  1108. * Failure : -EINVAL
  1109. */
  1110. int omap_free_dma_chain(int chain_id)
  1111. {
  1112. int *channels;
  1113. u32 i;
  1114. /* Check for input params */
  1115. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1116. printk(KERN_ERR "Invalid chain id\n");
  1117. return -EINVAL;
  1118. }
  1119. /* Check if the chain exists */
  1120. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1121. printk(KERN_ERR "Chain doesn't exists\n");
  1122. return -EINVAL;
  1123. }
  1124. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1125. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1126. dma_chan[channels[i]].next_linked_ch = -1;
  1127. dma_chan[channels[i]].prev_linked_ch = -1;
  1128. dma_chan[channels[i]].chain_id = -1;
  1129. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1130. omap_free_dma(channels[i]);
  1131. }
  1132. kfree(channels);
  1133. dma_linked_lch[chain_id].linked_dmach_q = NULL;
  1134. dma_linked_lch[chain_id].chain_mode = -1;
  1135. dma_linked_lch[chain_id].chain_state = -1;
  1136. return (0);
  1137. }
  1138. EXPORT_SYMBOL(omap_free_dma_chain);
  1139. /**
  1140. * @brief omap_dma_chain_status - Check if the chain is in
  1141. * active / inactive state.
  1142. * @param chain_id
  1143. *
  1144. * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
  1145. * Failure : -EINVAL
  1146. */
  1147. int omap_dma_chain_status(int chain_id)
  1148. {
  1149. /* Check for input params */
  1150. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1151. printk(KERN_ERR "Invalid chain id\n");
  1152. return -EINVAL;
  1153. }
  1154. /* Check if the chain exists */
  1155. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1156. printk(KERN_ERR "Chain doesn't exists\n");
  1157. return -EINVAL;
  1158. }
  1159. pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
  1160. dma_linked_lch[chain_id].q_count);
  1161. if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1162. return OMAP_DMA_CHAIN_INACTIVE;
  1163. return OMAP_DMA_CHAIN_ACTIVE;
  1164. }
  1165. EXPORT_SYMBOL(omap_dma_chain_status);
  1166. /**
  1167. * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
  1168. * set the params and start the transfer.
  1169. *
  1170. * @param chain_id
  1171. * @param src_start - buffer start address
  1172. * @param dest_start - Dest address
  1173. * @param elem_count
  1174. * @param frame_count
  1175. * @param callbk_data - channel callback parameter data.
  1176. *
  1177. * @return - Success : 0
  1178. * Failure: -EINVAL/-EBUSY
  1179. */
  1180. int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
  1181. int elem_count, int frame_count, void *callbk_data)
  1182. {
  1183. int *channels;
  1184. u32 l, lch;
  1185. int start_dma = 0;
  1186. /*
  1187. * if buffer size is less than 1 then there is
  1188. * no use of starting the chain
  1189. */
  1190. if (elem_count < 1) {
  1191. printk(KERN_ERR "Invalid buffer size\n");
  1192. return -EINVAL;
  1193. }
  1194. /* Check for input params */
  1195. if (unlikely((chain_id < 0
  1196. || chain_id >= dma_lch_count))) {
  1197. printk(KERN_ERR "Invalid chain id\n");
  1198. return -EINVAL;
  1199. }
  1200. /* Check if the chain exists */
  1201. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1202. printk(KERN_ERR "Chain doesn't exist\n");
  1203. return -EINVAL;
  1204. }
  1205. /* Check if all the channels in chain are in use */
  1206. if (OMAP_DMA_CHAIN_QFULL(chain_id))
  1207. return -EBUSY;
  1208. /* Frame count may be negative in case of indexed transfers */
  1209. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1210. /* Get a free channel */
  1211. lch = channels[dma_linked_lch[chain_id].q_tail];
  1212. /* Store the callback data */
  1213. dma_chan[lch].data = callbk_data;
  1214. /* Increment the q_tail */
  1215. OMAP_DMA_CHAIN_INCQTAIL(chain_id);
  1216. /* Set the params to the free channel */
  1217. if (src_start != 0)
  1218. dma_write(src_start, CSSA(lch));
  1219. if (dest_start != 0)
  1220. dma_write(dest_start, CDSA(lch));
  1221. /* Write the buffer size */
  1222. dma_write(elem_count, CEN(lch));
  1223. dma_write(frame_count, CFN(lch));
  1224. /*
  1225. * If the chain is dynamically linked,
  1226. * then we may have to start the chain if its not active
  1227. */
  1228. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
  1229. /*
  1230. * In Dynamic chain, if the chain is not started,
  1231. * queue the channel
  1232. */
  1233. if (dma_linked_lch[chain_id].chain_state ==
  1234. DMA_CHAIN_NOTSTARTED) {
  1235. /* Enable the link in previous channel */
  1236. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1237. DMA_CH_QUEUED)
  1238. enable_lnk(dma_chan[lch].prev_linked_ch);
  1239. dma_chan[lch].state = DMA_CH_QUEUED;
  1240. }
  1241. /*
  1242. * Chain is already started, make sure its active,
  1243. * if not then start the chain
  1244. */
  1245. else {
  1246. start_dma = 1;
  1247. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1248. DMA_CH_STARTED) {
  1249. enable_lnk(dma_chan[lch].prev_linked_ch);
  1250. dma_chan[lch].state = DMA_CH_QUEUED;
  1251. start_dma = 0;
  1252. if (0 == ((1 << 7) & dma_read(
  1253. CCR(dma_chan[lch].prev_linked_ch)))) {
  1254. disable_lnk(dma_chan[lch].
  1255. prev_linked_ch);
  1256. pr_debug("\n prev ch is stopped\n");
  1257. start_dma = 1;
  1258. }
  1259. }
  1260. else if (dma_chan[dma_chan[lch].prev_linked_ch].state
  1261. == DMA_CH_QUEUED) {
  1262. enable_lnk(dma_chan[lch].prev_linked_ch);
  1263. dma_chan[lch].state = DMA_CH_QUEUED;
  1264. start_dma = 0;
  1265. }
  1266. omap_enable_channel_irq(lch);
  1267. l = dma_read(CCR(lch));
  1268. if ((0 == (l & (1 << 24))))
  1269. l &= ~(1 << 25);
  1270. else
  1271. l |= (1 << 25);
  1272. if (start_dma == 1) {
  1273. if (0 == (l & (1 << 7))) {
  1274. l |= (1 << 7);
  1275. dma_chan[lch].state = DMA_CH_STARTED;
  1276. pr_debug("starting %d\n", lch);
  1277. dma_write(l, CCR(lch));
  1278. } else
  1279. start_dma = 0;
  1280. } else {
  1281. if (0 == (l & (1 << 7)))
  1282. dma_write(l, CCR(lch));
  1283. }
  1284. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  1285. }
  1286. }
  1287. return 0;
  1288. }
  1289. EXPORT_SYMBOL(omap_dma_chain_a_transfer);
  1290. /**
  1291. * @brief omap_start_dma_chain_transfers - Start the chain
  1292. *
  1293. * @param chain_id
  1294. *
  1295. * @return - Success : 0
  1296. * Failure : -EINVAL/-EBUSY
  1297. */
  1298. int omap_start_dma_chain_transfers(int chain_id)
  1299. {
  1300. int *channels;
  1301. u32 l, i;
  1302. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1303. printk(KERN_ERR "Invalid chain id\n");
  1304. return -EINVAL;
  1305. }
  1306. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1307. if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
  1308. printk(KERN_ERR "Chain is already started\n");
  1309. return -EBUSY;
  1310. }
  1311. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
  1312. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
  1313. i++) {
  1314. enable_lnk(channels[i]);
  1315. omap_enable_channel_irq(channels[i]);
  1316. }
  1317. } else {
  1318. omap_enable_channel_irq(channels[0]);
  1319. }
  1320. l = dma_read(CCR(channels[0]));
  1321. l |= (1 << 7);
  1322. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
  1323. dma_chan[channels[0]].state = DMA_CH_STARTED;
  1324. if ((0 == (l & (1 << 24))))
  1325. l &= ~(1 << 25);
  1326. else
  1327. l |= (1 << 25);
  1328. dma_write(l, CCR(channels[0]));
  1329. dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
  1330. return 0;
  1331. }
  1332. EXPORT_SYMBOL(omap_start_dma_chain_transfers);
  1333. /**
  1334. * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
  1335. *
  1336. * @param chain_id
  1337. *
  1338. * @return - Success : 0
  1339. * Failure : EINVAL
  1340. */
  1341. int omap_stop_dma_chain_transfers(int chain_id)
  1342. {
  1343. int *channels;
  1344. u32 l, i;
  1345. u32 sys_cf;
  1346. /* Check for input params */
  1347. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1348. printk(KERN_ERR "Invalid chain id\n");
  1349. return -EINVAL;
  1350. }
  1351. /* Check if the chain exists */
  1352. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1353. printk(KERN_ERR "Chain doesn't exists\n");
  1354. return -EINVAL;
  1355. }
  1356. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1357. /*
  1358. * DMA Errata:
  1359. * Special programming model needed to disable DMA before end of block
  1360. */
  1361. sys_cf = dma_read(OCP_SYSCONFIG);
  1362. l = sys_cf;
  1363. /* Middle mode reg set no Standby */
  1364. l &= ~((1 << 12)|(1 << 13));
  1365. dma_write(l, OCP_SYSCONFIG);
  1366. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1367. /* Stop the Channel transmission */
  1368. l = dma_read(CCR(channels[i]));
  1369. l &= ~(1 << 7);
  1370. dma_write(l, CCR(channels[i]));
  1371. /* Disable the link in all the channels */
  1372. disable_lnk(channels[i]);
  1373. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1374. }
  1375. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1376. /* Reset the Queue pointers */
  1377. OMAP_DMA_CHAIN_QINIT(chain_id);
  1378. /* Errata - put in the old value */
  1379. dma_write(sys_cf, OCP_SYSCONFIG);
  1380. return 0;
  1381. }
  1382. EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
  1383. /* Get the index of the ongoing DMA in chain */
  1384. /**
  1385. * @brief omap_get_dma_chain_index - Get the element and frame index
  1386. * of the ongoing DMA in chain
  1387. *
  1388. * @param chain_id
  1389. * @param ei - Element index
  1390. * @param fi - Frame index
  1391. *
  1392. * @return - Success : 0
  1393. * Failure : -EINVAL
  1394. */
  1395. int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
  1396. {
  1397. int lch;
  1398. int *channels;
  1399. /* Check for input params */
  1400. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1401. printk(KERN_ERR "Invalid chain id\n");
  1402. return -EINVAL;
  1403. }
  1404. /* Check if the chain exists */
  1405. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1406. printk(KERN_ERR "Chain doesn't exists\n");
  1407. return -EINVAL;
  1408. }
  1409. if ((!ei) || (!fi))
  1410. return -EINVAL;
  1411. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1412. /* Get the current channel */
  1413. lch = channels[dma_linked_lch[chain_id].q_head];
  1414. *ei = dma_read(CCEN(lch));
  1415. *fi = dma_read(CCFN(lch));
  1416. return 0;
  1417. }
  1418. EXPORT_SYMBOL(omap_get_dma_chain_index);
  1419. /**
  1420. * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
  1421. * ongoing DMA in chain
  1422. *
  1423. * @param chain_id
  1424. *
  1425. * @return - Success : Destination position
  1426. * Failure : -EINVAL
  1427. */
  1428. int omap_get_dma_chain_dst_pos(int chain_id)
  1429. {
  1430. int lch;
  1431. int *channels;
  1432. /* Check for input params */
  1433. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1434. printk(KERN_ERR "Invalid chain id\n");
  1435. return -EINVAL;
  1436. }
  1437. /* Check if the chain exists */
  1438. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1439. printk(KERN_ERR "Chain doesn't exists\n");
  1440. return -EINVAL;
  1441. }
  1442. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1443. /* Get the current channel */
  1444. lch = channels[dma_linked_lch[chain_id].q_head];
  1445. return dma_read(CDAC(lch));
  1446. }
  1447. EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
  1448. /**
  1449. * @brief omap_get_dma_chain_src_pos - Get the source position
  1450. * of the ongoing DMA in chain
  1451. * @param chain_id
  1452. *
  1453. * @return - Success : Destination position
  1454. * Failure : -EINVAL
  1455. */
  1456. int omap_get_dma_chain_src_pos(int chain_id)
  1457. {
  1458. int lch;
  1459. int *channels;
  1460. /* Check for input params */
  1461. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1462. printk(KERN_ERR "Invalid chain id\n");
  1463. return -EINVAL;
  1464. }
  1465. /* Check if the chain exists */
  1466. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1467. printk(KERN_ERR "Chain doesn't exists\n");
  1468. return -EINVAL;
  1469. }
  1470. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1471. /* Get the current channel */
  1472. lch = channels[dma_linked_lch[chain_id].q_head];
  1473. return dma_read(CSAC(lch));
  1474. }
  1475. EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
  1476. #endif /* ifndef CONFIG_ARCH_OMAP1 */
  1477. /*----------------------------------------------------------------------------*/
  1478. #ifdef CONFIG_ARCH_OMAP1
  1479. static int omap1_dma_handle_ch(int ch)
  1480. {
  1481. u32 csr;
  1482. if (enable_1510_mode && ch >= 6) {
  1483. csr = dma_chan[ch].saved_csr;
  1484. dma_chan[ch].saved_csr = 0;
  1485. } else
  1486. csr = dma_read(CSR(ch));
  1487. if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
  1488. dma_chan[ch + 6].saved_csr = csr >> 7;
  1489. csr &= 0x7f;
  1490. }
  1491. if ((csr & 0x3f) == 0)
  1492. return 0;
  1493. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1494. printk(KERN_WARNING "Spurious interrupt from DMA channel "
  1495. "%d (CSR %04x)\n", ch, csr);
  1496. return 0;
  1497. }
  1498. if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
  1499. printk(KERN_WARNING "DMA timeout with device %d\n",
  1500. dma_chan[ch].dev_id);
  1501. if (unlikely(csr & OMAP_DMA_DROP_IRQ))
  1502. printk(KERN_WARNING "DMA synchronization event drop occurred "
  1503. "with device %d\n", dma_chan[ch].dev_id);
  1504. if (likely(csr & OMAP_DMA_BLOCK_IRQ))
  1505. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1506. if (likely(dma_chan[ch].callback != NULL))
  1507. dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
  1508. return 1;
  1509. }
  1510. static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
  1511. {
  1512. int ch = ((int) dev_id) - 1;
  1513. int handled = 0;
  1514. for (;;) {
  1515. int handled_now = 0;
  1516. handled_now += omap1_dma_handle_ch(ch);
  1517. if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
  1518. handled_now += omap1_dma_handle_ch(ch + 6);
  1519. if (!handled_now)
  1520. break;
  1521. handled += handled_now;
  1522. }
  1523. return handled ? IRQ_HANDLED : IRQ_NONE;
  1524. }
  1525. #else
  1526. #define omap1_dma_irq_handler NULL
  1527. #endif
  1528. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1529. static int omap2_dma_handle_ch(int ch)
  1530. {
  1531. u32 status = dma_read(CSR(ch));
  1532. if (!status) {
  1533. if (printk_ratelimit())
  1534. printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
  1535. ch);
  1536. dma_write(1 << ch, IRQSTATUS_L0);
  1537. return 0;
  1538. }
  1539. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1540. if (printk_ratelimit())
  1541. printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
  1542. "channel %d\n", status, ch);
  1543. return 0;
  1544. }
  1545. if (unlikely(status & OMAP_DMA_DROP_IRQ))
  1546. printk(KERN_INFO
  1547. "DMA synchronization event drop occurred with device "
  1548. "%d\n", dma_chan[ch].dev_id);
  1549. if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
  1550. printk(KERN_INFO "DMA transaction error with device %d\n",
  1551. dma_chan[ch].dev_id);
  1552. if (cpu_class_is_omap2()) {
  1553. /* Errata: sDMA Channel is not disabled
  1554. * after a transaction error. So we explicitely
  1555. * disable the channel
  1556. */
  1557. u32 ccr;
  1558. ccr = dma_read(CCR(ch));
  1559. ccr &= ~OMAP_DMA_CCR_EN;
  1560. dma_write(ccr, CCR(ch));
  1561. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1562. }
  1563. }
  1564. if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
  1565. printk(KERN_INFO "DMA secure error with device %d\n",
  1566. dma_chan[ch].dev_id);
  1567. if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
  1568. printk(KERN_INFO "DMA misaligned error with device %d\n",
  1569. dma_chan[ch].dev_id);
  1570. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
  1571. dma_write(1 << ch, IRQSTATUS_L0);
  1572. /* If the ch is not chained then chain_id will be -1 */
  1573. if (dma_chan[ch].chain_id != -1) {
  1574. int chain_id = dma_chan[ch].chain_id;
  1575. dma_chan[ch].state = DMA_CH_NOTSTARTED;
  1576. if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
  1577. dma_chan[dma_chan[ch].next_linked_ch].state =
  1578. DMA_CH_STARTED;
  1579. if (dma_linked_lch[chain_id].chain_mode ==
  1580. OMAP_DMA_DYNAMIC_CHAIN)
  1581. disable_lnk(ch);
  1582. if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1583. OMAP_DMA_CHAIN_INCQHEAD(chain_id);
  1584. status = dma_read(CSR(ch));
  1585. }
  1586. if (likely(dma_chan[ch].callback != NULL))
  1587. dma_chan[ch].callback(ch, status, dma_chan[ch].data);
  1588. dma_write(status, CSR(ch));
  1589. return 0;
  1590. }
  1591. /* STATUS register count is from 1-32 while our is 0-31 */
  1592. static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
  1593. {
  1594. u32 val;
  1595. int i;
  1596. val = dma_read(IRQSTATUS_L0);
  1597. if (val == 0) {
  1598. if (printk_ratelimit())
  1599. printk(KERN_WARNING "Spurious DMA IRQ\n");
  1600. return IRQ_HANDLED;
  1601. }
  1602. for (i = 0; i < dma_lch_count && val != 0; i++) {
  1603. if (val & 1)
  1604. omap2_dma_handle_ch(i);
  1605. val >>= 1;
  1606. }
  1607. return IRQ_HANDLED;
  1608. }
  1609. static struct irqaction omap24xx_dma_irq = {
  1610. .name = "DMA",
  1611. .handler = omap2_dma_irq_handler,
  1612. .flags = IRQF_DISABLED
  1613. };
  1614. #else
  1615. static struct irqaction omap24xx_dma_irq;
  1616. #endif
  1617. /*----------------------------------------------------------------------------*/
  1618. static struct lcd_dma_info {
  1619. spinlock_t lock;
  1620. int reserved;
  1621. void (*callback)(u16 status, void *data);
  1622. void *cb_data;
  1623. int active;
  1624. unsigned long addr, size;
  1625. int rotate, data_type, xres, yres;
  1626. int vxres;
  1627. int mirror;
  1628. int xscale, yscale;
  1629. int ext_ctrl;
  1630. int src_port;
  1631. int single_transfer;
  1632. } lcd_dma;
  1633. void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
  1634. int data_type)
  1635. {
  1636. lcd_dma.addr = addr;
  1637. lcd_dma.data_type = data_type;
  1638. lcd_dma.xres = fb_xres;
  1639. lcd_dma.yres = fb_yres;
  1640. }
  1641. EXPORT_SYMBOL(omap_set_lcd_dma_b1);
  1642. void omap_set_lcd_dma_src_port(int port)
  1643. {
  1644. lcd_dma.src_port = port;
  1645. }
  1646. void omap_set_lcd_dma_ext_controller(int external)
  1647. {
  1648. lcd_dma.ext_ctrl = external;
  1649. }
  1650. EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
  1651. void omap_set_lcd_dma_single_transfer(int single)
  1652. {
  1653. lcd_dma.single_transfer = single;
  1654. }
  1655. EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
  1656. void omap_set_lcd_dma_b1_rotation(int rotate)
  1657. {
  1658. if (omap_dma_in_1510_mode()) {
  1659. printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
  1660. BUG();
  1661. return;
  1662. }
  1663. lcd_dma.rotate = rotate;
  1664. }
  1665. EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
  1666. void omap_set_lcd_dma_b1_mirror(int mirror)
  1667. {
  1668. if (omap_dma_in_1510_mode()) {
  1669. printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
  1670. BUG();
  1671. }
  1672. lcd_dma.mirror = mirror;
  1673. }
  1674. EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
  1675. void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
  1676. {
  1677. if (omap_dma_in_1510_mode()) {
  1678. printk(KERN_ERR "DMA virtual resulotion is not supported "
  1679. "in 1510 mode\n");
  1680. BUG();
  1681. }
  1682. lcd_dma.vxres = vxres;
  1683. }
  1684. EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
  1685. void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
  1686. {
  1687. if (omap_dma_in_1510_mode()) {
  1688. printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
  1689. BUG();
  1690. }
  1691. lcd_dma.xscale = xscale;
  1692. lcd_dma.yscale = yscale;
  1693. }
  1694. EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
  1695. static void set_b1_regs(void)
  1696. {
  1697. unsigned long top, bottom;
  1698. int es;
  1699. u16 w;
  1700. unsigned long en, fn;
  1701. long ei, fi;
  1702. unsigned long vxres;
  1703. unsigned int xscale, yscale;
  1704. switch (lcd_dma.data_type) {
  1705. case OMAP_DMA_DATA_TYPE_S8:
  1706. es = 1;
  1707. break;
  1708. case OMAP_DMA_DATA_TYPE_S16:
  1709. es = 2;
  1710. break;
  1711. case OMAP_DMA_DATA_TYPE_S32:
  1712. es = 4;
  1713. break;
  1714. default:
  1715. BUG();
  1716. return;
  1717. }
  1718. vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
  1719. xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
  1720. yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
  1721. BUG_ON(vxres < lcd_dma.xres);
  1722. #define PIXADDR(x, y) (lcd_dma.addr + \
  1723. ((y) * vxres * yscale + (x) * xscale) * es)
  1724. #define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
  1725. switch (lcd_dma.rotate) {
  1726. case 0:
  1727. if (!lcd_dma.mirror) {
  1728. top = PIXADDR(0, 0);
  1729. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1730. /* 1510 DMA requires the bottom address to be 2 more
  1731. * than the actual last memory access location. */
  1732. if (omap_dma_in_1510_mode() &&
  1733. lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
  1734. bottom += 2;
  1735. ei = PIXSTEP(0, 0, 1, 0);
  1736. fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
  1737. } else {
  1738. top = PIXADDR(lcd_dma.xres - 1, 0);
  1739. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1740. ei = PIXSTEP(1, 0, 0, 0);
  1741. fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
  1742. }
  1743. en = lcd_dma.xres;
  1744. fn = lcd_dma.yres;
  1745. break;
  1746. case 90:
  1747. if (!lcd_dma.mirror) {
  1748. top = PIXADDR(0, lcd_dma.yres - 1);
  1749. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1750. ei = PIXSTEP(0, 1, 0, 0);
  1751. fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
  1752. } else {
  1753. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1754. bottom = PIXADDR(0, 0);
  1755. ei = PIXSTEP(0, 1, 0, 0);
  1756. fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
  1757. }
  1758. en = lcd_dma.yres;
  1759. fn = lcd_dma.xres;
  1760. break;
  1761. case 180:
  1762. if (!lcd_dma.mirror) {
  1763. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1764. bottom = PIXADDR(0, 0);
  1765. ei = PIXSTEP(1, 0, 0, 0);
  1766. fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
  1767. } else {
  1768. top = PIXADDR(0, lcd_dma.yres - 1);
  1769. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1770. ei = PIXSTEP(0, 0, 1, 0);
  1771. fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
  1772. }
  1773. en = lcd_dma.xres;
  1774. fn = lcd_dma.yres;
  1775. break;
  1776. case 270:
  1777. if (!lcd_dma.mirror) {
  1778. top = PIXADDR(lcd_dma.xres - 1, 0);
  1779. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1780. ei = PIXSTEP(0, 0, 0, 1);
  1781. fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
  1782. } else {
  1783. top = PIXADDR(0, 0);
  1784. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1785. ei = PIXSTEP(0, 0, 0, 1);
  1786. fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
  1787. }
  1788. en = lcd_dma.yres;
  1789. fn = lcd_dma.xres;
  1790. break;
  1791. default:
  1792. BUG();
  1793. return; /* Suppress warning about uninitialized vars */
  1794. }
  1795. if (omap_dma_in_1510_mode()) {
  1796. omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
  1797. omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
  1798. omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
  1799. omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
  1800. return;
  1801. }
  1802. /* 1610 regs */
  1803. omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
  1804. omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
  1805. omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
  1806. omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
  1807. omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
  1808. omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
  1809. w = omap_readw(OMAP1610_DMA_LCD_CSDP);
  1810. w &= ~0x03;
  1811. w |= lcd_dma.data_type;
  1812. omap_writew(w, OMAP1610_DMA_LCD_CSDP);
  1813. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1814. /* Always set the source port as SDRAM for now*/
  1815. w &= ~(0x03 << 6);
  1816. if (lcd_dma.callback != NULL)
  1817. w |= 1 << 1; /* Block interrupt enable */
  1818. else
  1819. w &= ~(1 << 1);
  1820. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1821. if (!(lcd_dma.rotate || lcd_dma.mirror ||
  1822. lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
  1823. return;
  1824. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1825. /* Set the double-indexed addressing mode */
  1826. w |= (0x03 << 12);
  1827. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1828. omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
  1829. omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
  1830. omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
  1831. }
  1832. static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
  1833. {
  1834. u16 w;
  1835. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1836. if (unlikely(!(w & (1 << 3)))) {
  1837. printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
  1838. return IRQ_NONE;
  1839. }
  1840. /* Ack the IRQ */
  1841. w |= (1 << 3);
  1842. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1843. lcd_dma.active = 0;
  1844. if (lcd_dma.callback != NULL)
  1845. lcd_dma.callback(w, lcd_dma.cb_data);
  1846. return IRQ_HANDLED;
  1847. }
  1848. int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
  1849. void *data)
  1850. {
  1851. spin_lock_irq(&lcd_dma.lock);
  1852. if (lcd_dma.reserved) {
  1853. spin_unlock_irq(&lcd_dma.lock);
  1854. printk(KERN_ERR "LCD DMA channel already reserved\n");
  1855. BUG();
  1856. return -EBUSY;
  1857. }
  1858. lcd_dma.reserved = 1;
  1859. spin_unlock_irq(&lcd_dma.lock);
  1860. lcd_dma.callback = callback;
  1861. lcd_dma.cb_data = data;
  1862. lcd_dma.active = 0;
  1863. lcd_dma.single_transfer = 0;
  1864. lcd_dma.rotate = 0;
  1865. lcd_dma.vxres = 0;
  1866. lcd_dma.mirror = 0;
  1867. lcd_dma.xscale = 0;
  1868. lcd_dma.yscale = 0;
  1869. lcd_dma.ext_ctrl = 0;
  1870. lcd_dma.src_port = 0;
  1871. return 0;
  1872. }
  1873. EXPORT_SYMBOL(omap_request_lcd_dma);
  1874. void omap_free_lcd_dma(void)
  1875. {
  1876. spin_lock(&lcd_dma.lock);
  1877. if (!lcd_dma.reserved) {
  1878. spin_unlock(&lcd_dma.lock);
  1879. printk(KERN_ERR "LCD DMA is not reserved\n");
  1880. BUG();
  1881. return;
  1882. }
  1883. if (!enable_1510_mode)
  1884. omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
  1885. OMAP1610_DMA_LCD_CCR);
  1886. lcd_dma.reserved = 0;
  1887. spin_unlock(&lcd_dma.lock);
  1888. }
  1889. EXPORT_SYMBOL(omap_free_lcd_dma);
  1890. void omap_enable_lcd_dma(void)
  1891. {
  1892. u16 w;
  1893. /*
  1894. * Set the Enable bit only if an external controller is
  1895. * connected. Otherwise the OMAP internal controller will
  1896. * start the transfer when it gets enabled.
  1897. */
  1898. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1899. return;
  1900. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1901. w |= 1 << 8;
  1902. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1903. lcd_dma.active = 1;
  1904. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1905. w |= 1 << 7;
  1906. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1907. }
  1908. EXPORT_SYMBOL(omap_enable_lcd_dma);
  1909. void omap_setup_lcd_dma(void)
  1910. {
  1911. BUG_ON(lcd_dma.active);
  1912. if (!enable_1510_mode) {
  1913. /* Set some reasonable defaults */
  1914. omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
  1915. omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
  1916. omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
  1917. }
  1918. set_b1_regs();
  1919. if (!enable_1510_mode) {
  1920. u16 w;
  1921. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1922. /*
  1923. * If DMA was already active set the end_prog bit to have
  1924. * the programmed register set loaded into the active
  1925. * register set.
  1926. */
  1927. w |= 1 << 11; /* End_prog */
  1928. if (!lcd_dma.single_transfer)
  1929. w |= (3 << 8); /* Auto_init, repeat */
  1930. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1931. }
  1932. }
  1933. EXPORT_SYMBOL(omap_setup_lcd_dma);
  1934. void omap_stop_lcd_dma(void)
  1935. {
  1936. u16 w;
  1937. lcd_dma.active = 0;
  1938. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1939. return;
  1940. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1941. w &= ~(1 << 7);
  1942. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1943. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1944. w &= ~(1 << 8);
  1945. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1946. }
  1947. EXPORT_SYMBOL(omap_stop_lcd_dma);
  1948. /*----------------------------------------------------------------------------*/
  1949. static int __init omap_init_dma(void)
  1950. {
  1951. int ch, r;
  1952. if (cpu_class_is_omap1()) {
  1953. omap_dma_base = IO_ADDRESS(OMAP1_DMA_BASE);
  1954. dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
  1955. } else if (cpu_is_omap24xx()) {
  1956. omap_dma_base = IO_ADDRESS(OMAP24XX_DMA4_BASE);
  1957. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1958. } else if (cpu_is_omap34xx()) {
  1959. omap_dma_base = IO_ADDRESS(OMAP34XX_DMA4_BASE);
  1960. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1961. } else {
  1962. pr_err("DMA init failed for unsupported omap\n");
  1963. return -ENODEV;
  1964. }
  1965. dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
  1966. GFP_KERNEL);
  1967. if (!dma_chan)
  1968. return -ENOMEM;
  1969. if (cpu_class_is_omap2()) {
  1970. dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
  1971. dma_lch_count, GFP_KERNEL);
  1972. if (!dma_linked_lch) {
  1973. kfree(dma_chan);
  1974. return -ENOMEM;
  1975. }
  1976. }
  1977. if (cpu_is_omap15xx()) {
  1978. printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
  1979. dma_chan_count = 9;
  1980. enable_1510_mode = 1;
  1981. } else if (cpu_is_omap16xx() || cpu_is_omap730()) {
  1982. printk(KERN_INFO "OMAP DMA hardware version %d\n",
  1983. dma_read(HW_ID));
  1984. printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
  1985. (dma_read(CAPS_0_U) << 16) |
  1986. dma_read(CAPS_0_L),
  1987. (dma_read(CAPS_1_U) << 16) |
  1988. dma_read(CAPS_1_L),
  1989. dma_read(CAPS_2), dma_read(CAPS_3),
  1990. dma_read(CAPS_4));
  1991. if (!enable_1510_mode) {
  1992. u16 w;
  1993. /* Disable OMAP 3.0/3.1 compatibility mode. */
  1994. w = dma_read(GSCR);
  1995. w |= 1 << 3;
  1996. dma_write(w, GSCR);
  1997. dma_chan_count = 16;
  1998. } else
  1999. dma_chan_count = 9;
  2000. if (cpu_is_omap16xx()) {
  2001. u16 w;
  2002. /* this would prevent OMAP sleep */
  2003. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  2004. w &= ~(1 << 8);
  2005. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  2006. }
  2007. } else if (cpu_class_is_omap2()) {
  2008. u8 revision = dma_read(REVISION) & 0xff;
  2009. printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
  2010. revision >> 4, revision & 0xf);
  2011. dma_chan_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  2012. } else {
  2013. dma_chan_count = 0;
  2014. return 0;
  2015. }
  2016. spin_lock_init(&lcd_dma.lock);
  2017. spin_lock_init(&dma_chan_lock);
  2018. for (ch = 0; ch < dma_chan_count; ch++) {
  2019. omap_clear_dma(ch);
  2020. dma_chan[ch].dev_id = -1;
  2021. dma_chan[ch].next_lch = -1;
  2022. if (ch >= 6 && enable_1510_mode)
  2023. continue;
  2024. if (cpu_class_is_omap1()) {
  2025. /*
  2026. * request_irq() doesn't like dev_id (ie. ch) being
  2027. * zero, so we have to kludge around this.
  2028. */
  2029. r = request_irq(omap1_dma_irq[ch],
  2030. omap1_dma_irq_handler, 0, "DMA",
  2031. (void *) (ch + 1));
  2032. if (r != 0) {
  2033. int i;
  2034. printk(KERN_ERR "unable to request IRQ %d "
  2035. "for DMA (error %d)\n",
  2036. omap1_dma_irq[ch], r);
  2037. for (i = 0; i < ch; i++)
  2038. free_irq(omap1_dma_irq[i],
  2039. (void *) (i + 1));
  2040. return r;
  2041. }
  2042. }
  2043. }
  2044. if (cpu_is_omap2430() || cpu_is_omap34xx())
  2045. omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
  2046. DMA_DEFAULT_FIFO_DEPTH, 0);
  2047. if (cpu_class_is_omap2())
  2048. setup_irq(INT_24XX_SDMA_IRQ0, &omap24xx_dma_irq);
  2049. /* FIXME: Update LCD DMA to work on 24xx */
  2050. if (cpu_class_is_omap1()) {
  2051. r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
  2052. "LCD DMA", NULL);
  2053. if (r != 0) {
  2054. int i;
  2055. printk(KERN_ERR "unable to request IRQ for LCD DMA "
  2056. "(error %d)\n", r);
  2057. for (i = 0; i < dma_chan_count; i++)
  2058. free_irq(omap1_dma_irq[i], (void *) (i + 1));
  2059. return r;
  2060. }
  2061. }
  2062. return 0;
  2063. }
  2064. arch_initcall(omap_init_dma);