common.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/mbus.h>
  15. #include <linux/ata_platform.h>
  16. #include <linux/mtd/nand.h>
  17. #include <linux/spi/orion_spi.h>
  18. #include <net/dsa.h>
  19. #include <asm/page.h>
  20. #include <asm/timex.h>
  21. #include <asm/kexec.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/mach/time.h>
  24. #include <mach/kirkwood.h>
  25. #include <mach/bridge-regs.h>
  26. #include <plat/audio.h>
  27. #include <plat/cache-feroceon-l2.h>
  28. #include <plat/ehci-orion.h>
  29. #include <plat/mvsdio.h>
  30. #include <plat/mv_xor.h>
  31. #include <plat/orion_nand.h>
  32. #include <plat/orion_wdt.h>
  33. #include <plat/common.h>
  34. #include <plat/time.h>
  35. #include "common.h"
  36. /*****************************************************************************
  37. * I/O Address Mapping
  38. ****************************************************************************/
  39. static struct map_desc kirkwood_io_desc[] __initdata = {
  40. {
  41. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  42. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  43. .length = KIRKWOOD_PCIE_IO_SIZE,
  44. .type = MT_DEVICE,
  45. }, {
  46. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  47. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  48. .length = KIRKWOOD_PCIE1_IO_SIZE,
  49. .type = MT_DEVICE,
  50. }, {
  51. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  52. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  53. .length = KIRKWOOD_REGS_SIZE,
  54. .type = MT_DEVICE,
  55. },
  56. };
  57. void __init kirkwood_map_io(void)
  58. {
  59. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  60. }
  61. /*
  62. * Default clock control bits. Any bit _not_ set in this variable
  63. * will be cleared from the hardware after platform devices have been
  64. * registered. Some reserved bits must be set to 1.
  65. */
  66. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  67. /*****************************************************************************
  68. * EHCI
  69. ****************************************************************************/
  70. static struct orion_ehci_data kirkwood_ehci_data = {
  71. .dram = &kirkwood_mbus_dram_info,
  72. .phy_version = EHCI_PHY_NA,
  73. };
  74. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  75. /*****************************************************************************
  76. * EHCI0
  77. ****************************************************************************/
  78. static struct resource kirkwood_ehci_resources[] = {
  79. {
  80. .start = USB_PHYS_BASE,
  81. .end = USB_PHYS_BASE + SZ_4K - 1,
  82. .flags = IORESOURCE_MEM,
  83. }, {
  84. .start = IRQ_KIRKWOOD_USB,
  85. .end = IRQ_KIRKWOOD_USB,
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. };
  89. static struct platform_device kirkwood_ehci = {
  90. .name = "orion-ehci",
  91. .id = 0,
  92. .dev = {
  93. .dma_mask = &ehci_dmamask,
  94. .coherent_dma_mask = DMA_BIT_MASK(32),
  95. .platform_data = &kirkwood_ehci_data,
  96. },
  97. .resource = kirkwood_ehci_resources,
  98. .num_resources = ARRAY_SIZE(kirkwood_ehci_resources),
  99. };
  100. void __init kirkwood_ehci_init(void)
  101. {
  102. kirkwood_clk_ctrl |= CGC_USB0;
  103. platform_device_register(&kirkwood_ehci);
  104. }
  105. /*****************************************************************************
  106. * GE00
  107. ****************************************************************************/
  108. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  109. {
  110. kirkwood_clk_ctrl |= CGC_GE0;
  111. orion_ge00_init(eth_data, &kirkwood_mbus_dram_info,
  112. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  113. IRQ_KIRKWOOD_GE00_ERR, kirkwood_tclk);
  114. }
  115. /*****************************************************************************
  116. * GE01
  117. ****************************************************************************/
  118. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  119. {
  120. kirkwood_clk_ctrl |= CGC_GE1;
  121. orion_ge01_init(eth_data, &kirkwood_mbus_dram_info,
  122. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  123. IRQ_KIRKWOOD_GE01_ERR, kirkwood_tclk);
  124. }
  125. /*****************************************************************************
  126. * Ethernet switch
  127. ****************************************************************************/
  128. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  129. {
  130. orion_ge00_switch_init(d, irq);
  131. }
  132. /*****************************************************************************
  133. * NAND flash
  134. ****************************************************************************/
  135. static struct resource kirkwood_nand_resource = {
  136. .flags = IORESOURCE_MEM,
  137. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  138. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  139. KIRKWOOD_NAND_MEM_SIZE - 1,
  140. };
  141. static struct orion_nand_data kirkwood_nand_data = {
  142. .cle = 0,
  143. .ale = 1,
  144. .width = 8,
  145. };
  146. static struct platform_device kirkwood_nand_flash = {
  147. .name = "orion_nand",
  148. .id = -1,
  149. .dev = {
  150. .platform_data = &kirkwood_nand_data,
  151. },
  152. .resource = &kirkwood_nand_resource,
  153. .num_resources = 1,
  154. };
  155. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  156. int chip_delay)
  157. {
  158. kirkwood_clk_ctrl |= CGC_RUNIT;
  159. kirkwood_nand_data.parts = parts;
  160. kirkwood_nand_data.nr_parts = nr_parts;
  161. kirkwood_nand_data.chip_delay = chip_delay;
  162. platform_device_register(&kirkwood_nand_flash);
  163. }
  164. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  165. int (*dev_ready)(struct mtd_info *))
  166. {
  167. kirkwood_clk_ctrl |= CGC_RUNIT;
  168. kirkwood_nand_data.parts = parts;
  169. kirkwood_nand_data.nr_parts = nr_parts;
  170. kirkwood_nand_data.dev_ready = dev_ready;
  171. platform_device_register(&kirkwood_nand_flash);
  172. }
  173. /*****************************************************************************
  174. * SoC RTC
  175. ****************************************************************************/
  176. static void __init kirkwood_rtc_init(void)
  177. {
  178. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  179. }
  180. /*****************************************************************************
  181. * SATA
  182. ****************************************************************************/
  183. static struct resource kirkwood_sata_resources[] = {
  184. {
  185. .name = "sata base",
  186. .start = SATA_PHYS_BASE,
  187. .end = SATA_PHYS_BASE + 0x5000 - 1,
  188. .flags = IORESOURCE_MEM,
  189. }, {
  190. .name = "sata irq",
  191. .start = IRQ_KIRKWOOD_SATA,
  192. .end = IRQ_KIRKWOOD_SATA,
  193. .flags = IORESOURCE_IRQ,
  194. },
  195. };
  196. static struct platform_device kirkwood_sata = {
  197. .name = "sata_mv",
  198. .id = 0,
  199. .dev = {
  200. .coherent_dma_mask = DMA_BIT_MASK(32),
  201. },
  202. .num_resources = ARRAY_SIZE(kirkwood_sata_resources),
  203. .resource = kirkwood_sata_resources,
  204. };
  205. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  206. {
  207. kirkwood_clk_ctrl |= CGC_SATA0;
  208. if (sata_data->n_ports > 1)
  209. kirkwood_clk_ctrl |= CGC_SATA1;
  210. sata_data->dram = &kirkwood_mbus_dram_info;
  211. kirkwood_sata.dev.platform_data = sata_data;
  212. platform_device_register(&kirkwood_sata);
  213. }
  214. /*****************************************************************************
  215. * SD/SDIO/MMC
  216. ****************************************************************************/
  217. static struct resource mvsdio_resources[] = {
  218. [0] = {
  219. .start = SDIO_PHYS_BASE,
  220. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  221. .flags = IORESOURCE_MEM,
  222. },
  223. [1] = {
  224. .start = IRQ_KIRKWOOD_SDIO,
  225. .end = IRQ_KIRKWOOD_SDIO,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. };
  229. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  230. static struct platform_device kirkwood_sdio = {
  231. .name = "mvsdio",
  232. .id = -1,
  233. .dev = {
  234. .dma_mask = &mvsdio_dmamask,
  235. .coherent_dma_mask = DMA_BIT_MASK(32),
  236. },
  237. .num_resources = ARRAY_SIZE(mvsdio_resources),
  238. .resource = mvsdio_resources,
  239. };
  240. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  241. {
  242. u32 dev, rev;
  243. kirkwood_pcie_id(&dev, &rev);
  244. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  245. mvsdio_data->clock = 100000000;
  246. else
  247. mvsdio_data->clock = 200000000;
  248. mvsdio_data->dram = &kirkwood_mbus_dram_info;
  249. kirkwood_clk_ctrl |= CGC_SDIO;
  250. kirkwood_sdio.dev.platform_data = mvsdio_data;
  251. platform_device_register(&kirkwood_sdio);
  252. }
  253. /*****************************************************************************
  254. * SPI
  255. ****************************************************************************/
  256. static struct orion_spi_info kirkwood_spi_plat_data = {
  257. };
  258. static struct resource kirkwood_spi_resources[] = {
  259. {
  260. .start = SPI_PHYS_BASE,
  261. .end = SPI_PHYS_BASE + SZ_512 - 1,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. };
  265. static struct platform_device kirkwood_spi = {
  266. .name = "orion_spi",
  267. .id = 0,
  268. .resource = kirkwood_spi_resources,
  269. .dev = {
  270. .platform_data = &kirkwood_spi_plat_data,
  271. },
  272. .num_resources = ARRAY_SIZE(kirkwood_spi_resources),
  273. };
  274. void __init kirkwood_spi_init()
  275. {
  276. kirkwood_clk_ctrl |= CGC_RUNIT;
  277. platform_device_register(&kirkwood_spi);
  278. }
  279. /*****************************************************************************
  280. * I2C
  281. ****************************************************************************/
  282. void __init kirkwood_i2c_init(void)
  283. {
  284. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  285. }
  286. /*****************************************************************************
  287. * UART0
  288. ****************************************************************************/
  289. void __init kirkwood_uart0_init(void)
  290. {
  291. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  292. IRQ_KIRKWOOD_UART_0, kirkwood_tclk);
  293. }
  294. /*****************************************************************************
  295. * UART1
  296. ****************************************************************************/
  297. void __init kirkwood_uart1_init(void)
  298. {
  299. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  300. IRQ_KIRKWOOD_UART_1, kirkwood_tclk);
  301. }
  302. /*****************************************************************************
  303. * Cryptographic Engines and Security Accelerator (CESA)
  304. ****************************************************************************/
  305. static struct resource kirkwood_crypto_res[] = {
  306. {
  307. .name = "regs",
  308. .start = CRYPTO_PHYS_BASE,
  309. .end = CRYPTO_PHYS_BASE + 0xffff,
  310. .flags = IORESOURCE_MEM,
  311. }, {
  312. .name = "sram",
  313. .start = KIRKWOOD_SRAM_PHYS_BASE,
  314. .end = KIRKWOOD_SRAM_PHYS_BASE + KIRKWOOD_SRAM_SIZE - 1,
  315. .flags = IORESOURCE_MEM,
  316. }, {
  317. .name = "crypto interrupt",
  318. .start = IRQ_KIRKWOOD_CRYPTO,
  319. .end = IRQ_KIRKWOOD_CRYPTO,
  320. .flags = IORESOURCE_IRQ,
  321. },
  322. };
  323. static struct platform_device kirkwood_crypto_device = {
  324. .name = "mv_crypto",
  325. .id = -1,
  326. .num_resources = ARRAY_SIZE(kirkwood_crypto_res),
  327. .resource = kirkwood_crypto_res,
  328. };
  329. void __init kirkwood_crypto_init(void)
  330. {
  331. kirkwood_clk_ctrl |= CGC_CRYPTO;
  332. platform_device_register(&kirkwood_crypto_device);
  333. }
  334. /*****************************************************************************
  335. * XOR
  336. ****************************************************************************/
  337. static struct mv_xor_platform_shared_data kirkwood_xor_shared_data = {
  338. .dram = &kirkwood_mbus_dram_info,
  339. };
  340. /*****************************************************************************
  341. * XOR0
  342. ****************************************************************************/
  343. static struct resource kirkwood_xor0_shared_resources[] = {
  344. {
  345. .name = "xor 0 low",
  346. .start = XOR0_PHYS_BASE,
  347. .end = XOR0_PHYS_BASE + 0xff,
  348. .flags = IORESOURCE_MEM,
  349. }, {
  350. .name = "xor 0 high",
  351. .start = XOR0_HIGH_PHYS_BASE,
  352. .end = XOR0_HIGH_PHYS_BASE + 0xff,
  353. .flags = IORESOURCE_MEM,
  354. },
  355. };
  356. static struct platform_device kirkwood_xor0_shared = {
  357. .name = MV_XOR_SHARED_NAME,
  358. .id = 0,
  359. .dev = {
  360. .platform_data = &kirkwood_xor_shared_data,
  361. },
  362. .num_resources = ARRAY_SIZE(kirkwood_xor0_shared_resources),
  363. .resource = kirkwood_xor0_shared_resources,
  364. };
  365. static u64 kirkwood_xor_dmamask = DMA_BIT_MASK(32);
  366. static struct resource kirkwood_xor00_resources[] = {
  367. [0] = {
  368. .start = IRQ_KIRKWOOD_XOR_00,
  369. .end = IRQ_KIRKWOOD_XOR_00,
  370. .flags = IORESOURCE_IRQ,
  371. },
  372. };
  373. static struct mv_xor_platform_data kirkwood_xor00_data = {
  374. .shared = &kirkwood_xor0_shared,
  375. .hw_id = 0,
  376. .pool_size = PAGE_SIZE,
  377. };
  378. static struct platform_device kirkwood_xor00_channel = {
  379. .name = MV_XOR_NAME,
  380. .id = 0,
  381. .num_resources = ARRAY_SIZE(kirkwood_xor00_resources),
  382. .resource = kirkwood_xor00_resources,
  383. .dev = {
  384. .dma_mask = &kirkwood_xor_dmamask,
  385. .coherent_dma_mask = DMA_BIT_MASK(64),
  386. .platform_data = &kirkwood_xor00_data,
  387. },
  388. };
  389. static struct resource kirkwood_xor01_resources[] = {
  390. [0] = {
  391. .start = IRQ_KIRKWOOD_XOR_01,
  392. .end = IRQ_KIRKWOOD_XOR_01,
  393. .flags = IORESOURCE_IRQ,
  394. },
  395. };
  396. static struct mv_xor_platform_data kirkwood_xor01_data = {
  397. .shared = &kirkwood_xor0_shared,
  398. .hw_id = 1,
  399. .pool_size = PAGE_SIZE,
  400. };
  401. static struct platform_device kirkwood_xor01_channel = {
  402. .name = MV_XOR_NAME,
  403. .id = 1,
  404. .num_resources = ARRAY_SIZE(kirkwood_xor01_resources),
  405. .resource = kirkwood_xor01_resources,
  406. .dev = {
  407. .dma_mask = &kirkwood_xor_dmamask,
  408. .coherent_dma_mask = DMA_BIT_MASK(64),
  409. .platform_data = &kirkwood_xor01_data,
  410. },
  411. };
  412. static void __init kirkwood_xor0_init(void)
  413. {
  414. kirkwood_clk_ctrl |= CGC_XOR0;
  415. platform_device_register(&kirkwood_xor0_shared);
  416. /*
  417. * two engines can't do memset simultaneously, this limitation
  418. * satisfied by removing memset support from one of the engines.
  419. */
  420. dma_cap_set(DMA_MEMCPY, kirkwood_xor00_data.cap_mask);
  421. dma_cap_set(DMA_XOR, kirkwood_xor00_data.cap_mask);
  422. platform_device_register(&kirkwood_xor00_channel);
  423. dma_cap_set(DMA_MEMCPY, kirkwood_xor01_data.cap_mask);
  424. dma_cap_set(DMA_MEMSET, kirkwood_xor01_data.cap_mask);
  425. dma_cap_set(DMA_XOR, kirkwood_xor01_data.cap_mask);
  426. platform_device_register(&kirkwood_xor01_channel);
  427. }
  428. /*****************************************************************************
  429. * XOR1
  430. ****************************************************************************/
  431. static struct resource kirkwood_xor1_shared_resources[] = {
  432. {
  433. .name = "xor 1 low",
  434. .start = XOR1_PHYS_BASE,
  435. .end = XOR1_PHYS_BASE + 0xff,
  436. .flags = IORESOURCE_MEM,
  437. }, {
  438. .name = "xor 1 high",
  439. .start = XOR1_HIGH_PHYS_BASE,
  440. .end = XOR1_HIGH_PHYS_BASE + 0xff,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. };
  444. static struct platform_device kirkwood_xor1_shared = {
  445. .name = MV_XOR_SHARED_NAME,
  446. .id = 1,
  447. .dev = {
  448. .platform_data = &kirkwood_xor_shared_data,
  449. },
  450. .num_resources = ARRAY_SIZE(kirkwood_xor1_shared_resources),
  451. .resource = kirkwood_xor1_shared_resources,
  452. };
  453. static struct resource kirkwood_xor10_resources[] = {
  454. [0] = {
  455. .start = IRQ_KIRKWOOD_XOR_10,
  456. .end = IRQ_KIRKWOOD_XOR_10,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. };
  460. static struct mv_xor_platform_data kirkwood_xor10_data = {
  461. .shared = &kirkwood_xor1_shared,
  462. .hw_id = 0,
  463. .pool_size = PAGE_SIZE,
  464. };
  465. static struct platform_device kirkwood_xor10_channel = {
  466. .name = MV_XOR_NAME,
  467. .id = 2,
  468. .num_resources = ARRAY_SIZE(kirkwood_xor10_resources),
  469. .resource = kirkwood_xor10_resources,
  470. .dev = {
  471. .dma_mask = &kirkwood_xor_dmamask,
  472. .coherent_dma_mask = DMA_BIT_MASK(64),
  473. .platform_data = &kirkwood_xor10_data,
  474. },
  475. };
  476. static struct resource kirkwood_xor11_resources[] = {
  477. [0] = {
  478. .start = IRQ_KIRKWOOD_XOR_11,
  479. .end = IRQ_KIRKWOOD_XOR_11,
  480. .flags = IORESOURCE_IRQ,
  481. },
  482. };
  483. static struct mv_xor_platform_data kirkwood_xor11_data = {
  484. .shared = &kirkwood_xor1_shared,
  485. .hw_id = 1,
  486. .pool_size = PAGE_SIZE,
  487. };
  488. static struct platform_device kirkwood_xor11_channel = {
  489. .name = MV_XOR_NAME,
  490. .id = 3,
  491. .num_resources = ARRAY_SIZE(kirkwood_xor11_resources),
  492. .resource = kirkwood_xor11_resources,
  493. .dev = {
  494. .dma_mask = &kirkwood_xor_dmamask,
  495. .coherent_dma_mask = DMA_BIT_MASK(64),
  496. .platform_data = &kirkwood_xor11_data,
  497. },
  498. };
  499. static void __init kirkwood_xor1_init(void)
  500. {
  501. kirkwood_clk_ctrl |= CGC_XOR1;
  502. platform_device_register(&kirkwood_xor1_shared);
  503. /*
  504. * two engines can't do memset simultaneously, this limitation
  505. * satisfied by removing memset support from one of the engines.
  506. */
  507. dma_cap_set(DMA_MEMCPY, kirkwood_xor10_data.cap_mask);
  508. dma_cap_set(DMA_XOR, kirkwood_xor10_data.cap_mask);
  509. platform_device_register(&kirkwood_xor10_channel);
  510. dma_cap_set(DMA_MEMCPY, kirkwood_xor11_data.cap_mask);
  511. dma_cap_set(DMA_MEMSET, kirkwood_xor11_data.cap_mask);
  512. dma_cap_set(DMA_XOR, kirkwood_xor11_data.cap_mask);
  513. platform_device_register(&kirkwood_xor11_channel);
  514. }
  515. /*****************************************************************************
  516. * Watchdog
  517. ****************************************************************************/
  518. static struct orion_wdt_platform_data kirkwood_wdt_data = {
  519. .tclk = 0,
  520. };
  521. static struct platform_device kirkwood_wdt_device = {
  522. .name = "orion_wdt",
  523. .id = -1,
  524. .dev = {
  525. .platform_data = &kirkwood_wdt_data,
  526. },
  527. .num_resources = 0,
  528. };
  529. static void __init kirkwood_wdt_init(void)
  530. {
  531. kirkwood_wdt_data.tclk = kirkwood_tclk;
  532. platform_device_register(&kirkwood_wdt_device);
  533. }
  534. /*****************************************************************************
  535. * Time handling
  536. ****************************************************************************/
  537. void __init kirkwood_init_early(void)
  538. {
  539. orion_time_set_base(TIMER_VIRT_BASE);
  540. }
  541. int kirkwood_tclk;
  542. static int __init kirkwood_find_tclk(void)
  543. {
  544. u32 dev, rev;
  545. kirkwood_pcie_id(&dev, &rev);
  546. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  547. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  548. return 200000000;
  549. return 166666667;
  550. }
  551. static void __init kirkwood_timer_init(void)
  552. {
  553. kirkwood_tclk = kirkwood_find_tclk();
  554. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  555. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  556. }
  557. struct sys_timer kirkwood_timer = {
  558. .init = kirkwood_timer_init,
  559. };
  560. /*****************************************************************************
  561. * Audio
  562. ****************************************************************************/
  563. static struct resource kirkwood_i2s_resources[] = {
  564. [0] = {
  565. .start = AUDIO_PHYS_BASE,
  566. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  567. .flags = IORESOURCE_MEM,
  568. },
  569. [1] = {
  570. .start = IRQ_KIRKWOOD_I2S,
  571. .end = IRQ_KIRKWOOD_I2S,
  572. .flags = IORESOURCE_IRQ,
  573. },
  574. };
  575. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  576. .dram = &kirkwood_mbus_dram_info,
  577. .burst = 128,
  578. };
  579. static struct platform_device kirkwood_i2s_device = {
  580. .name = "kirkwood-i2s",
  581. .id = -1,
  582. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  583. .resource = kirkwood_i2s_resources,
  584. .dev = {
  585. .platform_data = &kirkwood_i2s_data,
  586. },
  587. };
  588. static struct platform_device kirkwood_pcm_device = {
  589. .name = "kirkwood-pcm-audio",
  590. .id = -1,
  591. };
  592. void __init kirkwood_audio_init(void)
  593. {
  594. kirkwood_clk_ctrl |= CGC_AUDIO;
  595. platform_device_register(&kirkwood_i2s_device);
  596. platform_device_register(&kirkwood_pcm_device);
  597. }
  598. /*****************************************************************************
  599. * General
  600. ****************************************************************************/
  601. /*
  602. * Identify device ID and revision.
  603. */
  604. static char * __init kirkwood_id(void)
  605. {
  606. u32 dev, rev;
  607. kirkwood_pcie_id(&dev, &rev);
  608. if (dev == MV88F6281_DEV_ID) {
  609. if (rev == MV88F6281_REV_Z0)
  610. return "MV88F6281-Z0";
  611. else if (rev == MV88F6281_REV_A0)
  612. return "MV88F6281-A0";
  613. else if (rev == MV88F6281_REV_A1)
  614. return "MV88F6281-A1";
  615. else
  616. return "MV88F6281-Rev-Unsupported";
  617. } else if (dev == MV88F6192_DEV_ID) {
  618. if (rev == MV88F6192_REV_Z0)
  619. return "MV88F6192-Z0";
  620. else if (rev == MV88F6192_REV_A0)
  621. return "MV88F6192-A0";
  622. else if (rev == MV88F6192_REV_A1)
  623. return "MV88F6192-A1";
  624. else
  625. return "MV88F6192-Rev-Unsupported";
  626. } else if (dev == MV88F6180_DEV_ID) {
  627. if (rev == MV88F6180_REV_A0)
  628. return "MV88F6180-Rev-A0";
  629. else if (rev == MV88F6180_REV_A1)
  630. return "MV88F6180-Rev-A1";
  631. else
  632. return "MV88F6180-Rev-Unsupported";
  633. } else if (dev == MV88F6282_DEV_ID) {
  634. if (rev == MV88F6282_REV_A0)
  635. return "MV88F6282-Rev-A0";
  636. else
  637. return "MV88F6282-Rev-Unsupported";
  638. } else {
  639. return "Device-Unknown";
  640. }
  641. }
  642. static void __init kirkwood_l2_init(void)
  643. {
  644. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  645. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  646. feroceon_l2_init(1);
  647. #else
  648. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  649. feroceon_l2_init(0);
  650. #endif
  651. }
  652. void __init kirkwood_init(void)
  653. {
  654. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  655. kirkwood_id(), kirkwood_tclk);
  656. kirkwood_spi_plat_data.tclk = kirkwood_tclk;
  657. kirkwood_i2s_data.tclk = kirkwood_tclk;
  658. /*
  659. * Disable propagation of mbus errors to the CPU local bus,
  660. * as this causes mbus errors (which can occur for example
  661. * for PCI aborts) to throw CPU aborts, which we're not set
  662. * up to deal with.
  663. */
  664. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  665. kirkwood_setup_cpu_mbus();
  666. #ifdef CONFIG_CACHE_FEROCEON_L2
  667. kirkwood_l2_init();
  668. #endif
  669. /* internal devices that every board has */
  670. kirkwood_rtc_init();
  671. kirkwood_wdt_init();
  672. kirkwood_xor0_init();
  673. kirkwood_xor1_init();
  674. kirkwood_crypto_init();
  675. #ifdef CONFIG_KEXEC
  676. kexec_reinit = kirkwood_enable_pcie;
  677. #endif
  678. }
  679. static int __init kirkwood_clock_gate(void)
  680. {
  681. unsigned int curr = readl(CLOCK_GATING_CTRL);
  682. u32 dev, rev;
  683. kirkwood_pcie_id(&dev, &rev);
  684. printk(KERN_DEBUG "Gating clock of unused units\n");
  685. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  686. /* Make sure those units are accessible */
  687. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  688. /* For SATA: first shutdown the phy */
  689. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  690. /* Disable PLL and IVREF */
  691. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  692. /* Disable PHY */
  693. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  694. }
  695. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  696. /* Disable PLL and IVREF */
  697. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  698. /* Disable PHY */
  699. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  700. }
  701. /* For PCIe: first shutdown the phy */
  702. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  703. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  704. while (1)
  705. if (readl(PCIE_STATUS) & 0x1)
  706. break;
  707. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  708. }
  709. /* For PCIe 1: first shutdown the phy */
  710. if (dev == MV88F6282_DEV_ID) {
  711. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  712. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  713. while (1)
  714. if (readl(PCIE1_STATUS) & 0x1)
  715. break;
  716. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  717. }
  718. } else /* keep this bit set for devices that don't have PCIe1 */
  719. kirkwood_clk_ctrl |= CGC_PEX1;
  720. /* Now gate clock the required units */
  721. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  722. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  723. return 0;
  724. }
  725. late_initcall(kirkwood_clock_gate);