eeh.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * eeh.c
  3. * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/list.h>
  22. #include <linux/pci.h>
  23. #include <linux/proc_fs.h>
  24. #include <linux/rbtree.h>
  25. #include <linux/seq_file.h>
  26. #include <linux/spinlock.h>
  27. #include <asm/atomic.h>
  28. #include <asm/eeh.h>
  29. #include <asm/eeh_event.h>
  30. #include <asm/io.h>
  31. #include <asm/machdep.h>
  32. #include <asm/ppc-pci.h>
  33. #include <asm/rtas.h>
  34. #undef DEBUG
  35. /** Overview:
  36. * EEH, or "Extended Error Handling" is a PCI bridge technology for
  37. * dealing with PCI bus errors that can't be dealt with within the
  38. * usual PCI framework, except by check-stopping the CPU. Systems
  39. * that are designed for high-availability/reliability cannot afford
  40. * to crash due to a "mere" PCI error, thus the need for EEH.
  41. * An EEH-capable bridge operates by converting a detected error
  42. * into a "slot freeze", taking the PCI adapter off-line, making
  43. * the slot behave, from the OS'es point of view, as if the slot
  44. * were "empty": all reads return 0xff's and all writes are silently
  45. * ignored. EEH slot isolation events can be triggered by parity
  46. * errors on the address or data busses (e.g. during posted writes),
  47. * which in turn might be caused by low voltage on the bus, dust,
  48. * vibration, humidity, radioactivity or plain-old failed hardware.
  49. *
  50. * Note, however, that one of the leading causes of EEH slot
  51. * freeze events are buggy device drivers, buggy device microcode,
  52. * or buggy device hardware. This is because any attempt by the
  53. * device to bus-master data to a memory address that is not
  54. * assigned to the device will trigger a slot freeze. (The idea
  55. * is to prevent devices-gone-wild from corrupting system memory).
  56. * Buggy hardware/drivers will have a miserable time co-existing
  57. * with EEH.
  58. *
  59. * Ideally, a PCI device driver, when suspecting that an isolation
  60. * event has occured (e.g. by reading 0xff's), will then ask EEH
  61. * whether this is the case, and then take appropriate steps to
  62. * reset the PCI slot, the PCI device, and then resume operations.
  63. * However, until that day, the checking is done here, with the
  64. * eeh_check_failure() routine embedded in the MMIO macros. If
  65. * the slot is found to be isolated, an "EEH Event" is synthesized
  66. * and sent out for processing.
  67. */
  68. /* If a device driver keeps reading an MMIO register in an interrupt
  69. * handler after a slot isolation event has occurred, we assume it
  70. * is broken and panic. This sets the threshold for how many read
  71. * attempts we allow before panicking.
  72. */
  73. #define EEH_MAX_FAILS 2100000
  74. /* Time to wait for a PCI slot to retport status, in milliseconds */
  75. #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
  76. /* RTAS tokens */
  77. static int ibm_set_eeh_option;
  78. static int ibm_set_slot_reset;
  79. static int ibm_read_slot_reset_state;
  80. static int ibm_read_slot_reset_state2;
  81. static int ibm_slot_error_detail;
  82. static int ibm_get_config_addr_info;
  83. static int ibm_get_config_addr_info2;
  84. static int ibm_configure_bridge;
  85. int eeh_subsystem_enabled;
  86. EXPORT_SYMBOL(eeh_subsystem_enabled);
  87. /* Lock to avoid races due to multiple reports of an error */
  88. static DEFINE_SPINLOCK(confirm_error_lock);
  89. /* Buffer for reporting slot-error-detail rtas calls */
  90. static unsigned char slot_errbuf[RTAS_ERROR_LOG_MAX];
  91. static DEFINE_SPINLOCK(slot_errbuf_lock);
  92. static int eeh_error_buf_size;
  93. #define EEH_PCI_REGS_LOG_LEN 4096
  94. static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
  95. /* System monitoring statistics */
  96. static unsigned long no_device;
  97. static unsigned long no_dn;
  98. static unsigned long no_cfg_addr;
  99. static unsigned long ignored_check;
  100. static unsigned long total_mmio_ffs;
  101. static unsigned long false_positives;
  102. static unsigned long ignored_failures;
  103. static unsigned long slot_resets;
  104. #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
  105. /* --------------------------------------------------------------- */
  106. /* Below lies the EEH event infrastructure */
  107. static void rtas_slot_error_detail(struct pci_dn *pdn, int severity,
  108. char *driver_log, size_t loglen)
  109. {
  110. int config_addr;
  111. unsigned long flags;
  112. int rc;
  113. /* Log the error with the rtas logger */
  114. spin_lock_irqsave(&slot_errbuf_lock, flags);
  115. memset(slot_errbuf, 0, eeh_error_buf_size);
  116. /* Use PE configuration address, if present */
  117. config_addr = pdn->eeh_config_addr;
  118. if (pdn->eeh_pe_config_addr)
  119. config_addr = pdn->eeh_pe_config_addr;
  120. rc = rtas_call(ibm_slot_error_detail,
  121. 8, 1, NULL, config_addr,
  122. BUID_HI(pdn->phb->buid),
  123. BUID_LO(pdn->phb->buid),
  124. virt_to_phys(driver_log), loglen,
  125. virt_to_phys(slot_errbuf),
  126. eeh_error_buf_size,
  127. severity);
  128. if (rc == 0)
  129. log_error(slot_errbuf, ERR_TYPE_RTAS_LOG, 0);
  130. spin_unlock_irqrestore(&slot_errbuf_lock, flags);
  131. }
  132. /**
  133. * gather_pci_data - copy assorted PCI config space registers to buff
  134. * @pdn: device to report data for
  135. * @buf: point to buffer in which to log
  136. * @len: amount of room in buffer
  137. *
  138. * This routine captures assorted PCI configuration space data,
  139. * and puts them into a buffer for RTAS error logging.
  140. */
  141. static size_t gather_pci_data(struct pci_dn *pdn, char * buf, size_t len)
  142. {
  143. u32 cfg;
  144. int cap, i;
  145. int n = 0;
  146. n += scnprintf(buf+n, len-n, "%s\n", pdn->node->full_name);
  147. printk(KERN_WARNING "EEH: of node=%s\n", pdn->node->full_name);
  148. rtas_read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
  149. n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
  150. printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
  151. rtas_read_config(pdn, PCI_COMMAND, 4, &cfg);
  152. n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
  153. printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
  154. /* Dump out the PCI-X command and status regs */
  155. cap = pci_find_capability(pdn->pcidev, PCI_CAP_ID_PCIX);
  156. if (cap) {
  157. rtas_read_config(pdn, cap, 4, &cfg);
  158. n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
  159. printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
  160. rtas_read_config(pdn, cap+4, 4, &cfg);
  161. n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
  162. printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
  163. }
  164. /* If PCI-E capable, dump PCI-E cap 10, and the AER */
  165. cap = pci_find_capability(pdn->pcidev, PCI_CAP_ID_EXP);
  166. if (cap) {
  167. n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
  168. printk(KERN_WARNING
  169. "EEH: PCI-E capabilities and status follow:\n");
  170. for (i=0; i<=8; i++) {
  171. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  172. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  173. printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
  174. }
  175. cap = pci_find_ext_capability(pdn->pcidev,PCI_EXT_CAP_ID_ERR);
  176. if (cap) {
  177. n += scnprintf(buf+n, len-n, "pci-e AER:\n");
  178. printk(KERN_WARNING
  179. "EEH: PCI-E AER capability register set follows:\n");
  180. for (i=0; i<14; i++) {
  181. rtas_read_config(pdn, cap+4*i, 4, &cfg);
  182. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  183. printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
  184. }
  185. }
  186. }
  187. return n;
  188. }
  189. void eeh_slot_error_detail(struct pci_dn *pdn, int severity)
  190. {
  191. size_t loglen = 0;
  192. memset(pci_regs_buf, 0, EEH_PCI_REGS_LOG_LEN);
  193. rtas_pci_enable(pdn, EEH_THAW_MMIO);
  194. loglen = gather_pci_data(pdn, pci_regs_buf, EEH_PCI_REGS_LOG_LEN);
  195. rtas_slot_error_detail(pdn, severity, pci_regs_buf, loglen);
  196. }
  197. /**
  198. * read_slot_reset_state - Read the reset state of a device node's slot
  199. * @dn: device node to read
  200. * @rets: array to return results in
  201. */
  202. static int read_slot_reset_state(struct pci_dn *pdn, int rets[])
  203. {
  204. int token, outputs;
  205. int config_addr;
  206. if (ibm_read_slot_reset_state2 != RTAS_UNKNOWN_SERVICE) {
  207. token = ibm_read_slot_reset_state2;
  208. outputs = 4;
  209. } else {
  210. token = ibm_read_slot_reset_state;
  211. rets[2] = 0; /* fake PE Unavailable info */
  212. outputs = 3;
  213. }
  214. /* Use PE configuration address, if present */
  215. config_addr = pdn->eeh_config_addr;
  216. if (pdn->eeh_pe_config_addr)
  217. config_addr = pdn->eeh_pe_config_addr;
  218. return rtas_call(token, 3, outputs, rets, config_addr,
  219. BUID_HI(pdn->phb->buid), BUID_LO(pdn->phb->buid));
  220. }
  221. /**
  222. * eeh_wait_for_slot_status - returns error status of slot
  223. * @pdn pci device node
  224. * @max_wait_msecs maximum number to millisecs to wait
  225. *
  226. * Return negative value if a permanent error, else return
  227. * Partition Endpoint (PE) status value.
  228. *
  229. * If @max_wait_msecs is positive, then this routine will
  230. * sleep until a valid status can be obtained, or until
  231. * the max allowed wait time is exceeded, in which case
  232. * a -2 is returned.
  233. */
  234. int
  235. eeh_wait_for_slot_status(struct pci_dn *pdn, int max_wait_msecs)
  236. {
  237. int rc;
  238. int rets[3];
  239. int mwait;
  240. while (1) {
  241. rc = read_slot_reset_state(pdn, rets);
  242. if (rc) return rc;
  243. if (rets[1] == 0) return -1; /* EEH is not supported */
  244. if (rets[0] != 5) return rets[0]; /* return actual status */
  245. if (rets[2] == 0) return -1; /* permanently unavailable */
  246. if (max_wait_msecs <= 0) return -1;
  247. mwait = rets[2];
  248. if (mwait <= 0) {
  249. printk (KERN_WARNING
  250. "EEH: Firmware returned bad wait value=%d\n", mwait);
  251. mwait = 1000;
  252. } else if (mwait > 300*1000) {
  253. printk (KERN_WARNING
  254. "EEH: Firmware is taking too long, time=%d\n", mwait);
  255. mwait = 300*1000;
  256. }
  257. max_wait_msecs -= mwait;
  258. msleep (mwait);
  259. }
  260. printk(KERN_WARNING "EEH: Timed out waiting for slot status\n");
  261. return -2;
  262. }
  263. /**
  264. * eeh_token_to_phys - convert EEH address token to phys address
  265. * @token i/o token, should be address in the form 0xA....
  266. */
  267. static inline unsigned long eeh_token_to_phys(unsigned long token)
  268. {
  269. pte_t *ptep;
  270. unsigned long pa;
  271. ptep = find_linux_pte(init_mm.pgd, token);
  272. if (!ptep)
  273. return token;
  274. pa = pte_pfn(*ptep) << PAGE_SHIFT;
  275. return pa | (token & (PAGE_SIZE-1));
  276. }
  277. /**
  278. * Return the "partitionable endpoint" (pe) under which this device lies
  279. */
  280. struct device_node * find_device_pe(struct device_node *dn)
  281. {
  282. while ((dn->parent) && PCI_DN(dn->parent) &&
  283. (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  284. dn = dn->parent;
  285. }
  286. return dn;
  287. }
  288. /** Mark all devices that are peers of this device as failed.
  289. * Mark the device driver too, so that it can see the failure
  290. * immediately; this is critical, since some drivers poll
  291. * status registers in interrupts ... If a driver is polling,
  292. * and the slot is frozen, then the driver can deadlock in
  293. * an interrupt context, which is bad.
  294. */
  295. static void __eeh_mark_slot (struct device_node *dn, int mode_flag)
  296. {
  297. while (dn) {
  298. if (PCI_DN(dn)) {
  299. /* Mark the pci device driver too */
  300. struct pci_dev *dev = PCI_DN(dn)->pcidev;
  301. PCI_DN(dn)->eeh_mode |= mode_flag;
  302. if (dev && dev->driver)
  303. dev->error_state = pci_channel_io_frozen;
  304. if (dn->child)
  305. __eeh_mark_slot (dn->child, mode_flag);
  306. }
  307. dn = dn->sibling;
  308. }
  309. }
  310. void eeh_mark_slot (struct device_node *dn, int mode_flag)
  311. {
  312. struct pci_dev *dev;
  313. dn = find_device_pe (dn);
  314. /* Back up one, since config addrs might be shared */
  315. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  316. dn = dn->parent;
  317. PCI_DN(dn)->eeh_mode |= mode_flag;
  318. /* Mark the pci device too */
  319. dev = PCI_DN(dn)->pcidev;
  320. if (dev)
  321. dev->error_state = pci_channel_io_frozen;
  322. __eeh_mark_slot (dn->child, mode_flag);
  323. }
  324. static void __eeh_clear_slot (struct device_node *dn, int mode_flag)
  325. {
  326. while (dn) {
  327. if (PCI_DN(dn)) {
  328. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  329. PCI_DN(dn)->eeh_check_count = 0;
  330. if (dn->child)
  331. __eeh_clear_slot (dn->child, mode_flag);
  332. }
  333. dn = dn->sibling;
  334. }
  335. }
  336. void eeh_clear_slot (struct device_node *dn, int mode_flag)
  337. {
  338. unsigned long flags;
  339. spin_lock_irqsave(&confirm_error_lock, flags);
  340. dn = find_device_pe (dn);
  341. /* Back up one, since config addrs might be shared */
  342. if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
  343. dn = dn->parent;
  344. PCI_DN(dn)->eeh_mode &= ~mode_flag;
  345. PCI_DN(dn)->eeh_check_count = 0;
  346. __eeh_clear_slot (dn->child, mode_flag);
  347. spin_unlock_irqrestore(&confirm_error_lock, flags);
  348. }
  349. /**
  350. * eeh_dn_check_failure - check if all 1's data is due to EEH slot freeze
  351. * @dn device node
  352. * @dev pci device, if known
  353. *
  354. * Check for an EEH failure for the given device node. Call this
  355. * routine if the result of a read was all 0xff's and you want to
  356. * find out if this is due to an EEH slot freeze. This routine
  357. * will query firmware for the EEH status.
  358. *
  359. * Returns 0 if there has not been an EEH error; otherwise returns
  360. * a non-zero value and queues up a slot isolation event notification.
  361. *
  362. * It is safe to call this routine in an interrupt context.
  363. */
  364. int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev)
  365. {
  366. int ret;
  367. int rets[3];
  368. unsigned long flags;
  369. struct pci_dn *pdn;
  370. int rc = 0;
  371. total_mmio_ffs++;
  372. if (!eeh_subsystem_enabled)
  373. return 0;
  374. if (!dn) {
  375. no_dn++;
  376. return 0;
  377. }
  378. pdn = PCI_DN(dn);
  379. /* Access to IO BARs might get this far and still not want checking. */
  380. if (!(pdn->eeh_mode & EEH_MODE_SUPPORTED) ||
  381. pdn->eeh_mode & EEH_MODE_NOCHECK) {
  382. ignored_check++;
  383. #ifdef DEBUG
  384. printk ("EEH:ignored check (%x) for %s %s\n",
  385. pdn->eeh_mode, pci_name (dev), dn->full_name);
  386. #endif
  387. return 0;
  388. }
  389. if (!pdn->eeh_config_addr && !pdn->eeh_pe_config_addr) {
  390. no_cfg_addr++;
  391. return 0;
  392. }
  393. /* If we already have a pending isolation event for this
  394. * slot, we know it's bad already, we don't need to check.
  395. * Do this checking under a lock; as multiple PCI devices
  396. * in one slot might report errors simultaneously, and we
  397. * only want one error recovery routine running.
  398. */
  399. spin_lock_irqsave(&confirm_error_lock, flags);
  400. rc = 1;
  401. if (pdn->eeh_mode & EEH_MODE_ISOLATED) {
  402. pdn->eeh_check_count ++;
  403. if (pdn->eeh_check_count >= EEH_MAX_FAILS) {
  404. printk (KERN_ERR "EEH: Device driver ignored %d bad reads, panicing\n",
  405. pdn->eeh_check_count);
  406. dump_stack();
  407. msleep(5000);
  408. /* re-read the slot reset state */
  409. if (read_slot_reset_state(pdn, rets) != 0)
  410. rets[0] = -1; /* reset state unknown */
  411. /* If we are here, then we hit an infinite loop. Stop. */
  412. panic("EEH: MMIO halt (%d) on device:%s\n", rets[0], pci_name(dev));
  413. }
  414. goto dn_unlock;
  415. }
  416. /*
  417. * Now test for an EEH failure. This is VERY expensive.
  418. * Note that the eeh_config_addr may be a parent device
  419. * in the case of a device behind a bridge, or it may be
  420. * function zero of a multi-function device.
  421. * In any case they must share a common PHB.
  422. */
  423. ret = read_slot_reset_state(pdn, rets);
  424. /* If the call to firmware failed, punt */
  425. if (ret != 0) {
  426. printk(KERN_WARNING "EEH: read_slot_reset_state() failed; rc=%d dn=%s\n",
  427. ret, dn->full_name);
  428. false_positives++;
  429. rc = 0;
  430. goto dn_unlock;
  431. }
  432. /* Note that config-io to empty slots may fail;
  433. * they are empty when they don't have children. */
  434. if ((rets[0] == 5) && (dn->child == NULL)) {
  435. false_positives++;
  436. rc = 0;
  437. goto dn_unlock;
  438. }
  439. /* If EEH is not supported on this device, punt. */
  440. if (rets[1] != 1) {
  441. printk(KERN_WARNING "EEH: event on unsupported device, rc=%d dn=%s\n",
  442. ret, dn->full_name);
  443. false_positives++;
  444. rc = 0;
  445. goto dn_unlock;
  446. }
  447. /* If not the kind of error we know about, punt. */
  448. if (rets[0] != 1 && rets[0] != 2 && rets[0] != 4 && rets[0] != 5) {
  449. false_positives++;
  450. rc = 0;
  451. goto dn_unlock;
  452. }
  453. slot_resets++;
  454. /* Avoid repeated reports of this failure, including problems
  455. * with other functions on this device, and functions under
  456. * bridges. */
  457. eeh_mark_slot (dn, EEH_MODE_ISOLATED);
  458. spin_unlock_irqrestore(&confirm_error_lock, flags);
  459. eeh_send_failure_event (dn, dev);
  460. /* Most EEH events are due to device driver bugs. Having
  461. * a stack trace will help the device-driver authors figure
  462. * out what happened. So print that out. */
  463. dump_stack();
  464. return 1;
  465. dn_unlock:
  466. spin_unlock_irqrestore(&confirm_error_lock, flags);
  467. return rc;
  468. }
  469. EXPORT_SYMBOL_GPL(eeh_dn_check_failure);
  470. /**
  471. * eeh_check_failure - check if all 1's data is due to EEH slot freeze
  472. * @token i/o token, should be address in the form 0xA....
  473. * @val value, should be all 1's (XXX why do we need this arg??)
  474. *
  475. * Check for an EEH failure at the given token address. Call this
  476. * routine if the result of a read was all 0xff's and you want to
  477. * find out if this is due to an EEH slot freeze event. This routine
  478. * will query firmware for the EEH status.
  479. *
  480. * Note this routine is safe to call in an interrupt context.
  481. */
  482. unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  483. {
  484. unsigned long addr;
  485. struct pci_dev *dev;
  486. struct device_node *dn;
  487. /* Finding the phys addr + pci device; this is pretty quick. */
  488. addr = eeh_token_to_phys((unsigned long __force) token);
  489. dev = pci_get_device_by_addr(addr);
  490. if (!dev) {
  491. no_device++;
  492. return val;
  493. }
  494. dn = pci_device_to_OF_node(dev);
  495. eeh_dn_check_failure (dn, dev);
  496. pci_dev_put(dev);
  497. return val;
  498. }
  499. EXPORT_SYMBOL(eeh_check_failure);
  500. /* ------------------------------------------------------------- */
  501. /* The code below deals with error recovery */
  502. /**
  503. * rtas_pci_enable - enable MMIO or DMA transfers for this slot
  504. * @pdn pci device node
  505. */
  506. int
  507. rtas_pci_enable(struct pci_dn *pdn, int function)
  508. {
  509. int config_addr;
  510. int rc;
  511. /* Use PE configuration address, if present */
  512. config_addr = pdn->eeh_config_addr;
  513. if (pdn->eeh_pe_config_addr)
  514. config_addr = pdn->eeh_pe_config_addr;
  515. rc = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  516. config_addr,
  517. BUID_HI(pdn->phb->buid),
  518. BUID_LO(pdn->phb->buid),
  519. function);
  520. if (rc)
  521. printk(KERN_WARNING "EEH: Unexpected state change %d, err=%d dn=%s\n",
  522. function, rc, pdn->node->full_name);
  523. rc = eeh_wait_for_slot_status (pdn, PCI_BUS_RESET_WAIT_MSEC);
  524. if ((rc == 4) && (function == EEH_THAW_MMIO))
  525. return 0;
  526. return rc;
  527. }
  528. /**
  529. * rtas_pci_slot_reset - raises/lowers the pci #RST line
  530. * @pdn pci device node
  531. * @state: 1/0 to raise/lower the #RST
  532. *
  533. * Clear the EEH-frozen condition on a slot. This routine
  534. * asserts the PCI #RST line if the 'state' argument is '1',
  535. * and drops the #RST line if 'state is '0'. This routine is
  536. * safe to call in an interrupt context.
  537. *
  538. */
  539. static void
  540. rtas_pci_slot_reset(struct pci_dn *pdn, int state)
  541. {
  542. int config_addr;
  543. int rc;
  544. BUG_ON (pdn==NULL);
  545. if (!pdn->phb) {
  546. printk (KERN_WARNING "EEH: in slot reset, device node %s has no phb\n",
  547. pdn->node->full_name);
  548. return;
  549. }
  550. /* Use PE configuration address, if present */
  551. config_addr = pdn->eeh_config_addr;
  552. if (pdn->eeh_pe_config_addr)
  553. config_addr = pdn->eeh_pe_config_addr;
  554. rc = rtas_call(ibm_set_slot_reset,4,1, NULL,
  555. config_addr,
  556. BUID_HI(pdn->phb->buid),
  557. BUID_LO(pdn->phb->buid),
  558. state);
  559. if (rc)
  560. printk (KERN_WARNING "EEH: Unable to reset the failed slot,"
  561. " (%d) #RST=%d dn=%s\n",
  562. rc, state, pdn->node->full_name);
  563. }
  564. /**
  565. * pcibios_set_pcie_slot_reset - Set PCI-E reset state
  566. * @dev: pci device struct
  567. * @state: reset state to enter
  568. *
  569. * Return value:
  570. * 0 if success
  571. **/
  572. int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  573. {
  574. struct device_node *dn = pci_device_to_OF_node(dev);
  575. struct pci_dn *pdn = PCI_DN(dn);
  576. switch (state) {
  577. case pcie_deassert_reset:
  578. rtas_pci_slot_reset(pdn, 0);
  579. break;
  580. case pcie_hot_reset:
  581. rtas_pci_slot_reset(pdn, 1);
  582. break;
  583. case pcie_warm_reset:
  584. rtas_pci_slot_reset(pdn, 3);
  585. break;
  586. default:
  587. return -EINVAL;
  588. };
  589. return 0;
  590. }
  591. /**
  592. * rtas_set_slot_reset -- assert the pci #RST line for 1/4 second
  593. * @pdn: pci device node to be reset.
  594. *
  595. * Return 0 if success, else a non-zero value.
  596. */
  597. static void __rtas_set_slot_reset(struct pci_dn *pdn)
  598. {
  599. rtas_pci_slot_reset (pdn, 1);
  600. /* The PCI bus requires that the reset be held high for at least
  601. * a 100 milliseconds. We wait a bit longer 'just in case'. */
  602. #define PCI_BUS_RST_HOLD_TIME_MSEC 250
  603. msleep (PCI_BUS_RST_HOLD_TIME_MSEC);
  604. /* We might get hit with another EEH freeze as soon as the
  605. * pci slot reset line is dropped. Make sure we don't miss
  606. * these, and clear the flag now. */
  607. eeh_clear_slot (pdn->node, EEH_MODE_ISOLATED);
  608. rtas_pci_slot_reset (pdn, 0);
  609. /* After a PCI slot has been reset, the PCI Express spec requires
  610. * a 1.5 second idle time for the bus to stabilize, before starting
  611. * up traffic. */
  612. #define PCI_BUS_SETTLE_TIME_MSEC 1800
  613. msleep (PCI_BUS_SETTLE_TIME_MSEC);
  614. }
  615. int rtas_set_slot_reset(struct pci_dn *pdn)
  616. {
  617. int i, rc;
  618. /* Take three shots at resetting the bus */
  619. for (i=0; i<3; i++) {
  620. __rtas_set_slot_reset(pdn);
  621. rc = eeh_wait_for_slot_status(pdn, PCI_BUS_RESET_WAIT_MSEC);
  622. if (rc == 0)
  623. return 0;
  624. if (rc < 0) {
  625. printk (KERN_ERR "EEH: unrecoverable slot failure %s\n",
  626. pdn->node->full_name);
  627. return -1;
  628. }
  629. printk (KERN_ERR "EEH: bus reset %d failed on slot %s\n",
  630. i+1, pdn->node->full_name);
  631. }
  632. return -1;
  633. }
  634. /* ------------------------------------------------------- */
  635. /** Save and restore of PCI BARs
  636. *
  637. * Although firmware will set up BARs during boot, it doesn't
  638. * set up device BAR's after a device reset, although it will,
  639. * if requested, set up bridge configuration. Thus, we need to
  640. * configure the PCI devices ourselves.
  641. */
  642. /**
  643. * __restore_bars - Restore the Base Address Registers
  644. * @pdn: pci device node
  645. *
  646. * Loads the PCI configuration space base address registers,
  647. * the expansion ROM base address, the latency timer, and etc.
  648. * from the saved values in the device node.
  649. */
  650. static inline void __restore_bars (struct pci_dn *pdn)
  651. {
  652. int i;
  653. if (NULL==pdn->phb) return;
  654. for (i=4; i<10; i++) {
  655. rtas_write_config(pdn, i*4, 4, pdn->config_space[i]);
  656. }
  657. /* 12 == Expansion ROM Address */
  658. rtas_write_config(pdn, 12*4, 4, pdn->config_space[12]);
  659. #define BYTE_SWAP(OFF) (8*((OFF)/4)+3-(OFF))
  660. #define SAVED_BYTE(OFF) (((u8 *)(pdn->config_space))[BYTE_SWAP(OFF)])
  661. rtas_write_config (pdn, PCI_CACHE_LINE_SIZE, 1,
  662. SAVED_BYTE(PCI_CACHE_LINE_SIZE));
  663. rtas_write_config (pdn, PCI_LATENCY_TIMER, 1,
  664. SAVED_BYTE(PCI_LATENCY_TIMER));
  665. /* max latency, min grant, interrupt pin and line */
  666. rtas_write_config(pdn, 15*4, 4, pdn->config_space[15]);
  667. }
  668. /**
  669. * eeh_restore_bars - restore the PCI config space info
  670. *
  671. * This routine performs a recursive walk to the children
  672. * of this device as well.
  673. */
  674. void eeh_restore_bars(struct pci_dn *pdn)
  675. {
  676. struct device_node *dn;
  677. if (!pdn)
  678. return;
  679. if ((pdn->eeh_mode & EEH_MODE_SUPPORTED) && !IS_BRIDGE(pdn->class_code))
  680. __restore_bars (pdn);
  681. dn = pdn->node->child;
  682. while (dn) {
  683. eeh_restore_bars (PCI_DN(dn));
  684. dn = dn->sibling;
  685. }
  686. }
  687. /**
  688. * eeh_save_bars - save device bars
  689. *
  690. * Save the values of the device bars. Unlike the restore
  691. * routine, this routine is *not* recursive. This is because
  692. * PCI devices are added individuallly; but, for the restore,
  693. * an entire slot is reset at a time.
  694. */
  695. static void eeh_save_bars(struct pci_dn *pdn)
  696. {
  697. int i;
  698. if (!pdn )
  699. return;
  700. for (i = 0; i < 16; i++)
  701. rtas_read_config(pdn, i * 4, 4, &pdn->config_space[i]);
  702. }
  703. void
  704. rtas_configure_bridge(struct pci_dn *pdn)
  705. {
  706. int config_addr;
  707. int rc;
  708. /* Use PE configuration address, if present */
  709. config_addr = pdn->eeh_config_addr;
  710. if (pdn->eeh_pe_config_addr)
  711. config_addr = pdn->eeh_pe_config_addr;
  712. rc = rtas_call(ibm_configure_bridge,3,1, NULL,
  713. config_addr,
  714. BUID_HI(pdn->phb->buid),
  715. BUID_LO(pdn->phb->buid));
  716. if (rc) {
  717. printk (KERN_WARNING "EEH: Unable to configure device bridge (%d) for %s\n",
  718. rc, pdn->node->full_name);
  719. }
  720. }
  721. /* ------------------------------------------------------------- */
  722. /* The code below deals with enabling EEH for devices during the
  723. * early boot sequence. EEH must be enabled before any PCI probing
  724. * can be done.
  725. */
  726. #define EEH_ENABLE 1
  727. struct eeh_early_enable_info {
  728. unsigned int buid_hi;
  729. unsigned int buid_lo;
  730. };
  731. static int get_pe_addr (int config_addr,
  732. struct eeh_early_enable_info *info)
  733. {
  734. unsigned int rets[3];
  735. int ret;
  736. /* Use latest config-addr token on power6 */
  737. if (ibm_get_config_addr_info2 != RTAS_UNKNOWN_SERVICE) {
  738. /* Make sure we have a PE in hand */
  739. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  740. config_addr, info->buid_hi, info->buid_lo, 1);
  741. if (ret || (rets[0]==0))
  742. return 0;
  743. ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
  744. config_addr, info->buid_hi, info->buid_lo, 0);
  745. if (ret)
  746. return 0;
  747. return rets[0];
  748. }
  749. /* Use older config-addr token on power5 */
  750. if (ibm_get_config_addr_info != RTAS_UNKNOWN_SERVICE) {
  751. ret = rtas_call (ibm_get_config_addr_info, 4, 2, rets,
  752. config_addr, info->buid_hi, info->buid_lo, 0);
  753. if (ret)
  754. return 0;
  755. return rets[0];
  756. }
  757. return 0;
  758. }
  759. /* Enable eeh for the given device node. */
  760. static void *early_enable_eeh(struct device_node *dn, void *data)
  761. {
  762. unsigned int rets[3];
  763. struct eeh_early_enable_info *info = data;
  764. int ret;
  765. const char *status = of_get_property(dn, "status", NULL);
  766. const u32 *class_code = of_get_property(dn, "class-code", NULL);
  767. const u32 *vendor_id = of_get_property(dn, "vendor-id", NULL);
  768. const u32 *device_id = of_get_property(dn, "device-id", NULL);
  769. const u32 *regs;
  770. int enable;
  771. struct pci_dn *pdn = PCI_DN(dn);
  772. pdn->class_code = 0;
  773. pdn->eeh_mode = 0;
  774. pdn->eeh_check_count = 0;
  775. pdn->eeh_freeze_count = 0;
  776. if (status && strcmp(status, "ok") != 0)
  777. return NULL; /* ignore devices with bad status */
  778. /* Ignore bad nodes. */
  779. if (!class_code || !vendor_id || !device_id)
  780. return NULL;
  781. /* There is nothing to check on PCI to ISA bridges */
  782. if (dn->type && !strcmp(dn->type, "isa")) {
  783. pdn->eeh_mode |= EEH_MODE_NOCHECK;
  784. return NULL;
  785. }
  786. pdn->class_code = *class_code;
  787. /*
  788. * Now decide if we are going to "Disable" EEH checking
  789. * for this device. We still run with the EEH hardware active,
  790. * but we won't be checking for ff's. This means a driver
  791. * could return bad data (very bad!), an interrupt handler could
  792. * hang waiting on status bits that won't change, etc.
  793. * But there are a few cases like display devices that make sense.
  794. */
  795. enable = 1; /* i.e. we will do checking */
  796. #if 0
  797. if ((*class_code >> 16) == PCI_BASE_CLASS_DISPLAY)
  798. enable = 0;
  799. #endif
  800. if (!enable)
  801. pdn->eeh_mode |= EEH_MODE_NOCHECK;
  802. /* Ok... see if this device supports EEH. Some do, some don't,
  803. * and the only way to find out is to check each and every one. */
  804. regs = of_get_property(dn, "reg", NULL);
  805. if (regs) {
  806. /* First register entry is addr (00BBSS00) */
  807. /* Try to enable eeh */
  808. ret = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
  809. regs[0], info->buid_hi, info->buid_lo,
  810. EEH_ENABLE);
  811. enable = 0;
  812. if (ret == 0) {
  813. pdn->eeh_config_addr = regs[0];
  814. /* If the newer, better, ibm,get-config-addr-info is supported,
  815. * then use that instead. */
  816. pdn->eeh_pe_config_addr = get_pe_addr(pdn->eeh_config_addr, info);
  817. /* Some older systems (Power4) allow the
  818. * ibm,set-eeh-option call to succeed even on nodes
  819. * where EEH is not supported. Verify support
  820. * explicitly. */
  821. ret = read_slot_reset_state(pdn, rets);
  822. if ((ret == 0) && (rets[1] == 1))
  823. enable = 1;
  824. }
  825. if (enable) {
  826. eeh_subsystem_enabled = 1;
  827. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  828. #ifdef DEBUG
  829. printk(KERN_DEBUG "EEH: %s: eeh enabled, config=%x pe_config=%x\n",
  830. dn->full_name, pdn->eeh_config_addr, pdn->eeh_pe_config_addr);
  831. #endif
  832. } else {
  833. /* This device doesn't support EEH, but it may have an
  834. * EEH parent, in which case we mark it as supported. */
  835. if (dn->parent && PCI_DN(dn->parent)
  836. && (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
  837. /* Parent supports EEH. */
  838. pdn->eeh_mode |= EEH_MODE_SUPPORTED;
  839. pdn->eeh_config_addr = PCI_DN(dn->parent)->eeh_config_addr;
  840. return NULL;
  841. }
  842. }
  843. } else {
  844. printk(KERN_WARNING "EEH: %s: unable to get reg property.\n",
  845. dn->full_name);
  846. }
  847. eeh_save_bars(pdn);
  848. return NULL;
  849. }
  850. /*
  851. * Initialize EEH by trying to enable it for all of the adapters in the system.
  852. * As a side effect we can determine here if eeh is supported at all.
  853. * Note that we leave EEH on so failed config cycles won't cause a machine
  854. * check. If a user turns off EEH for a particular adapter they are really
  855. * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
  856. * grant access to a slot if EEH isn't enabled, and so we always enable
  857. * EEH for all slots/all devices.
  858. *
  859. * The eeh-force-off option disables EEH checking globally, for all slots.
  860. * Even if force-off is set, the EEH hardware is still enabled, so that
  861. * newer systems can boot.
  862. */
  863. void __init eeh_init(void)
  864. {
  865. struct device_node *phb, *np;
  866. struct eeh_early_enable_info info;
  867. spin_lock_init(&confirm_error_lock);
  868. spin_lock_init(&slot_errbuf_lock);
  869. np = of_find_node_by_path("/rtas");
  870. if (np == NULL)
  871. return;
  872. ibm_set_eeh_option = rtas_token("ibm,set-eeh-option");
  873. ibm_set_slot_reset = rtas_token("ibm,set-slot-reset");
  874. ibm_read_slot_reset_state2 = rtas_token("ibm,read-slot-reset-state2");
  875. ibm_read_slot_reset_state = rtas_token("ibm,read-slot-reset-state");
  876. ibm_slot_error_detail = rtas_token("ibm,slot-error-detail");
  877. ibm_get_config_addr_info = rtas_token("ibm,get-config-addr-info");
  878. ibm_get_config_addr_info2 = rtas_token("ibm,get-config-addr-info2");
  879. ibm_configure_bridge = rtas_token ("ibm,configure-bridge");
  880. if (ibm_set_eeh_option == RTAS_UNKNOWN_SERVICE)
  881. return;
  882. eeh_error_buf_size = rtas_token("rtas-error-log-max");
  883. if (eeh_error_buf_size == RTAS_UNKNOWN_SERVICE) {
  884. eeh_error_buf_size = 1024;
  885. }
  886. if (eeh_error_buf_size > RTAS_ERROR_LOG_MAX) {
  887. printk(KERN_WARNING "EEH: rtas-error-log-max is bigger than allocated "
  888. "buffer ! (%d vs %d)", eeh_error_buf_size, RTAS_ERROR_LOG_MAX);
  889. eeh_error_buf_size = RTAS_ERROR_LOG_MAX;
  890. }
  891. /* Enable EEH for all adapters. Note that eeh requires buid's */
  892. for (phb = of_find_node_by_name(NULL, "pci"); phb;
  893. phb = of_find_node_by_name(phb, "pci")) {
  894. unsigned long buid;
  895. buid = get_phb_buid(phb);
  896. if (buid == 0 || PCI_DN(phb) == NULL)
  897. continue;
  898. info.buid_lo = BUID_LO(buid);
  899. info.buid_hi = BUID_HI(buid);
  900. traverse_pci_devices(phb, early_enable_eeh, &info);
  901. }
  902. if (eeh_subsystem_enabled)
  903. printk(KERN_INFO "EEH: PCI Enhanced I/O Error Handling Enabled\n");
  904. else
  905. printk(KERN_WARNING "EEH: No capable adapters found\n");
  906. }
  907. /**
  908. * eeh_add_device_early - enable EEH for the indicated device_node
  909. * @dn: device node for which to set up EEH
  910. *
  911. * This routine must be used to perform EEH initialization for PCI
  912. * devices that were added after system boot (e.g. hotplug, dlpar).
  913. * This routine must be called before any i/o is performed to the
  914. * adapter (inluding any config-space i/o).
  915. * Whether this actually enables EEH or not for this device depends
  916. * on the CEC architecture, type of the device, on earlier boot
  917. * command-line arguments & etc.
  918. */
  919. static void eeh_add_device_early(struct device_node *dn)
  920. {
  921. struct pci_controller *phb;
  922. struct eeh_early_enable_info info;
  923. if (!dn || !PCI_DN(dn))
  924. return;
  925. phb = PCI_DN(dn)->phb;
  926. /* USB Bus children of PCI devices will not have BUID's */
  927. if (NULL == phb || 0 == phb->buid)
  928. return;
  929. info.buid_hi = BUID_HI(phb->buid);
  930. info.buid_lo = BUID_LO(phb->buid);
  931. early_enable_eeh(dn, &info);
  932. }
  933. void eeh_add_device_tree_early(struct device_node *dn)
  934. {
  935. struct device_node *sib;
  936. for (sib = dn->child; sib; sib = sib->sibling)
  937. eeh_add_device_tree_early(sib);
  938. eeh_add_device_early(dn);
  939. }
  940. EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
  941. /**
  942. * eeh_add_device_late - perform EEH initialization for the indicated pci device
  943. * @dev: pci device for which to set up EEH
  944. *
  945. * This routine must be used to complete EEH initialization for PCI
  946. * devices that were added after system boot (e.g. hotplug, dlpar).
  947. */
  948. static void eeh_add_device_late(struct pci_dev *dev)
  949. {
  950. struct device_node *dn;
  951. struct pci_dn *pdn;
  952. if (!dev || !eeh_subsystem_enabled)
  953. return;
  954. #ifdef DEBUG
  955. printk(KERN_DEBUG "EEH: adding device %s\n", pci_name(dev));
  956. #endif
  957. pci_dev_get (dev);
  958. dn = pci_device_to_OF_node(dev);
  959. pdn = PCI_DN(dn);
  960. pdn->pcidev = dev;
  961. pci_addr_cache_insert_device (dev);
  962. }
  963. void eeh_add_device_tree_late(struct pci_bus *bus)
  964. {
  965. struct pci_dev *dev;
  966. list_for_each_entry(dev, &bus->devices, bus_list) {
  967. eeh_add_device_late(dev);
  968. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  969. struct pci_bus *subbus = dev->subordinate;
  970. if (subbus)
  971. eeh_add_device_tree_late(subbus);
  972. }
  973. }
  974. }
  975. EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
  976. /**
  977. * eeh_remove_device - undo EEH setup for the indicated pci device
  978. * @dev: pci device to be removed
  979. *
  980. * This routine should be called when a device is removed from
  981. * a running system (e.g. by hotplug or dlpar). It unregisters
  982. * the PCI device from the EEH subsystem. I/O errors affecting
  983. * this device will no longer be detected after this call; thus,
  984. * i/o errors affecting this slot may leave this device unusable.
  985. */
  986. static void eeh_remove_device(struct pci_dev *dev)
  987. {
  988. struct device_node *dn;
  989. if (!dev || !eeh_subsystem_enabled)
  990. return;
  991. /* Unregister the device with the EEH/PCI address search system */
  992. #ifdef DEBUG
  993. printk(KERN_DEBUG "EEH: remove device %s\n", pci_name(dev));
  994. #endif
  995. pci_addr_cache_remove_device(dev);
  996. dn = pci_device_to_OF_node(dev);
  997. if (PCI_DN(dn)->pcidev) {
  998. PCI_DN(dn)->pcidev = NULL;
  999. pci_dev_put (dev);
  1000. }
  1001. }
  1002. void eeh_remove_bus_device(struct pci_dev *dev)
  1003. {
  1004. struct pci_bus *bus = dev->subordinate;
  1005. struct pci_dev *child, *tmp;
  1006. eeh_remove_device(dev);
  1007. if (bus && dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  1008. list_for_each_entry_safe(child, tmp, &bus->devices, bus_list)
  1009. eeh_remove_bus_device(child);
  1010. }
  1011. }
  1012. EXPORT_SYMBOL_GPL(eeh_remove_bus_device);
  1013. static int proc_eeh_show(struct seq_file *m, void *v)
  1014. {
  1015. if (0 == eeh_subsystem_enabled) {
  1016. seq_printf(m, "EEH Subsystem is globally disabled\n");
  1017. seq_printf(m, "eeh_total_mmio_ffs=%ld\n", total_mmio_ffs);
  1018. } else {
  1019. seq_printf(m, "EEH Subsystem is enabled\n");
  1020. seq_printf(m,
  1021. "no device=%ld\n"
  1022. "no device node=%ld\n"
  1023. "no config address=%ld\n"
  1024. "check not wanted=%ld\n"
  1025. "eeh_total_mmio_ffs=%ld\n"
  1026. "eeh_false_positives=%ld\n"
  1027. "eeh_ignored_failures=%ld\n"
  1028. "eeh_slot_resets=%ld\n",
  1029. no_device, no_dn, no_cfg_addr,
  1030. ignored_check, total_mmio_ffs,
  1031. false_positives, ignored_failures,
  1032. slot_resets);
  1033. }
  1034. return 0;
  1035. }
  1036. static int proc_eeh_open(struct inode *inode, struct file *file)
  1037. {
  1038. return single_open(file, proc_eeh_show, NULL);
  1039. }
  1040. static const struct file_operations proc_eeh_operations = {
  1041. .open = proc_eeh_open,
  1042. .read = seq_read,
  1043. .llseek = seq_lseek,
  1044. .release = single_release,
  1045. };
  1046. static int __init eeh_init_proc(void)
  1047. {
  1048. struct proc_dir_entry *e;
  1049. if (machine_is(pseries)) {
  1050. e = create_proc_entry("ppc64/eeh", 0, NULL);
  1051. if (e)
  1052. e->proc_fops = &proc_eeh_operations;
  1053. }
  1054. return 0;
  1055. }
  1056. __initcall(eeh_init_proc);