gadget.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.dma == DMA_ADDR_INVALID) {
  62. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  63. req->request.length, req->direction
  64. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  65. req->mapped = true;
  66. }
  67. }
  68. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  69. {
  70. struct dwc3 *dwc = req->dep->dwc;
  71. if (req->request.length == 0) {
  72. req->request.dma = DMA_ADDR_INVALID;
  73. return;
  74. }
  75. if (req->mapped) {
  76. dma_unmap_single(dwc->dev, req->request.dma,
  77. req->request.length, req->direction
  78. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  79. req->mapped = 0;
  80. req->request.dma = DMA_ADDR_INVALID;
  81. }
  82. }
  83. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  84. int status)
  85. {
  86. struct dwc3 *dwc = dep->dwc;
  87. if (req->queued) {
  88. dep->busy_slot++;
  89. /*
  90. * Skip LINK TRB. We can't use req->trb and check for
  91. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  92. * completed (not the LINK TRB).
  93. */
  94. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  95. usb_endpoint_xfer_isoc(dep->desc))
  96. dep->busy_slot++;
  97. }
  98. list_del(&req->list);
  99. if (req->request.status == -EINPROGRESS)
  100. req->request.status = status;
  101. dwc3_unmap_buffer_from_dma(req);
  102. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  103. req, dep->name, req->request.actual,
  104. req->request.length, status);
  105. spin_unlock(&dwc->lock);
  106. req->request.complete(&req->dep->endpoint, &req->request);
  107. spin_lock(&dwc->lock);
  108. }
  109. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  110. {
  111. switch (cmd) {
  112. case DWC3_DEPCMD_DEPSTARTCFG:
  113. return "Start New Configuration";
  114. case DWC3_DEPCMD_ENDTRANSFER:
  115. return "End Transfer";
  116. case DWC3_DEPCMD_UPDATETRANSFER:
  117. return "Update Transfer";
  118. case DWC3_DEPCMD_STARTTRANSFER:
  119. return "Start Transfer";
  120. case DWC3_DEPCMD_CLEARSTALL:
  121. return "Clear Stall";
  122. case DWC3_DEPCMD_SETSTALL:
  123. return "Set Stall";
  124. case DWC3_DEPCMD_GETSEQNUMBER:
  125. return "Get Data Sequence Number";
  126. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  127. return "Set Endpoint Transfer Resource";
  128. case DWC3_DEPCMD_SETEPCONFIG:
  129. return "Set Endpoint Configuration";
  130. default:
  131. return "UNKNOWN command";
  132. }
  133. }
  134. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  135. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  136. {
  137. struct dwc3_ep *dep = dwc->eps[ep];
  138. u32 timeout = 500;
  139. u32 reg;
  140. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  141. dep->name,
  142. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  143. params->param1.raw, params->param2.raw);
  144. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  148. do {
  149. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  150. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  151. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  152. DWC3_DEPCMD_STATUS(reg));
  153. return 0;
  154. }
  155. /*
  156. * We can't sleep here, because it is also called from
  157. * interrupt context.
  158. */
  159. timeout--;
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. udelay(1);
  163. } while (1);
  164. }
  165. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  166. struct dwc3_trb_hw *trb)
  167. {
  168. u32 offset = (char *) trb - (char *) dep->trb_pool;
  169. return dep->trb_pool_dma + offset;
  170. }
  171. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  172. {
  173. struct dwc3 *dwc = dep->dwc;
  174. if (dep->trb_pool)
  175. return 0;
  176. if (dep->number == 0 || dep->number == 1)
  177. return 0;
  178. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  179. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  180. &dep->trb_pool_dma, GFP_KERNEL);
  181. if (!dep->trb_pool) {
  182. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  183. dep->name);
  184. return -ENOMEM;
  185. }
  186. return 0;
  187. }
  188. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  189. {
  190. struct dwc3 *dwc = dep->dwc;
  191. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  192. dep->trb_pool, dep->trb_pool_dma);
  193. dep->trb_pool = NULL;
  194. dep->trb_pool_dma = 0;
  195. }
  196. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  197. {
  198. struct dwc3_gadget_ep_cmd_params params;
  199. u32 cmd;
  200. memset(&params, 0x00, sizeof(params));
  201. if (dep->number != 1) {
  202. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  203. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  204. if (dep->number > 1) {
  205. if (dwc->start_config_issued)
  206. return 0;
  207. dwc->start_config_issued = true;
  208. cmd |= DWC3_DEPCMD_PARAM(2);
  209. }
  210. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  211. }
  212. return 0;
  213. }
  214. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  215. const struct usb_endpoint_descriptor *desc)
  216. {
  217. struct dwc3_gadget_ep_cmd_params params;
  218. memset(&params, 0x00, sizeof(params));
  219. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  220. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  221. params.param0.depcfg.burst_size = dep->endpoint.maxburst;
  222. params.param1.depcfg.xfer_complete_enable = true;
  223. params.param1.depcfg.xfer_not_ready_enable = true;
  224. if (usb_endpoint_xfer_bulk(desc) && dep->endpoint.max_streams) {
  225. params.param1.depcfg.stream_capable = true;
  226. params.param1.depcfg.stream_event_enable = true;
  227. dep->stream_capable = true;
  228. }
  229. if (usb_endpoint_xfer_isoc(desc))
  230. params.param1.depcfg.xfer_in_progress_enable = true;
  231. /*
  232. * We are doing 1:1 mapping for endpoints, meaning
  233. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  234. * so on. We consider the direction bit as part of the physical
  235. * endpoint number. So USB endpoint 0x81 is 0x03.
  236. */
  237. params.param1.depcfg.ep_number = dep->number;
  238. /*
  239. * We must use the lower 16 TX FIFOs even though
  240. * HW might have more
  241. */
  242. if (dep->direction)
  243. params.param0.depcfg.fifo_number = dep->number >> 1;
  244. if (desc->bInterval) {
  245. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  246. dep->interval = 1 << (desc->bInterval - 1);
  247. }
  248. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  249. DWC3_DEPCMD_SETEPCONFIG, &params);
  250. }
  251. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  252. {
  253. struct dwc3_gadget_ep_cmd_params params;
  254. memset(&params, 0x00, sizeof(params));
  255. params.param0.depxfercfg.number_xfer_resources = 1;
  256. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  257. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  258. }
  259. /**
  260. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  261. * @dep: endpoint to be initialized
  262. * @desc: USB Endpoint Descriptor
  263. *
  264. * Caller should take care of locking
  265. */
  266. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  267. const struct usb_endpoint_descriptor *desc)
  268. {
  269. struct dwc3 *dwc = dep->dwc;
  270. u32 reg;
  271. int ret = -ENOMEM;
  272. if (!(dep->flags & DWC3_EP_ENABLED)) {
  273. ret = dwc3_gadget_start_config(dwc, dep);
  274. if (ret)
  275. return ret;
  276. }
  277. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  278. if (ret)
  279. return ret;
  280. if (!(dep->flags & DWC3_EP_ENABLED)) {
  281. struct dwc3_trb_hw *trb_st_hw;
  282. struct dwc3_trb_hw *trb_link_hw;
  283. struct dwc3_trb trb_link;
  284. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  285. if (ret)
  286. return ret;
  287. dep->desc = desc;
  288. dep->type = usb_endpoint_type(desc);
  289. dep->flags |= DWC3_EP_ENABLED;
  290. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  291. reg |= DWC3_DALEPENA_EP(dep->number);
  292. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  293. if (!usb_endpoint_xfer_isoc(desc))
  294. return 0;
  295. memset(&trb_link, 0, sizeof(trb_link));
  296. /* Link TRB for ISOC. The HWO but is never reset */
  297. trb_st_hw = &dep->trb_pool[0];
  298. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  299. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  300. trb_link.hwo = true;
  301. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  302. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  303. }
  304. return 0;
  305. }
  306. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  307. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  308. {
  309. struct dwc3_request *req;
  310. if (!list_empty(&dep->req_queued))
  311. dwc3_stop_active_transfer(dwc, dep->number);
  312. while (!list_empty(&dep->request_list)) {
  313. req = next_request(&dep->request_list);
  314. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  315. }
  316. }
  317. /**
  318. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  319. * @dep: the endpoint to disable
  320. *
  321. * This function also removes requests which are currently processed ny the
  322. * hardware and those which are not yet scheduled.
  323. * Caller should take care of locking.
  324. */
  325. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  326. {
  327. struct dwc3 *dwc = dep->dwc;
  328. u32 reg;
  329. dwc3_remove_requests(dwc, dep);
  330. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  331. reg &= ~DWC3_DALEPENA_EP(dep->number);
  332. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  333. dep->stream_capable = false;
  334. dep->desc = NULL;
  335. dep->type = 0;
  336. dep->flags = 0;
  337. return 0;
  338. }
  339. /* -------------------------------------------------------------------------- */
  340. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  341. const struct usb_endpoint_descriptor *desc)
  342. {
  343. return -EINVAL;
  344. }
  345. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  346. {
  347. return -EINVAL;
  348. }
  349. /* -------------------------------------------------------------------------- */
  350. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  351. const struct usb_endpoint_descriptor *desc)
  352. {
  353. struct dwc3_ep *dep;
  354. struct dwc3 *dwc;
  355. unsigned long flags;
  356. int ret;
  357. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  358. pr_debug("dwc3: invalid parameters\n");
  359. return -EINVAL;
  360. }
  361. if (!desc->wMaxPacketSize) {
  362. pr_debug("dwc3: missing wMaxPacketSize\n");
  363. return -EINVAL;
  364. }
  365. dep = to_dwc3_ep(ep);
  366. dwc = dep->dwc;
  367. switch (usb_endpoint_type(desc)) {
  368. case USB_ENDPOINT_XFER_CONTROL:
  369. strncat(dep->name, "-control", sizeof(dep->name));
  370. break;
  371. case USB_ENDPOINT_XFER_ISOC:
  372. strncat(dep->name, "-isoc", sizeof(dep->name));
  373. break;
  374. case USB_ENDPOINT_XFER_BULK:
  375. strncat(dep->name, "-bulk", sizeof(dep->name));
  376. break;
  377. case USB_ENDPOINT_XFER_INT:
  378. strncat(dep->name, "-int", sizeof(dep->name));
  379. break;
  380. default:
  381. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  382. }
  383. if (dep->flags & DWC3_EP_ENABLED) {
  384. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  385. dep->name);
  386. return 0;
  387. }
  388. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  389. spin_lock_irqsave(&dwc->lock, flags);
  390. ret = __dwc3_gadget_ep_enable(dep, desc);
  391. spin_unlock_irqrestore(&dwc->lock, flags);
  392. return ret;
  393. }
  394. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  395. {
  396. struct dwc3_ep *dep;
  397. struct dwc3 *dwc;
  398. unsigned long flags;
  399. int ret;
  400. if (!ep) {
  401. pr_debug("dwc3: invalid parameters\n");
  402. return -EINVAL;
  403. }
  404. dep = to_dwc3_ep(ep);
  405. dwc = dep->dwc;
  406. if (!(dep->flags & DWC3_EP_ENABLED)) {
  407. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  408. dep->name);
  409. return 0;
  410. }
  411. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  412. dep->number >> 1,
  413. (dep->number & 1) ? "in" : "out");
  414. spin_lock_irqsave(&dwc->lock, flags);
  415. ret = __dwc3_gadget_ep_disable(dep);
  416. spin_unlock_irqrestore(&dwc->lock, flags);
  417. return ret;
  418. }
  419. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  420. gfp_t gfp_flags)
  421. {
  422. struct dwc3_request *req;
  423. struct dwc3_ep *dep = to_dwc3_ep(ep);
  424. struct dwc3 *dwc = dep->dwc;
  425. req = kzalloc(sizeof(*req), gfp_flags);
  426. if (!req) {
  427. dev_err(dwc->dev, "not enough memory\n");
  428. return NULL;
  429. }
  430. req->epnum = dep->number;
  431. req->dep = dep;
  432. req->request.dma = DMA_ADDR_INVALID;
  433. return &req->request;
  434. }
  435. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  436. struct usb_request *request)
  437. {
  438. struct dwc3_request *req = to_dwc3_request(request);
  439. kfree(req);
  440. }
  441. /*
  442. * dwc3_prepare_trbs - setup TRBs from requests
  443. * @dep: endpoint for which requests are being prepared
  444. * @starting: true if the endpoint is idle and no requests are queued.
  445. *
  446. * The functions goes through the requests list and setups TRBs for the
  447. * transfers. The functions returns once there are not more TRBs available or
  448. * it run out of requests.
  449. */
  450. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  451. bool starting)
  452. {
  453. struct dwc3_request *req, *n, *ret = NULL;
  454. struct dwc3_trb_hw *trb_hw;
  455. struct dwc3_trb trb;
  456. u32 trbs_left;
  457. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  458. /* the first request must not be queued */
  459. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  460. /*
  461. * if busy & slot are equal than it is either full or empty. If we are
  462. * starting to proceed requests then we are empty. Otherwise we ar
  463. * full and don't do anything
  464. */
  465. if (!trbs_left) {
  466. if (!starting)
  467. return NULL;
  468. trbs_left = DWC3_TRB_NUM;
  469. /*
  470. * In case we start from scratch, we queue the ISOC requests
  471. * starting from slot 1. This is done because we use ring
  472. * buffer and have no LST bit to stop us. Instead, we place
  473. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  474. * after the first request so we start at slot 1 and have
  475. * 7 requests proceed before we hit the first IOC.
  476. * Other transfer types don't use the ring buffer and are
  477. * processed from the first TRB until the last one. Since we
  478. * don't wrap around we have to start at the beginning.
  479. */
  480. if (usb_endpoint_xfer_isoc(dep->desc)) {
  481. dep->busy_slot = 1;
  482. dep->free_slot = 1;
  483. } else {
  484. dep->busy_slot = 0;
  485. dep->free_slot = 0;
  486. }
  487. }
  488. /* The last TRB is a link TRB, not used for xfer */
  489. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  490. return NULL;
  491. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  492. unsigned int last_one = 0;
  493. unsigned int cur_slot;
  494. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  495. cur_slot = dep->free_slot;
  496. dep->free_slot++;
  497. /* Skip the LINK-TRB on ISOC */
  498. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  499. usb_endpoint_xfer_isoc(dep->desc))
  500. continue;
  501. dwc3_gadget_move_request_queued(req);
  502. memset(&trb, 0, sizeof(trb));
  503. trbs_left--;
  504. /* Is our TRB pool empty? */
  505. if (!trbs_left)
  506. last_one = 1;
  507. /* Is this the last request? */
  508. if (list_empty(&dep->request_list))
  509. last_one = 1;
  510. /*
  511. * FIXME we shouldn't need to set LST bit always but we are
  512. * facing some weird problem with the Hardware where it doesn't
  513. * complete even though it has been previously started.
  514. *
  515. * While we're debugging the problem, as a workaround to
  516. * multiple TRBs handling, use only one TRB at a time.
  517. */
  518. last_one = 1;
  519. req->trb = trb_hw;
  520. if (!ret)
  521. ret = req;
  522. trb.bplh = req->request.dma;
  523. if (usb_endpoint_xfer_isoc(dep->desc)) {
  524. trb.isp_imi = true;
  525. trb.csp = true;
  526. } else {
  527. trb.lst = last_one;
  528. }
  529. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  530. trb.sid_sofn = req->request.stream_id;
  531. switch (usb_endpoint_type(dep->desc)) {
  532. case USB_ENDPOINT_XFER_CONTROL:
  533. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  534. break;
  535. case USB_ENDPOINT_XFER_ISOC:
  536. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  537. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  538. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  539. trb.ioc = last_one;
  540. break;
  541. case USB_ENDPOINT_XFER_BULK:
  542. case USB_ENDPOINT_XFER_INT:
  543. trb.trbctl = DWC3_TRBCTL_NORMAL;
  544. break;
  545. default:
  546. /*
  547. * This is only possible with faulty memory because we
  548. * checked it already :)
  549. */
  550. BUG();
  551. }
  552. trb.length = req->request.length;
  553. trb.hwo = true;
  554. dwc3_trb_to_hw(&trb, trb_hw);
  555. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  556. if (last_one)
  557. break;
  558. }
  559. return ret;
  560. }
  561. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  562. int start_new)
  563. {
  564. struct dwc3_gadget_ep_cmd_params params;
  565. struct dwc3_request *req;
  566. struct dwc3 *dwc = dep->dwc;
  567. int ret;
  568. u32 cmd;
  569. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  570. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  571. return -EBUSY;
  572. }
  573. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  574. /*
  575. * If we are getting here after a short-out-packet we don't enqueue any
  576. * new requests as we try to set the IOC bit only on the last request.
  577. */
  578. if (start_new) {
  579. if (list_empty(&dep->req_queued))
  580. dwc3_prepare_trbs(dep, start_new);
  581. /* req points to the first request which will be sent */
  582. req = next_request(&dep->req_queued);
  583. } else {
  584. /*
  585. * req points to the first request where HWO changed
  586. * from 0 to 1
  587. */
  588. req = dwc3_prepare_trbs(dep, start_new);
  589. }
  590. if (!req) {
  591. dep->flags |= DWC3_EP_PENDING_REQUEST;
  592. return 0;
  593. }
  594. memset(&params, 0, sizeof(params));
  595. params.param0.depstrtxfer.transfer_desc_addr_high =
  596. upper_32_bits(req->trb_dma);
  597. params.param1.depstrtxfer.transfer_desc_addr_low =
  598. lower_32_bits(req->trb_dma);
  599. if (start_new)
  600. cmd = DWC3_DEPCMD_STARTTRANSFER;
  601. else
  602. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  603. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  604. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  605. if (ret < 0) {
  606. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  607. /*
  608. * FIXME we need to iterate over the list of requests
  609. * here and stop, unmap, free and del each of the linked
  610. * requests instead of we do now.
  611. */
  612. dwc3_unmap_buffer_from_dma(req);
  613. list_del(&req->list);
  614. return ret;
  615. }
  616. dep->flags |= DWC3_EP_BUSY;
  617. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  618. dep->number);
  619. if (!dep->res_trans_idx)
  620. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  621. return 0;
  622. }
  623. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  624. {
  625. req->request.actual = 0;
  626. req->request.status = -EINPROGRESS;
  627. req->direction = dep->direction;
  628. req->epnum = dep->number;
  629. /*
  630. * We only add to our list of requests now and
  631. * start consuming the list once we get XferNotReady
  632. * IRQ.
  633. *
  634. * That way, we avoid doing anything that we don't need
  635. * to do now and defer it until the point we receive a
  636. * particular token from the Host side.
  637. *
  638. * This will also avoid Host cancelling URBs due to too
  639. * many NACKs.
  640. */
  641. dwc3_map_buffer_to_dma(req);
  642. list_add_tail(&req->list, &dep->request_list);
  643. /*
  644. * There is one special case: XferNotReady with
  645. * empty list of requests. We need to kick the
  646. * transfer here in that situation, otherwise
  647. * we will be NAKing forever.
  648. *
  649. * If we get XferNotReady before gadget driver
  650. * has a chance to queue a request, we will ACK
  651. * the IRQ but won't be able to receive the data
  652. * until the next request is queued. The following
  653. * code is handling exactly that.
  654. */
  655. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  656. int ret;
  657. int start_trans;
  658. start_trans = 1;
  659. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  660. dep->flags & DWC3_EP_BUSY)
  661. start_trans = 0;
  662. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  663. if (ret && ret != -EBUSY) {
  664. struct dwc3 *dwc = dep->dwc;
  665. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  666. dep->name);
  667. }
  668. };
  669. return 0;
  670. }
  671. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  672. gfp_t gfp_flags)
  673. {
  674. struct dwc3_request *req = to_dwc3_request(request);
  675. struct dwc3_ep *dep = to_dwc3_ep(ep);
  676. struct dwc3 *dwc = dep->dwc;
  677. unsigned long flags;
  678. int ret;
  679. if (!dep->desc) {
  680. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  681. request, ep->name);
  682. return -ESHUTDOWN;
  683. }
  684. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  685. request, ep->name, request->length);
  686. spin_lock_irqsave(&dwc->lock, flags);
  687. ret = __dwc3_gadget_ep_queue(dep, req);
  688. spin_unlock_irqrestore(&dwc->lock, flags);
  689. return ret;
  690. }
  691. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  692. struct usb_request *request)
  693. {
  694. struct dwc3_request *req = to_dwc3_request(request);
  695. struct dwc3_request *r = NULL;
  696. struct dwc3_ep *dep = to_dwc3_ep(ep);
  697. struct dwc3 *dwc = dep->dwc;
  698. unsigned long flags;
  699. int ret = 0;
  700. spin_lock_irqsave(&dwc->lock, flags);
  701. list_for_each_entry(r, &dep->request_list, list) {
  702. if (r == req)
  703. break;
  704. }
  705. if (r != req) {
  706. list_for_each_entry(r, &dep->req_queued, list) {
  707. if (r == req)
  708. break;
  709. }
  710. if (r == req) {
  711. /* wait until it is processed */
  712. dwc3_stop_active_transfer(dwc, dep->number);
  713. goto out0;
  714. }
  715. dev_err(dwc->dev, "request %p was not queued to %s\n",
  716. request, ep->name);
  717. ret = -EINVAL;
  718. goto out0;
  719. }
  720. /* giveback the request */
  721. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  722. out0:
  723. spin_unlock_irqrestore(&dwc->lock, flags);
  724. return ret;
  725. }
  726. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  727. {
  728. struct dwc3_gadget_ep_cmd_params params;
  729. struct dwc3 *dwc = dep->dwc;
  730. int ret;
  731. memset(&params, 0x00, sizeof(params));
  732. if (value) {
  733. if (dep->number == 0 || dep->number == 1) {
  734. /*
  735. * Whenever EP0 is stalled, we will restart
  736. * the state machine, thus moving back to
  737. * Setup Phase
  738. */
  739. dwc->ep0state = EP0_SETUP_PHASE;
  740. }
  741. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  742. DWC3_DEPCMD_SETSTALL, &params);
  743. if (ret)
  744. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  745. value ? "set" : "clear",
  746. dep->name);
  747. else
  748. dep->flags |= DWC3_EP_STALL;
  749. } else {
  750. if (dep->flags & DWC3_EP_WEDGE)
  751. return 0;
  752. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  753. DWC3_DEPCMD_CLEARSTALL, &params);
  754. if (ret)
  755. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  756. value ? "set" : "clear",
  757. dep->name);
  758. else
  759. dep->flags &= ~DWC3_EP_STALL;
  760. }
  761. return ret;
  762. }
  763. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  764. {
  765. struct dwc3_ep *dep = to_dwc3_ep(ep);
  766. struct dwc3 *dwc = dep->dwc;
  767. unsigned long flags;
  768. int ret;
  769. spin_lock_irqsave(&dwc->lock, flags);
  770. if (usb_endpoint_xfer_isoc(dep->desc)) {
  771. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  772. ret = -EINVAL;
  773. goto out;
  774. }
  775. ret = __dwc3_gadget_ep_set_halt(dep, value);
  776. out:
  777. spin_unlock_irqrestore(&dwc->lock, flags);
  778. return ret;
  779. }
  780. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  781. {
  782. struct dwc3_ep *dep = to_dwc3_ep(ep);
  783. dep->flags |= DWC3_EP_WEDGE;
  784. return dwc3_gadget_ep_set_halt(ep, 1);
  785. }
  786. /* -------------------------------------------------------------------------- */
  787. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  788. .bLength = USB_DT_ENDPOINT_SIZE,
  789. .bDescriptorType = USB_DT_ENDPOINT,
  790. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  791. };
  792. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  793. .enable = dwc3_gadget_ep0_enable,
  794. .disable = dwc3_gadget_ep0_disable,
  795. .alloc_request = dwc3_gadget_ep_alloc_request,
  796. .free_request = dwc3_gadget_ep_free_request,
  797. .queue = dwc3_gadget_ep0_queue,
  798. .dequeue = dwc3_gadget_ep_dequeue,
  799. .set_halt = dwc3_gadget_ep_set_halt,
  800. .set_wedge = dwc3_gadget_ep_set_wedge,
  801. };
  802. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  803. .enable = dwc3_gadget_ep_enable,
  804. .disable = dwc3_gadget_ep_disable,
  805. .alloc_request = dwc3_gadget_ep_alloc_request,
  806. .free_request = dwc3_gadget_ep_free_request,
  807. .queue = dwc3_gadget_ep_queue,
  808. .dequeue = dwc3_gadget_ep_dequeue,
  809. .set_halt = dwc3_gadget_ep_set_halt,
  810. .set_wedge = dwc3_gadget_ep_set_wedge,
  811. };
  812. /* -------------------------------------------------------------------------- */
  813. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  814. {
  815. struct dwc3 *dwc = gadget_to_dwc(g);
  816. u32 reg;
  817. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  818. return DWC3_DSTS_SOFFN(reg);
  819. }
  820. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  821. {
  822. struct dwc3 *dwc = gadget_to_dwc(g);
  823. unsigned long timeout;
  824. unsigned long flags;
  825. u32 reg;
  826. int ret = 0;
  827. u8 link_state;
  828. u8 speed;
  829. spin_lock_irqsave(&dwc->lock, flags);
  830. /*
  831. * According to the Databook Remote wakeup request should
  832. * be issued only when the device is in early suspend state.
  833. *
  834. * We can check that via USB Link State bits in DSTS register.
  835. */
  836. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  837. speed = reg & DWC3_DSTS_CONNECTSPD;
  838. if (speed == DWC3_DSTS_SUPERSPEED) {
  839. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  840. ret = -EINVAL;
  841. goto out;
  842. }
  843. link_state = DWC3_DSTS_USBLNKST(reg);
  844. switch (link_state) {
  845. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  846. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  847. break;
  848. default:
  849. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  850. link_state);
  851. ret = -EINVAL;
  852. goto out;
  853. }
  854. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  855. /*
  856. * Switch link state to Recovery. In HS/FS/LS this means
  857. * RemoteWakeup Request
  858. */
  859. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  860. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  861. /* wait for at least 2000us */
  862. usleep_range(2000, 2500);
  863. /* write zeroes to Link Change Request */
  864. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  865. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  866. /* pool until Link State change to ON */
  867. timeout = jiffies + msecs_to_jiffies(100);
  868. while (!(time_after(jiffies, timeout))) {
  869. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  870. /* in HS, means ON */
  871. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  872. break;
  873. }
  874. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  875. dev_err(dwc->dev, "failed to send remote wakeup\n");
  876. ret = -EINVAL;
  877. }
  878. out:
  879. spin_unlock_irqrestore(&dwc->lock, flags);
  880. return ret;
  881. }
  882. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  883. int is_selfpowered)
  884. {
  885. struct dwc3 *dwc = gadget_to_dwc(g);
  886. dwc->is_selfpowered = !!is_selfpowered;
  887. return 0;
  888. }
  889. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  890. {
  891. u32 reg;
  892. u32 timeout = 500;
  893. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  894. if (is_on)
  895. reg |= DWC3_DCTL_RUN_STOP;
  896. else
  897. reg &= ~DWC3_DCTL_RUN_STOP;
  898. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  899. do {
  900. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  901. if (is_on) {
  902. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  903. break;
  904. } else {
  905. if (reg & DWC3_DSTS_DEVCTRLHLT)
  906. break;
  907. }
  908. timeout--;
  909. if (!timeout)
  910. break;
  911. udelay(1);
  912. } while (1);
  913. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  914. dwc->gadget_driver
  915. ? dwc->gadget_driver->function : "no-function",
  916. is_on ? "connect" : "disconnect");
  917. }
  918. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  919. {
  920. struct dwc3 *dwc = gadget_to_dwc(g);
  921. unsigned long flags;
  922. is_on = !!is_on;
  923. spin_lock_irqsave(&dwc->lock, flags);
  924. dwc3_gadget_run_stop(dwc, is_on);
  925. spin_unlock_irqrestore(&dwc->lock, flags);
  926. return 0;
  927. }
  928. static int dwc3_gadget_start(struct usb_gadget *g,
  929. struct usb_gadget_driver *driver)
  930. {
  931. struct dwc3 *dwc = gadget_to_dwc(g);
  932. struct dwc3_ep *dep;
  933. unsigned long flags;
  934. int ret = 0;
  935. u32 reg;
  936. spin_lock_irqsave(&dwc->lock, flags);
  937. if (dwc->gadget_driver) {
  938. dev_err(dwc->dev, "%s is already bound to %s\n",
  939. dwc->gadget.name,
  940. dwc->gadget_driver->driver.name);
  941. ret = -EBUSY;
  942. goto err0;
  943. }
  944. dwc->gadget_driver = driver;
  945. dwc->gadget.dev.driver = &driver->driver;
  946. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  947. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  948. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  949. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  950. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  951. switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams0)) {
  952. case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
  953. reg &= ~DWC3_GCTL_DSBLCLKGTNG;
  954. break;
  955. default:
  956. dev_dbg(dwc->dev, "No power optimization available\n");
  957. }
  958. /*
  959. * WORKAROUND: DWC3 revisions <1.90a have a bug
  960. * when The device fails to connect at SuperSpeed
  961. * and falls back to high-speed mode which causes
  962. * the device to enter in a Connect/Disconnect loop
  963. */
  964. if (dwc->revision < DWC3_REVISION_190A)
  965. reg |= DWC3_GCTL_U2RSTECN;
  966. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  967. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  968. reg &= ~(DWC3_DCFG_SPEED_MASK);
  969. reg |= DWC3_DCFG_SUPERSPEED;
  970. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  971. dwc->start_config_issued = false;
  972. /* Start with SuperSpeed Default */
  973. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  974. dep = dwc->eps[0];
  975. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  976. if (ret) {
  977. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  978. goto err0;
  979. }
  980. dep = dwc->eps[1];
  981. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  982. if (ret) {
  983. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  984. goto err1;
  985. }
  986. /* begin to receive SETUP packets */
  987. dwc->ep0state = EP0_SETUP_PHASE;
  988. dwc3_ep0_out_start(dwc);
  989. spin_unlock_irqrestore(&dwc->lock, flags);
  990. return 0;
  991. err1:
  992. __dwc3_gadget_ep_disable(dwc->eps[0]);
  993. err0:
  994. spin_unlock_irqrestore(&dwc->lock, flags);
  995. return ret;
  996. }
  997. static int dwc3_gadget_stop(struct usb_gadget *g,
  998. struct usb_gadget_driver *driver)
  999. {
  1000. struct dwc3 *dwc = gadget_to_dwc(g);
  1001. unsigned long flags;
  1002. spin_lock_irqsave(&dwc->lock, flags);
  1003. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1004. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1005. dwc->gadget_driver = NULL;
  1006. dwc->gadget.dev.driver = NULL;
  1007. spin_unlock_irqrestore(&dwc->lock, flags);
  1008. return 0;
  1009. }
  1010. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1011. .get_frame = dwc3_gadget_get_frame,
  1012. .wakeup = dwc3_gadget_wakeup,
  1013. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1014. .pullup = dwc3_gadget_pullup,
  1015. .udc_start = dwc3_gadget_start,
  1016. .udc_stop = dwc3_gadget_stop,
  1017. };
  1018. /* -------------------------------------------------------------------------- */
  1019. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1020. {
  1021. struct dwc3_ep *dep;
  1022. u8 epnum;
  1023. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1024. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1025. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1026. if (!dep) {
  1027. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1028. epnum);
  1029. return -ENOMEM;
  1030. }
  1031. dep->dwc = dwc;
  1032. dep->number = epnum;
  1033. dwc->eps[epnum] = dep;
  1034. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1035. (epnum & 1) ? "in" : "out");
  1036. dep->endpoint.name = dep->name;
  1037. dep->direction = (epnum & 1);
  1038. if (epnum == 0 || epnum == 1) {
  1039. dep->endpoint.maxpacket = 512;
  1040. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1041. if (!epnum)
  1042. dwc->gadget.ep0 = &dep->endpoint;
  1043. } else {
  1044. int ret;
  1045. dep->endpoint.maxpacket = 1024;
  1046. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1047. list_add_tail(&dep->endpoint.ep_list,
  1048. &dwc->gadget.ep_list);
  1049. ret = dwc3_alloc_trb_pool(dep);
  1050. if (ret) {
  1051. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1052. return ret;
  1053. }
  1054. }
  1055. INIT_LIST_HEAD(&dep->request_list);
  1056. INIT_LIST_HEAD(&dep->req_queued);
  1057. }
  1058. return 0;
  1059. }
  1060. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1061. {
  1062. struct dwc3_ep *dep;
  1063. u8 epnum;
  1064. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1065. dep = dwc->eps[epnum];
  1066. dwc3_free_trb_pool(dep);
  1067. if (epnum != 0 && epnum != 1)
  1068. list_del(&dep->endpoint.ep_list);
  1069. kfree(dep);
  1070. }
  1071. }
  1072. static void dwc3_gadget_release(struct device *dev)
  1073. {
  1074. dev_dbg(dev, "%s\n", __func__);
  1075. }
  1076. /* -------------------------------------------------------------------------- */
  1077. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1078. const struct dwc3_event_depevt *event, int status)
  1079. {
  1080. struct dwc3_request *req;
  1081. struct dwc3_trb trb;
  1082. unsigned int count;
  1083. unsigned int s_pkt = 0;
  1084. do {
  1085. req = next_request(&dep->req_queued);
  1086. if (!req)
  1087. break;
  1088. dwc3_trb_to_nat(req->trb, &trb);
  1089. if (trb.hwo && status != -ESHUTDOWN)
  1090. /*
  1091. * We continue despite the error. There is not much we
  1092. * can do. If we don't clean in up we loop for ever. If
  1093. * we skip the TRB than it gets overwritten reused after
  1094. * a while since we use them in a ring buffer. a BUG()
  1095. * would help. Lets hope that if this occures, someone
  1096. * fixes the root cause instead of looking away :)
  1097. */
  1098. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1099. dep->name, req->trb);
  1100. count = trb.length;
  1101. if (dep->direction) {
  1102. if (count) {
  1103. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1104. dep->name);
  1105. status = -ECONNRESET;
  1106. }
  1107. } else {
  1108. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1109. s_pkt = 1;
  1110. }
  1111. /*
  1112. * We assume here we will always receive the entire data block
  1113. * which we should receive. Meaning, if we program RX to
  1114. * receive 4K but we receive only 2K, we assume that's all we
  1115. * should receive and we simply bounce the request back to the
  1116. * gadget driver for further processing.
  1117. */
  1118. req->request.actual += req->request.length - count;
  1119. dwc3_gadget_giveback(dep, req, status);
  1120. if (s_pkt)
  1121. break;
  1122. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1123. break;
  1124. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1125. break;
  1126. } while (1);
  1127. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1128. return 0;
  1129. return 1;
  1130. }
  1131. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1132. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1133. int start_new)
  1134. {
  1135. unsigned status = 0;
  1136. int clean_busy;
  1137. if (event->status & DEPEVT_STATUS_BUSERR)
  1138. status = -ECONNRESET;
  1139. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1140. if (clean_busy) {
  1141. dep->flags &= ~DWC3_EP_BUSY;
  1142. dep->res_trans_idx = 0;
  1143. }
  1144. }
  1145. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1146. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1147. {
  1148. u32 uf;
  1149. if (list_empty(&dep->request_list)) {
  1150. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1151. dep->name);
  1152. return;
  1153. }
  1154. if (event->parameters) {
  1155. u32 mask;
  1156. mask = ~(dep->interval - 1);
  1157. uf = event->parameters & mask;
  1158. /* 4 micro frames in the future */
  1159. uf += dep->interval * 4;
  1160. } else {
  1161. uf = 0;
  1162. }
  1163. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1164. }
  1165. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1166. const struct dwc3_event_depevt *event)
  1167. {
  1168. struct dwc3 *dwc = dep->dwc;
  1169. struct dwc3_event_depevt mod_ev = *event;
  1170. /*
  1171. * We were asked to remove one requests. It is possible that this
  1172. * request and a few other were started together and have the same
  1173. * transfer index. Since we stopped the complete endpoint we don't
  1174. * know how many requests were already completed (and not yet)
  1175. * reported and how could be done (later). We purge them all until
  1176. * the end of the list.
  1177. */
  1178. mod_ev.status = DEPEVT_STATUS_LST;
  1179. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1180. dep->flags &= ~DWC3_EP_BUSY;
  1181. /* pending requets are ignored and are queued on XferNotReady */
  1182. }
  1183. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1184. const struct dwc3_event_depevt *event)
  1185. {
  1186. u32 param = event->parameters;
  1187. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1188. switch (cmd_type) {
  1189. case DWC3_DEPCMD_ENDTRANSFER:
  1190. dwc3_process_ep_cmd_complete(dep, event);
  1191. break;
  1192. case DWC3_DEPCMD_STARTTRANSFER:
  1193. dep->res_trans_idx = param & 0x7f;
  1194. break;
  1195. default:
  1196. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1197. __func__, cmd_type);
  1198. break;
  1199. };
  1200. }
  1201. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1202. const struct dwc3_event_depevt *event)
  1203. {
  1204. struct dwc3_ep *dep;
  1205. u8 epnum = event->endpoint_number;
  1206. dep = dwc->eps[epnum];
  1207. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1208. dwc3_ep_event_string(event->endpoint_event));
  1209. if (epnum == 0 || epnum == 1) {
  1210. dwc3_ep0_interrupt(dwc, event);
  1211. return;
  1212. }
  1213. switch (event->endpoint_event) {
  1214. case DWC3_DEPEVT_XFERCOMPLETE:
  1215. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1216. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1217. dep->name);
  1218. return;
  1219. }
  1220. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1221. break;
  1222. case DWC3_DEPEVT_XFERINPROGRESS:
  1223. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1224. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1225. dep->name);
  1226. return;
  1227. }
  1228. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1229. break;
  1230. case DWC3_DEPEVT_XFERNOTREADY:
  1231. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1232. dwc3_gadget_start_isoc(dwc, dep, event);
  1233. } else {
  1234. int ret;
  1235. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1236. dep->name, event->status
  1237. ? "Transfer Active"
  1238. : "Transfer Not Active");
  1239. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1240. if (!ret || ret == -EBUSY)
  1241. return;
  1242. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1243. dep->name);
  1244. }
  1245. break;
  1246. case DWC3_DEPEVT_STREAMEVT:
  1247. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1248. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1249. dep->name);
  1250. return;
  1251. }
  1252. switch (event->status) {
  1253. case DEPEVT_STREAMEVT_FOUND:
  1254. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1255. event->parameters);
  1256. break;
  1257. case DEPEVT_STREAMEVT_NOTFOUND:
  1258. /* FALLTHROUGH */
  1259. default:
  1260. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1261. }
  1262. break;
  1263. case DWC3_DEPEVT_RXTXFIFOEVT:
  1264. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1265. break;
  1266. case DWC3_DEPEVT_EPCMDCMPLT:
  1267. dwc3_ep_cmd_compl(dep, event);
  1268. break;
  1269. }
  1270. }
  1271. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1272. {
  1273. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1274. spin_unlock(&dwc->lock);
  1275. dwc->gadget_driver->disconnect(&dwc->gadget);
  1276. spin_lock(&dwc->lock);
  1277. }
  1278. }
  1279. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1280. {
  1281. struct dwc3_ep *dep;
  1282. struct dwc3_gadget_ep_cmd_params params;
  1283. u32 cmd;
  1284. int ret;
  1285. dep = dwc->eps[epnum];
  1286. WARN_ON(!dep->res_trans_idx);
  1287. if (dep->res_trans_idx) {
  1288. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1289. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1290. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1291. memset(&params, 0, sizeof(params));
  1292. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1293. WARN_ON_ONCE(ret);
  1294. dep->res_trans_idx = 0;
  1295. }
  1296. }
  1297. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1298. {
  1299. u32 epnum;
  1300. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1301. struct dwc3_ep *dep;
  1302. dep = dwc->eps[epnum];
  1303. if (!(dep->flags & DWC3_EP_ENABLED))
  1304. continue;
  1305. dwc3_remove_requests(dwc, dep);
  1306. }
  1307. }
  1308. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1309. {
  1310. u32 epnum;
  1311. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1312. struct dwc3_ep *dep;
  1313. struct dwc3_gadget_ep_cmd_params params;
  1314. int ret;
  1315. dep = dwc->eps[epnum];
  1316. if (!(dep->flags & DWC3_EP_STALL))
  1317. continue;
  1318. dep->flags &= ~DWC3_EP_STALL;
  1319. memset(&params, 0, sizeof(params));
  1320. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1321. DWC3_DEPCMD_CLEARSTALL, &params);
  1322. WARN_ON_ONCE(ret);
  1323. }
  1324. }
  1325. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1326. {
  1327. dev_vdbg(dwc->dev, "%s\n", __func__);
  1328. #if 0
  1329. XXX
  1330. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1331. enable it before we can disable it.
  1332. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1333. reg &= ~DWC3_DCTL_INITU1ENA;
  1334. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1335. reg &= ~DWC3_DCTL_INITU2ENA;
  1336. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1337. #endif
  1338. dwc3_stop_active_transfers(dwc);
  1339. dwc3_disconnect_gadget(dwc);
  1340. dwc->start_config_issued = false;
  1341. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1342. }
  1343. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1344. {
  1345. u32 reg;
  1346. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1347. if (on)
  1348. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1349. else
  1350. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1351. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1352. }
  1353. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1354. {
  1355. u32 reg;
  1356. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1357. if (on)
  1358. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1359. else
  1360. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1361. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1362. }
  1363. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1364. {
  1365. u32 reg;
  1366. dev_vdbg(dwc->dev, "%s\n", __func__);
  1367. /* Enable PHYs */
  1368. dwc3_gadget_usb2_phy_power(dwc, true);
  1369. dwc3_gadget_usb3_phy_power(dwc, true);
  1370. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1371. dwc3_disconnect_gadget(dwc);
  1372. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1373. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1374. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1375. dwc3_stop_active_transfers(dwc);
  1376. dwc3_clear_stall_all_ep(dwc);
  1377. dwc->start_config_issued = false;
  1378. /* Reset device address to zero */
  1379. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1380. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1381. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1382. }
  1383. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1384. {
  1385. u32 reg;
  1386. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1387. /*
  1388. * We change the clock only at SS but I dunno why I would want to do
  1389. * this. Maybe it becomes part of the power saving plan.
  1390. */
  1391. if (speed != DWC3_DSTS_SUPERSPEED)
  1392. return;
  1393. /*
  1394. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1395. * each time on Connect Done.
  1396. */
  1397. if (!usb30_clock)
  1398. return;
  1399. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1400. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1401. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1402. }
  1403. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1404. {
  1405. switch (speed) {
  1406. case USB_SPEED_SUPER:
  1407. dwc3_gadget_usb2_phy_power(dwc, false);
  1408. break;
  1409. case USB_SPEED_HIGH:
  1410. case USB_SPEED_FULL:
  1411. case USB_SPEED_LOW:
  1412. dwc3_gadget_usb3_phy_power(dwc, false);
  1413. break;
  1414. }
  1415. }
  1416. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1417. {
  1418. struct dwc3_gadget_ep_cmd_params params;
  1419. struct dwc3_ep *dep;
  1420. int ret;
  1421. u32 reg;
  1422. u8 speed;
  1423. dev_vdbg(dwc->dev, "%s\n", __func__);
  1424. memset(&params, 0x00, sizeof(params));
  1425. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1426. speed = reg & DWC3_DSTS_CONNECTSPD;
  1427. dwc->speed = speed;
  1428. dwc3_update_ram_clk_sel(dwc, speed);
  1429. switch (speed) {
  1430. case DWC3_DCFG_SUPERSPEED:
  1431. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1432. dwc->gadget.ep0->maxpacket = 512;
  1433. dwc->gadget.speed = USB_SPEED_SUPER;
  1434. break;
  1435. case DWC3_DCFG_HIGHSPEED:
  1436. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1437. dwc->gadget.ep0->maxpacket = 64;
  1438. dwc->gadget.speed = USB_SPEED_HIGH;
  1439. break;
  1440. case DWC3_DCFG_FULLSPEED2:
  1441. case DWC3_DCFG_FULLSPEED1:
  1442. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1443. dwc->gadget.ep0->maxpacket = 64;
  1444. dwc->gadget.speed = USB_SPEED_FULL;
  1445. break;
  1446. case DWC3_DCFG_LOWSPEED:
  1447. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1448. dwc->gadget.ep0->maxpacket = 8;
  1449. dwc->gadget.speed = USB_SPEED_LOW;
  1450. break;
  1451. }
  1452. /* Disable unneded PHY */
  1453. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1454. dep = dwc->eps[0];
  1455. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1456. if (ret) {
  1457. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1458. return;
  1459. }
  1460. dep = dwc->eps[1];
  1461. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1462. if (ret) {
  1463. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1464. return;
  1465. }
  1466. /*
  1467. * Configure PHY via GUSB3PIPECTLn if required.
  1468. *
  1469. * Update GTXFIFOSIZn
  1470. *
  1471. * In both cases reset values should be sufficient.
  1472. */
  1473. }
  1474. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1475. {
  1476. dev_vdbg(dwc->dev, "%s\n", __func__);
  1477. /*
  1478. * TODO take core out of low power mode when that's
  1479. * implemented.
  1480. */
  1481. dwc->gadget_driver->resume(&dwc->gadget);
  1482. }
  1483. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1484. unsigned int evtinfo)
  1485. {
  1486. /* The fith bit says SuperSpeed yes or no. */
  1487. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1488. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1489. }
  1490. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1491. const struct dwc3_event_devt *event)
  1492. {
  1493. switch (event->type) {
  1494. case DWC3_DEVICE_EVENT_DISCONNECT:
  1495. dwc3_gadget_disconnect_interrupt(dwc);
  1496. break;
  1497. case DWC3_DEVICE_EVENT_RESET:
  1498. dwc3_gadget_reset_interrupt(dwc);
  1499. break;
  1500. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1501. dwc3_gadget_conndone_interrupt(dwc);
  1502. break;
  1503. case DWC3_DEVICE_EVENT_WAKEUP:
  1504. dwc3_gadget_wakeup_interrupt(dwc);
  1505. break;
  1506. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1507. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1508. break;
  1509. case DWC3_DEVICE_EVENT_EOPF:
  1510. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1511. break;
  1512. case DWC3_DEVICE_EVENT_SOF:
  1513. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1514. break;
  1515. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1516. dev_vdbg(dwc->dev, "Erratic Error\n");
  1517. break;
  1518. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1519. dev_vdbg(dwc->dev, "Command Complete\n");
  1520. break;
  1521. case DWC3_DEVICE_EVENT_OVERFLOW:
  1522. dev_vdbg(dwc->dev, "Overflow\n");
  1523. break;
  1524. default:
  1525. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1526. }
  1527. }
  1528. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1529. const union dwc3_event *event)
  1530. {
  1531. /* Endpoint IRQ, handle it and return early */
  1532. if (event->type.is_devspec == 0) {
  1533. /* depevt */
  1534. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1535. }
  1536. switch (event->type.type) {
  1537. case DWC3_EVENT_TYPE_DEV:
  1538. dwc3_gadget_interrupt(dwc, &event->devt);
  1539. break;
  1540. /* REVISIT what to do with Carkit and I2C events ? */
  1541. default:
  1542. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1543. }
  1544. }
  1545. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1546. {
  1547. struct dwc3_event_buffer *evt;
  1548. int left;
  1549. u32 count;
  1550. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1551. count &= DWC3_GEVNTCOUNT_MASK;
  1552. if (!count)
  1553. return IRQ_NONE;
  1554. evt = dwc->ev_buffs[buf];
  1555. left = count;
  1556. while (left > 0) {
  1557. union dwc3_event event;
  1558. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1559. dwc3_process_event_entry(dwc, &event);
  1560. /*
  1561. * XXX we wrap around correctly to the next entry as almost all
  1562. * entries are 4 bytes in size. There is one entry which has 12
  1563. * bytes which is a regular entry followed by 8 bytes data. ATM
  1564. * I don't know how things are organized if were get next to the
  1565. * a boundary so I worry about that once we try to handle that.
  1566. */
  1567. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1568. left -= 4;
  1569. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1570. }
  1571. return IRQ_HANDLED;
  1572. }
  1573. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1574. {
  1575. struct dwc3 *dwc = _dwc;
  1576. int i;
  1577. irqreturn_t ret = IRQ_NONE;
  1578. spin_lock(&dwc->lock);
  1579. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1580. irqreturn_t status;
  1581. status = dwc3_process_event_buf(dwc, i);
  1582. if (status == IRQ_HANDLED)
  1583. ret = status;
  1584. }
  1585. spin_unlock(&dwc->lock);
  1586. return ret;
  1587. }
  1588. /**
  1589. * dwc3_gadget_init - Initializes gadget related registers
  1590. * @dwc: Pointer to out controller context structure
  1591. *
  1592. * Returns 0 on success otherwise negative errno.
  1593. */
  1594. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1595. {
  1596. u32 reg;
  1597. int ret;
  1598. int irq;
  1599. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1600. &dwc->ctrl_req_addr, GFP_KERNEL);
  1601. if (!dwc->ctrl_req) {
  1602. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1603. ret = -ENOMEM;
  1604. goto err0;
  1605. }
  1606. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1607. &dwc->ep0_trb_addr, GFP_KERNEL);
  1608. if (!dwc->ep0_trb) {
  1609. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1610. ret = -ENOMEM;
  1611. goto err1;
  1612. }
  1613. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1614. sizeof(*dwc->setup_buf) * 2,
  1615. &dwc->setup_buf_addr, GFP_KERNEL);
  1616. if (!dwc->setup_buf) {
  1617. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1618. ret = -ENOMEM;
  1619. goto err2;
  1620. }
  1621. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1622. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1623. if (!dwc->ep0_bounce) {
  1624. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1625. ret = -ENOMEM;
  1626. goto err3;
  1627. }
  1628. dev_set_name(&dwc->gadget.dev, "gadget");
  1629. dwc->gadget.ops = &dwc3_gadget_ops;
  1630. dwc->gadget.is_dualspeed = true;
  1631. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1632. dwc->gadget.dev.parent = dwc->dev;
  1633. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1634. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1635. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1636. dwc->gadget.dev.release = dwc3_gadget_release;
  1637. dwc->gadget.name = "dwc3-gadget";
  1638. /*
  1639. * REVISIT: Here we should clear all pending IRQs to be
  1640. * sure we're starting from a well known location.
  1641. */
  1642. ret = dwc3_gadget_init_endpoints(dwc);
  1643. if (ret)
  1644. goto err4;
  1645. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1646. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1647. "dwc3", dwc);
  1648. if (ret) {
  1649. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1650. irq, ret);
  1651. goto err5;
  1652. }
  1653. /* Enable all but Start and End of Frame IRQs */
  1654. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1655. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1656. DWC3_DEVTEN_CMDCMPLTEN |
  1657. DWC3_DEVTEN_ERRTICERREN |
  1658. DWC3_DEVTEN_WKUPEVTEN |
  1659. DWC3_DEVTEN_ULSTCNGEN |
  1660. DWC3_DEVTEN_CONNECTDONEEN |
  1661. DWC3_DEVTEN_USBRSTEN |
  1662. DWC3_DEVTEN_DISCONNEVTEN);
  1663. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1664. ret = device_register(&dwc->gadget.dev);
  1665. if (ret) {
  1666. dev_err(dwc->dev, "failed to register gadget device\n");
  1667. put_device(&dwc->gadget.dev);
  1668. goto err6;
  1669. }
  1670. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1671. if (ret) {
  1672. dev_err(dwc->dev, "failed to register udc\n");
  1673. goto err7;
  1674. }
  1675. return 0;
  1676. err7:
  1677. device_unregister(&dwc->gadget.dev);
  1678. err6:
  1679. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1680. free_irq(irq, dwc);
  1681. err5:
  1682. dwc3_gadget_free_endpoints(dwc);
  1683. err4:
  1684. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1685. dwc->ep0_bounce_addr);
  1686. err3:
  1687. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1688. dwc->setup_buf, dwc->setup_buf_addr);
  1689. err2:
  1690. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1691. dwc->ep0_trb, dwc->ep0_trb_addr);
  1692. err1:
  1693. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1694. dwc->ctrl_req, dwc->ctrl_req_addr);
  1695. err0:
  1696. return ret;
  1697. }
  1698. void dwc3_gadget_exit(struct dwc3 *dwc)
  1699. {
  1700. int irq;
  1701. int i;
  1702. usb_del_gadget_udc(&dwc->gadget);
  1703. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1704. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1705. free_irq(irq, dwc);
  1706. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1707. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1708. dwc3_gadget_free_endpoints(dwc);
  1709. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1710. dwc->ep0_bounce_addr);
  1711. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1712. dwc->setup_buf, dwc->setup_buf_addr);
  1713. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1714. dwc->ep0_trb, dwc->ep0_trb_addr);
  1715. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1716. dwc->ctrl_req, dwc->ctrl_req_addr);
  1717. device_unregister(&dwc->gadget.dev);
  1718. }