tg3.c 312 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <asm/system.h>
  41. #include <asm/io.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/uaccess.h>
  44. #ifdef CONFIG_SPARC64
  45. #include <asm/idprom.h>
  46. #include <asm/oplib.h>
  47. #include <asm/pbm.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #ifdef NETIF_F_TSO
  55. #define TG3_TSO_SUPPORT 1
  56. #else
  57. #define TG3_TSO_SUPPORT 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.45"
  63. #define DRV_MODULE_RELDATE "Dec 13, 2005"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define TX_BUFFS_AVAIL(TP) \
  111. ((TP)->tx_pending - \
  112. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  113. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  114. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  115. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  116. /* minimum number of free TX descriptors required to wake up TX process */
  117. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  118. /* number of ETHTOOL_GSTATS u64's */
  119. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  120. #define TG3_NUM_TEST 6
  121. static char version[] __devinitdata =
  122. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  123. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  124. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  125. MODULE_LICENSE("GPL");
  126. MODULE_VERSION(DRV_MODULE_VERSION);
  127. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  128. module_param(tg3_debug, int, 0);
  129. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  130. static struct pci_device_id tg3_pci_tbl[] = {
  131. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  132. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  133. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  134. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  135. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  136. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  137. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  138. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  139. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  140. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  141. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  142. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  143. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  144. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  145. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  146. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  147. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  148. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  149. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  150. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  151. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  152. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  153. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  154. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  155. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  156. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  157. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  158. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  159. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  160. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  161. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  162. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  163. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  164. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  165. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  166. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  167. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  168. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  169. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  170. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  171. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  172. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  173. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  174. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  175. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  176. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  177. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  178. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  179. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  180. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  181. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  182. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  183. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  184. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  185. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  186. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  187. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  188. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  189. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  190. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  191. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  192. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  193. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  194. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  195. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  196. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  197. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  198. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  199. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  200. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  201. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  202. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  203. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  204. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  205. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  206. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  207. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  208. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  209. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  210. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  211. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  212. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  213. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  214. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  215. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  216. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  217. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  218. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  219. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  220. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  221. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  222. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  223. { 0, }
  224. };
  225. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  226. static struct {
  227. const char string[ETH_GSTRING_LEN];
  228. } ethtool_stats_keys[TG3_NUM_STATS] = {
  229. { "rx_octets" },
  230. { "rx_fragments" },
  231. { "rx_ucast_packets" },
  232. { "rx_mcast_packets" },
  233. { "rx_bcast_packets" },
  234. { "rx_fcs_errors" },
  235. { "rx_align_errors" },
  236. { "rx_xon_pause_rcvd" },
  237. { "rx_xoff_pause_rcvd" },
  238. { "rx_mac_ctrl_rcvd" },
  239. { "rx_xoff_entered" },
  240. { "rx_frame_too_long_errors" },
  241. { "rx_jabbers" },
  242. { "rx_undersize_packets" },
  243. { "rx_in_length_errors" },
  244. { "rx_out_length_errors" },
  245. { "rx_64_or_less_octet_packets" },
  246. { "rx_65_to_127_octet_packets" },
  247. { "rx_128_to_255_octet_packets" },
  248. { "rx_256_to_511_octet_packets" },
  249. { "rx_512_to_1023_octet_packets" },
  250. { "rx_1024_to_1522_octet_packets" },
  251. { "rx_1523_to_2047_octet_packets" },
  252. { "rx_2048_to_4095_octet_packets" },
  253. { "rx_4096_to_8191_octet_packets" },
  254. { "rx_8192_to_9022_octet_packets" },
  255. { "tx_octets" },
  256. { "tx_collisions" },
  257. { "tx_xon_sent" },
  258. { "tx_xoff_sent" },
  259. { "tx_flow_control" },
  260. { "tx_mac_errors" },
  261. { "tx_single_collisions" },
  262. { "tx_mult_collisions" },
  263. { "tx_deferred" },
  264. { "tx_excessive_collisions" },
  265. { "tx_late_collisions" },
  266. { "tx_collide_2times" },
  267. { "tx_collide_3times" },
  268. { "tx_collide_4times" },
  269. { "tx_collide_5times" },
  270. { "tx_collide_6times" },
  271. { "tx_collide_7times" },
  272. { "tx_collide_8times" },
  273. { "tx_collide_9times" },
  274. { "tx_collide_10times" },
  275. { "tx_collide_11times" },
  276. { "tx_collide_12times" },
  277. { "tx_collide_13times" },
  278. { "tx_collide_14times" },
  279. { "tx_collide_15times" },
  280. { "tx_ucast_packets" },
  281. { "tx_mcast_packets" },
  282. { "tx_bcast_packets" },
  283. { "tx_carrier_sense_errors" },
  284. { "tx_discards" },
  285. { "tx_errors" },
  286. { "dma_writeq_full" },
  287. { "dma_write_prioq_full" },
  288. { "rxbds_empty" },
  289. { "rx_discards" },
  290. { "rx_errors" },
  291. { "rx_threshold_hit" },
  292. { "dma_readq_full" },
  293. { "dma_read_prioq_full" },
  294. { "tx_comp_queue_full" },
  295. { "ring_set_send_prod_index" },
  296. { "ring_status_update" },
  297. { "nic_irqs" },
  298. { "nic_avoided_irqs" },
  299. { "nic_tx_threshold_hit" }
  300. };
  301. static struct {
  302. const char string[ETH_GSTRING_LEN];
  303. } ethtool_test_keys[TG3_NUM_TEST] = {
  304. { "nvram test (online) " },
  305. { "link test (online) " },
  306. { "register test (offline)" },
  307. { "memory test (offline)" },
  308. { "loopback test (offline)" },
  309. { "interrupt test (offline)" },
  310. };
  311. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. unsigned long flags;
  314. spin_lock_irqsave(&tp->indirect_lock, flags);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  317. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  318. }
  319. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. writel(val, tp->regs + off);
  322. readl(tp->regs + off);
  323. }
  324. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  325. {
  326. unsigned long flags;
  327. u32 val;
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  330. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. return val;
  333. }
  334. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. unsigned long flags;
  337. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. /* In indirect mode when disabling interrupts, we also need
  352. * to clear the interrupt bit in the GRC local ctrl register.
  353. */
  354. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  355. (val == 0x1)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  357. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  358. }
  359. }
  360. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. tp->write32(tp, off, val);
  373. if (!(tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) &&
  374. !(tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) &&
  375. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  376. tp->read32(tp, off); /* flush */
  377. }
  378. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. tp->write32_mbox(tp, off, val);
  381. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  382. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  383. tp->read32_mbox(tp, off);
  384. }
  385. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  386. {
  387. void __iomem *mbox = tp->regs + off;
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  390. writel(val, mbox);
  391. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  392. readl(mbox);
  393. }
  394. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. writel(val, tp->regs + off);
  397. }
  398. static u32 tg3_read32(struct tg3 *tp, u32 off)
  399. {
  400. return (readl(tp->regs + off));
  401. }
  402. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  403. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  404. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  405. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  406. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  407. #define tw32(reg,val) tp->write32(tp, reg, val)
  408. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  409. #define tr32(reg) tp->read32(tp, reg)
  410. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. unsigned long flags;
  413. spin_lock_irqsave(&tp->indirect_lock, flags);
  414. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  415. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  416. /* Always leave this as zero. */
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. }
  420. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. /* If no workaround is needed, write to mem space directly */
  423. if (tp->write32 != tg3_write_indirect_reg32)
  424. tw32(NIC_SRAM_WIN_BASE + off, val);
  425. else
  426. tg3_write_mem(tp, off, val);
  427. }
  428. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  429. {
  430. unsigned long flags;
  431. spin_lock_irqsave(&tp->indirect_lock, flags);
  432. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  433. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  434. /* Always leave this as zero. */
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. }
  438. static void tg3_disable_ints(struct tg3 *tp)
  439. {
  440. tw32(TG3PCI_MISC_HOST_CTRL,
  441. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  442. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  443. }
  444. static inline void tg3_cond_int(struct tg3 *tp)
  445. {
  446. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  447. (tp->hw_status->status & SD_STATUS_UPDATED))
  448. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  449. }
  450. static void tg3_enable_ints(struct tg3 *tp)
  451. {
  452. tp->irq_sync = 0;
  453. wmb();
  454. tw32(TG3PCI_MISC_HOST_CTRL,
  455. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  456. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  457. (tp->last_tag << 24));
  458. tg3_cond_int(tp);
  459. }
  460. static inline unsigned int tg3_has_work(struct tg3 *tp)
  461. {
  462. struct tg3_hw_status *sblk = tp->hw_status;
  463. unsigned int work_exists = 0;
  464. /* check for phy events */
  465. if (!(tp->tg3_flags &
  466. (TG3_FLAG_USE_LINKCHG_REG |
  467. TG3_FLAG_POLL_SERDES))) {
  468. if (sblk->status & SD_STATUS_LINK_CHG)
  469. work_exists = 1;
  470. }
  471. /* check for RX/TX work to do */
  472. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  473. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  474. work_exists = 1;
  475. return work_exists;
  476. }
  477. /* tg3_restart_ints
  478. * similar to tg3_enable_ints, but it accurately determines whether there
  479. * is new work pending and can return without flushing the PIO write
  480. * which reenables interrupts
  481. */
  482. static void tg3_restart_ints(struct tg3 *tp)
  483. {
  484. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  485. tp->last_tag << 24);
  486. mmiowb();
  487. /* When doing tagged status, this work check is unnecessary.
  488. * The last_tag we write above tells the chip which piece of
  489. * work we've completed.
  490. */
  491. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  492. tg3_has_work(tp))
  493. tw32(HOSTCC_MODE, tp->coalesce_mode |
  494. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  495. }
  496. static inline void tg3_netif_stop(struct tg3 *tp)
  497. {
  498. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  499. netif_poll_disable(tp->dev);
  500. netif_tx_disable(tp->dev);
  501. }
  502. static inline void tg3_netif_start(struct tg3 *tp)
  503. {
  504. netif_wake_queue(tp->dev);
  505. /* NOTE: unconditional netif_wake_queue is only appropriate
  506. * so long as all callers are assured to have free tx slots
  507. * (such as after tg3_init_hw)
  508. */
  509. netif_poll_enable(tp->dev);
  510. tp->hw_status->status |= SD_STATUS_UPDATED;
  511. tg3_enable_ints(tp);
  512. }
  513. static void tg3_switch_clocks(struct tg3 *tp)
  514. {
  515. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  516. u32 orig_clock_ctrl;
  517. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  518. return;
  519. orig_clock_ctrl = clock_ctrl;
  520. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  521. CLOCK_CTRL_CLKRUN_OENABLE |
  522. 0x1f);
  523. tp->pci_clock_ctrl = clock_ctrl;
  524. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  525. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  526. tw32_f(TG3PCI_CLOCK_CTRL,
  527. clock_ctrl | CLOCK_CTRL_625_CORE);
  528. udelay(40);
  529. }
  530. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  531. tw32_f(TG3PCI_CLOCK_CTRL,
  532. clock_ctrl |
  533. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  534. udelay(40);
  535. tw32_f(TG3PCI_CLOCK_CTRL,
  536. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  537. udelay(40);
  538. }
  539. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  540. udelay(40);
  541. }
  542. #define PHY_BUSY_LOOPS 5000
  543. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  544. {
  545. u32 frame_val;
  546. unsigned int loops;
  547. int ret;
  548. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  549. tw32_f(MAC_MI_MODE,
  550. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  551. udelay(80);
  552. }
  553. *val = 0x0;
  554. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  555. MI_COM_PHY_ADDR_MASK);
  556. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  557. MI_COM_REG_ADDR_MASK);
  558. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  559. tw32_f(MAC_MI_COM, frame_val);
  560. loops = PHY_BUSY_LOOPS;
  561. while (loops != 0) {
  562. udelay(10);
  563. frame_val = tr32(MAC_MI_COM);
  564. if ((frame_val & MI_COM_BUSY) == 0) {
  565. udelay(5);
  566. frame_val = tr32(MAC_MI_COM);
  567. break;
  568. }
  569. loops -= 1;
  570. }
  571. ret = -EBUSY;
  572. if (loops != 0) {
  573. *val = frame_val & MI_COM_DATA_MASK;
  574. ret = 0;
  575. }
  576. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  577. tw32_f(MAC_MI_MODE, tp->mi_mode);
  578. udelay(80);
  579. }
  580. return ret;
  581. }
  582. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  583. {
  584. u32 frame_val;
  585. unsigned int loops;
  586. int ret;
  587. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  588. tw32_f(MAC_MI_MODE,
  589. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  590. udelay(80);
  591. }
  592. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  593. MI_COM_PHY_ADDR_MASK);
  594. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  595. MI_COM_REG_ADDR_MASK);
  596. frame_val |= (val & MI_COM_DATA_MASK);
  597. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  598. tw32_f(MAC_MI_COM, frame_val);
  599. loops = PHY_BUSY_LOOPS;
  600. while (loops != 0) {
  601. udelay(10);
  602. frame_val = tr32(MAC_MI_COM);
  603. if ((frame_val & MI_COM_BUSY) == 0) {
  604. udelay(5);
  605. frame_val = tr32(MAC_MI_COM);
  606. break;
  607. }
  608. loops -= 1;
  609. }
  610. ret = -EBUSY;
  611. if (loops != 0)
  612. ret = 0;
  613. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  614. tw32_f(MAC_MI_MODE, tp->mi_mode);
  615. udelay(80);
  616. }
  617. return ret;
  618. }
  619. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  620. {
  621. u32 val;
  622. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  623. return;
  624. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  625. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  626. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  627. (val | (1 << 15) | (1 << 4)));
  628. }
  629. static int tg3_bmcr_reset(struct tg3 *tp)
  630. {
  631. u32 phy_control;
  632. int limit, err;
  633. /* OK, reset it, and poll the BMCR_RESET bit until it
  634. * clears or we time out.
  635. */
  636. phy_control = BMCR_RESET;
  637. err = tg3_writephy(tp, MII_BMCR, phy_control);
  638. if (err != 0)
  639. return -EBUSY;
  640. limit = 5000;
  641. while (limit--) {
  642. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  643. if (err != 0)
  644. return -EBUSY;
  645. if ((phy_control & BMCR_RESET) == 0) {
  646. udelay(40);
  647. break;
  648. }
  649. udelay(10);
  650. }
  651. if (limit <= 0)
  652. return -EBUSY;
  653. return 0;
  654. }
  655. static int tg3_wait_macro_done(struct tg3 *tp)
  656. {
  657. int limit = 100;
  658. while (limit--) {
  659. u32 tmp32;
  660. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  661. if ((tmp32 & 0x1000) == 0)
  662. break;
  663. }
  664. }
  665. if (limit <= 0)
  666. return -EBUSY;
  667. return 0;
  668. }
  669. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  670. {
  671. static const u32 test_pat[4][6] = {
  672. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  673. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  674. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  675. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  676. };
  677. int chan;
  678. for (chan = 0; chan < 4; chan++) {
  679. int i;
  680. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  681. (chan * 0x2000) | 0x0200);
  682. tg3_writephy(tp, 0x16, 0x0002);
  683. for (i = 0; i < 6; i++)
  684. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  685. test_pat[chan][i]);
  686. tg3_writephy(tp, 0x16, 0x0202);
  687. if (tg3_wait_macro_done(tp)) {
  688. *resetp = 1;
  689. return -EBUSY;
  690. }
  691. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  692. (chan * 0x2000) | 0x0200);
  693. tg3_writephy(tp, 0x16, 0x0082);
  694. if (tg3_wait_macro_done(tp)) {
  695. *resetp = 1;
  696. return -EBUSY;
  697. }
  698. tg3_writephy(tp, 0x16, 0x0802);
  699. if (tg3_wait_macro_done(tp)) {
  700. *resetp = 1;
  701. return -EBUSY;
  702. }
  703. for (i = 0; i < 6; i += 2) {
  704. u32 low, high;
  705. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  706. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  707. tg3_wait_macro_done(tp)) {
  708. *resetp = 1;
  709. return -EBUSY;
  710. }
  711. low &= 0x7fff;
  712. high &= 0x000f;
  713. if (low != test_pat[chan][i] ||
  714. high != test_pat[chan][i+1]) {
  715. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  716. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  717. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  718. return -EBUSY;
  719. }
  720. }
  721. }
  722. return 0;
  723. }
  724. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  725. {
  726. int chan;
  727. for (chan = 0; chan < 4; chan++) {
  728. int i;
  729. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  730. (chan * 0x2000) | 0x0200);
  731. tg3_writephy(tp, 0x16, 0x0002);
  732. for (i = 0; i < 6; i++)
  733. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  734. tg3_writephy(tp, 0x16, 0x0202);
  735. if (tg3_wait_macro_done(tp))
  736. return -EBUSY;
  737. }
  738. return 0;
  739. }
  740. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  741. {
  742. u32 reg32, phy9_orig;
  743. int retries, do_phy_reset, err;
  744. retries = 10;
  745. do_phy_reset = 1;
  746. do {
  747. if (do_phy_reset) {
  748. err = tg3_bmcr_reset(tp);
  749. if (err)
  750. return err;
  751. do_phy_reset = 0;
  752. }
  753. /* Disable transmitter and interrupt. */
  754. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  755. continue;
  756. reg32 |= 0x3000;
  757. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  758. /* Set full-duplex, 1000 mbps. */
  759. tg3_writephy(tp, MII_BMCR,
  760. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  761. /* Set to master mode. */
  762. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  763. continue;
  764. tg3_writephy(tp, MII_TG3_CTRL,
  765. (MII_TG3_CTRL_AS_MASTER |
  766. MII_TG3_CTRL_ENABLE_AS_MASTER));
  767. /* Enable SM_DSP_CLOCK and 6dB. */
  768. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  769. /* Block the PHY control access. */
  770. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  771. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  772. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  773. if (!err)
  774. break;
  775. } while (--retries);
  776. err = tg3_phy_reset_chanpat(tp);
  777. if (err)
  778. return err;
  779. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  780. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  781. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  782. tg3_writephy(tp, 0x16, 0x0000);
  783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  785. /* Set Extended packet length bit for jumbo frames */
  786. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  787. }
  788. else {
  789. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  790. }
  791. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  792. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  793. reg32 &= ~0x3000;
  794. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  795. } else if (!err)
  796. err = -EBUSY;
  797. return err;
  798. }
  799. /* This will reset the tigon3 PHY if there is no valid
  800. * link unless the FORCE argument is non-zero.
  801. */
  802. static int tg3_phy_reset(struct tg3 *tp)
  803. {
  804. u32 phy_status;
  805. int err;
  806. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  807. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  808. if (err != 0)
  809. return -EBUSY;
  810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  813. err = tg3_phy_reset_5703_4_5(tp);
  814. if (err)
  815. return err;
  816. goto out;
  817. }
  818. err = tg3_bmcr_reset(tp);
  819. if (err)
  820. return err;
  821. out:
  822. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  823. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  824. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  825. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  826. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  827. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  828. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  829. }
  830. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  831. tg3_writephy(tp, 0x1c, 0x8d68);
  832. tg3_writephy(tp, 0x1c, 0x8d68);
  833. }
  834. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  835. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  837. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  838. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  839. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  840. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  841. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  842. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  843. }
  844. /* Set Extended packet length bit (bit 14) on all chips that */
  845. /* support jumbo frames */
  846. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  847. /* Cannot do read-modify-write on 5401 */
  848. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  849. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  850. u32 phy_reg;
  851. /* Set bit 14 with read-modify-write to preserve other bits */
  852. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  853. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  854. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  855. }
  856. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  857. * jumbo frames transmission.
  858. */
  859. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  860. u32 phy_reg;
  861. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  862. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  863. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  864. }
  865. tg3_phy_set_wirespeed(tp);
  866. return 0;
  867. }
  868. static void tg3_frob_aux_power(struct tg3 *tp)
  869. {
  870. struct tg3 *tp_peer = tp;
  871. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  872. return;
  873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  874. tp_peer = pci_get_drvdata(tp->pdev_peer);
  875. if (!tp_peer)
  876. BUG();
  877. }
  878. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  879. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  880. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  881. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  884. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  885. (GRC_LCLCTRL_GPIO_OE0 |
  886. GRC_LCLCTRL_GPIO_OE1 |
  887. GRC_LCLCTRL_GPIO_OE2 |
  888. GRC_LCLCTRL_GPIO_OUTPUT0 |
  889. GRC_LCLCTRL_GPIO_OUTPUT1));
  890. udelay(100);
  891. } else {
  892. u32 no_gpio2;
  893. u32 grc_local_ctrl;
  894. if (tp_peer != tp &&
  895. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  896. return;
  897. /* On 5753 and variants, GPIO2 cannot be used. */
  898. no_gpio2 = tp->nic_sram_data_cfg &
  899. NIC_SRAM_DATA_CFG_NO_GPIO2;
  900. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  901. GRC_LCLCTRL_GPIO_OE1 |
  902. GRC_LCLCTRL_GPIO_OE2 |
  903. GRC_LCLCTRL_GPIO_OUTPUT1 |
  904. GRC_LCLCTRL_GPIO_OUTPUT2;
  905. if (no_gpio2) {
  906. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  907. GRC_LCLCTRL_GPIO_OUTPUT2);
  908. }
  909. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  910. grc_local_ctrl);
  911. udelay(100);
  912. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  913. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  914. grc_local_ctrl);
  915. udelay(100);
  916. if (!no_gpio2) {
  917. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  918. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  919. grc_local_ctrl);
  920. udelay(100);
  921. }
  922. }
  923. } else {
  924. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  925. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  926. if (tp_peer != tp &&
  927. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  928. return;
  929. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  930. (GRC_LCLCTRL_GPIO_OE1 |
  931. GRC_LCLCTRL_GPIO_OUTPUT1));
  932. udelay(100);
  933. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  934. (GRC_LCLCTRL_GPIO_OE1));
  935. udelay(100);
  936. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  937. (GRC_LCLCTRL_GPIO_OE1 |
  938. GRC_LCLCTRL_GPIO_OUTPUT1));
  939. udelay(100);
  940. }
  941. }
  942. }
  943. static int tg3_setup_phy(struct tg3 *, int);
  944. #define RESET_KIND_SHUTDOWN 0
  945. #define RESET_KIND_INIT 1
  946. #define RESET_KIND_SUSPEND 2
  947. static void tg3_write_sig_post_reset(struct tg3 *, int);
  948. static int tg3_halt_cpu(struct tg3 *, u32);
  949. static int tg3_nvram_lock(struct tg3 *);
  950. static void tg3_nvram_unlock(struct tg3 *);
  951. static int tg3_set_power_state(struct tg3 *tp, int state)
  952. {
  953. u32 misc_host_ctrl;
  954. u16 power_control, power_caps;
  955. int pm = tp->pm_cap;
  956. /* Make sure register accesses (indirect or otherwise)
  957. * will function correctly.
  958. */
  959. pci_write_config_dword(tp->pdev,
  960. TG3PCI_MISC_HOST_CTRL,
  961. tp->misc_host_ctrl);
  962. pci_read_config_word(tp->pdev,
  963. pm + PCI_PM_CTRL,
  964. &power_control);
  965. power_control |= PCI_PM_CTRL_PME_STATUS;
  966. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  967. switch (state) {
  968. case 0:
  969. power_control |= 0;
  970. pci_write_config_word(tp->pdev,
  971. pm + PCI_PM_CTRL,
  972. power_control);
  973. udelay(100); /* Delay after power state change */
  974. /* Switch out of Vaux if it is not a LOM */
  975. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  976. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  977. udelay(100);
  978. }
  979. return 0;
  980. case 1:
  981. power_control |= 1;
  982. break;
  983. case 2:
  984. power_control |= 2;
  985. break;
  986. case 3:
  987. power_control |= 3;
  988. break;
  989. default:
  990. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  991. "requested.\n",
  992. tp->dev->name, state);
  993. return -EINVAL;
  994. };
  995. power_control |= PCI_PM_CTRL_PME_ENABLE;
  996. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  997. tw32(TG3PCI_MISC_HOST_CTRL,
  998. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  999. if (tp->link_config.phy_is_low_power == 0) {
  1000. tp->link_config.phy_is_low_power = 1;
  1001. tp->link_config.orig_speed = tp->link_config.speed;
  1002. tp->link_config.orig_duplex = tp->link_config.duplex;
  1003. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1004. }
  1005. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1006. tp->link_config.speed = SPEED_10;
  1007. tp->link_config.duplex = DUPLEX_HALF;
  1008. tp->link_config.autoneg = AUTONEG_ENABLE;
  1009. tg3_setup_phy(tp, 0);
  1010. }
  1011. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1012. int i;
  1013. u32 val;
  1014. for (i = 0; i < 200; i++) {
  1015. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1016. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1017. break;
  1018. msleep(1);
  1019. }
  1020. }
  1021. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1022. WOL_DRV_STATE_SHUTDOWN |
  1023. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1024. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1025. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1026. u32 mac_mode;
  1027. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1028. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1029. udelay(40);
  1030. mac_mode = MAC_MODE_PORT_MODE_MII;
  1031. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1032. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1033. mac_mode |= MAC_MODE_LINK_POLARITY;
  1034. } else {
  1035. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1036. }
  1037. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1038. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1039. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1040. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1041. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1042. tw32_f(MAC_MODE, mac_mode);
  1043. udelay(100);
  1044. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1045. udelay(10);
  1046. }
  1047. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1048. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1050. u32 base_val;
  1051. base_val = tp->pci_clock_ctrl;
  1052. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1053. CLOCK_CTRL_TXCLK_DISABLE);
  1054. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  1055. CLOCK_CTRL_ALTCLK |
  1056. CLOCK_CTRL_PWRDOWN_PLL133);
  1057. udelay(40);
  1058. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1059. /* do nothing */
  1060. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1061. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1062. u32 newbits1, newbits2;
  1063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1064. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1065. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1066. CLOCK_CTRL_TXCLK_DISABLE |
  1067. CLOCK_CTRL_ALTCLK);
  1068. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1069. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1070. newbits1 = CLOCK_CTRL_625_CORE;
  1071. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1072. } else {
  1073. newbits1 = CLOCK_CTRL_ALTCLK;
  1074. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1075. }
  1076. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  1077. udelay(40);
  1078. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  1079. udelay(40);
  1080. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1081. u32 newbits3;
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1084. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1085. CLOCK_CTRL_TXCLK_DISABLE |
  1086. CLOCK_CTRL_44MHZ_CORE);
  1087. } else {
  1088. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1089. }
  1090. tw32_f(TG3PCI_CLOCK_CTRL,
  1091. tp->pci_clock_ctrl | newbits3);
  1092. udelay(40);
  1093. }
  1094. }
  1095. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1096. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1097. /* Turn off the PHY */
  1098. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1099. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1100. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1101. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1102. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1103. }
  1104. }
  1105. tg3_frob_aux_power(tp);
  1106. /* Workaround for unstable PLL clock */
  1107. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1108. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1109. u32 val = tr32(0x7d00);
  1110. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1111. tw32(0x7d00, val);
  1112. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1113. tg3_nvram_lock(tp);
  1114. tg3_halt_cpu(tp, RX_CPU_BASE);
  1115. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR0);
  1116. tg3_nvram_unlock(tp);
  1117. }
  1118. }
  1119. /* Finally, set the new power state. */
  1120. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1121. udelay(100); /* Delay after power state change */
  1122. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1123. return 0;
  1124. }
  1125. static void tg3_link_report(struct tg3 *tp)
  1126. {
  1127. if (!netif_carrier_ok(tp->dev)) {
  1128. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1129. } else {
  1130. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1131. tp->dev->name,
  1132. (tp->link_config.active_speed == SPEED_1000 ?
  1133. 1000 :
  1134. (tp->link_config.active_speed == SPEED_100 ?
  1135. 100 : 10)),
  1136. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1137. "full" : "half"));
  1138. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1139. "%s for RX.\n",
  1140. tp->dev->name,
  1141. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1142. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1143. }
  1144. }
  1145. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1146. {
  1147. u32 new_tg3_flags = 0;
  1148. u32 old_rx_mode = tp->rx_mode;
  1149. u32 old_tx_mode = tp->tx_mode;
  1150. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1151. /* Convert 1000BaseX flow control bits to 1000BaseT
  1152. * bits before resolving flow control.
  1153. */
  1154. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1155. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1156. ADVERTISE_PAUSE_ASYM);
  1157. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1158. if (local_adv & ADVERTISE_1000XPAUSE)
  1159. local_adv |= ADVERTISE_PAUSE_CAP;
  1160. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1161. local_adv |= ADVERTISE_PAUSE_ASYM;
  1162. if (remote_adv & LPA_1000XPAUSE)
  1163. remote_adv |= LPA_PAUSE_CAP;
  1164. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1165. remote_adv |= LPA_PAUSE_ASYM;
  1166. }
  1167. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1168. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1169. if (remote_adv & LPA_PAUSE_CAP)
  1170. new_tg3_flags |=
  1171. (TG3_FLAG_RX_PAUSE |
  1172. TG3_FLAG_TX_PAUSE);
  1173. else if (remote_adv & LPA_PAUSE_ASYM)
  1174. new_tg3_flags |=
  1175. (TG3_FLAG_RX_PAUSE);
  1176. } else {
  1177. if (remote_adv & LPA_PAUSE_CAP)
  1178. new_tg3_flags |=
  1179. (TG3_FLAG_RX_PAUSE |
  1180. TG3_FLAG_TX_PAUSE);
  1181. }
  1182. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1183. if ((remote_adv & LPA_PAUSE_CAP) &&
  1184. (remote_adv & LPA_PAUSE_ASYM))
  1185. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1186. }
  1187. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1188. tp->tg3_flags |= new_tg3_flags;
  1189. } else {
  1190. new_tg3_flags = tp->tg3_flags;
  1191. }
  1192. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1193. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1194. else
  1195. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1196. if (old_rx_mode != tp->rx_mode) {
  1197. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1198. }
  1199. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1200. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1201. else
  1202. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1203. if (old_tx_mode != tp->tx_mode) {
  1204. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1205. }
  1206. }
  1207. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1208. {
  1209. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1210. case MII_TG3_AUX_STAT_10HALF:
  1211. *speed = SPEED_10;
  1212. *duplex = DUPLEX_HALF;
  1213. break;
  1214. case MII_TG3_AUX_STAT_10FULL:
  1215. *speed = SPEED_10;
  1216. *duplex = DUPLEX_FULL;
  1217. break;
  1218. case MII_TG3_AUX_STAT_100HALF:
  1219. *speed = SPEED_100;
  1220. *duplex = DUPLEX_HALF;
  1221. break;
  1222. case MII_TG3_AUX_STAT_100FULL:
  1223. *speed = SPEED_100;
  1224. *duplex = DUPLEX_FULL;
  1225. break;
  1226. case MII_TG3_AUX_STAT_1000HALF:
  1227. *speed = SPEED_1000;
  1228. *duplex = DUPLEX_HALF;
  1229. break;
  1230. case MII_TG3_AUX_STAT_1000FULL:
  1231. *speed = SPEED_1000;
  1232. *duplex = DUPLEX_FULL;
  1233. break;
  1234. default:
  1235. *speed = SPEED_INVALID;
  1236. *duplex = DUPLEX_INVALID;
  1237. break;
  1238. };
  1239. }
  1240. static void tg3_phy_copper_begin(struct tg3 *tp)
  1241. {
  1242. u32 new_adv;
  1243. int i;
  1244. if (tp->link_config.phy_is_low_power) {
  1245. /* Entering low power mode. Disable gigabit and
  1246. * 100baseT advertisements.
  1247. */
  1248. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1249. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1250. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1251. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1252. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1253. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1254. } else if (tp->link_config.speed == SPEED_INVALID) {
  1255. tp->link_config.advertising =
  1256. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1257. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1258. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1259. ADVERTISED_Autoneg | ADVERTISED_MII);
  1260. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1261. tp->link_config.advertising &=
  1262. ~(ADVERTISED_1000baseT_Half |
  1263. ADVERTISED_1000baseT_Full);
  1264. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1265. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1266. new_adv |= ADVERTISE_10HALF;
  1267. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1268. new_adv |= ADVERTISE_10FULL;
  1269. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1270. new_adv |= ADVERTISE_100HALF;
  1271. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1272. new_adv |= ADVERTISE_100FULL;
  1273. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1274. if (tp->link_config.advertising &
  1275. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1276. new_adv = 0;
  1277. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1278. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1279. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1280. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1281. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1282. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1283. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1284. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1285. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1286. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1287. } else {
  1288. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1289. }
  1290. } else {
  1291. /* Asking for a specific link mode. */
  1292. if (tp->link_config.speed == SPEED_1000) {
  1293. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1294. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1295. if (tp->link_config.duplex == DUPLEX_FULL)
  1296. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1297. else
  1298. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1299. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1300. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1301. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1302. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1303. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1304. } else {
  1305. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1306. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1307. if (tp->link_config.speed == SPEED_100) {
  1308. if (tp->link_config.duplex == DUPLEX_FULL)
  1309. new_adv |= ADVERTISE_100FULL;
  1310. else
  1311. new_adv |= ADVERTISE_100HALF;
  1312. } else {
  1313. if (tp->link_config.duplex == DUPLEX_FULL)
  1314. new_adv |= ADVERTISE_10FULL;
  1315. else
  1316. new_adv |= ADVERTISE_10HALF;
  1317. }
  1318. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1319. }
  1320. }
  1321. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1322. tp->link_config.speed != SPEED_INVALID) {
  1323. u32 bmcr, orig_bmcr;
  1324. tp->link_config.active_speed = tp->link_config.speed;
  1325. tp->link_config.active_duplex = tp->link_config.duplex;
  1326. bmcr = 0;
  1327. switch (tp->link_config.speed) {
  1328. default:
  1329. case SPEED_10:
  1330. break;
  1331. case SPEED_100:
  1332. bmcr |= BMCR_SPEED100;
  1333. break;
  1334. case SPEED_1000:
  1335. bmcr |= TG3_BMCR_SPEED1000;
  1336. break;
  1337. };
  1338. if (tp->link_config.duplex == DUPLEX_FULL)
  1339. bmcr |= BMCR_FULLDPLX;
  1340. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1341. (bmcr != orig_bmcr)) {
  1342. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1343. for (i = 0; i < 1500; i++) {
  1344. u32 tmp;
  1345. udelay(10);
  1346. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1347. tg3_readphy(tp, MII_BMSR, &tmp))
  1348. continue;
  1349. if (!(tmp & BMSR_LSTATUS)) {
  1350. udelay(40);
  1351. break;
  1352. }
  1353. }
  1354. tg3_writephy(tp, MII_BMCR, bmcr);
  1355. udelay(40);
  1356. }
  1357. } else {
  1358. tg3_writephy(tp, MII_BMCR,
  1359. BMCR_ANENABLE | BMCR_ANRESTART);
  1360. }
  1361. }
  1362. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1363. {
  1364. int err;
  1365. /* Turn off tap power management. */
  1366. /* Set Extended packet length bit */
  1367. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1368. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1369. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1370. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1371. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1372. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1373. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1374. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1375. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1376. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1377. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1378. udelay(40);
  1379. return err;
  1380. }
  1381. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1382. {
  1383. u32 adv_reg, all_mask;
  1384. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1385. return 0;
  1386. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1387. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1388. if ((adv_reg & all_mask) != all_mask)
  1389. return 0;
  1390. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1391. u32 tg3_ctrl;
  1392. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1393. return 0;
  1394. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1395. MII_TG3_CTRL_ADV_1000_FULL);
  1396. if ((tg3_ctrl & all_mask) != all_mask)
  1397. return 0;
  1398. }
  1399. return 1;
  1400. }
  1401. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1402. {
  1403. int current_link_up;
  1404. u32 bmsr, dummy;
  1405. u16 current_speed;
  1406. u8 current_duplex;
  1407. int i, err;
  1408. tw32(MAC_EVENT, 0);
  1409. tw32_f(MAC_STATUS,
  1410. (MAC_STATUS_SYNC_CHANGED |
  1411. MAC_STATUS_CFG_CHANGED |
  1412. MAC_STATUS_MI_COMPLETION |
  1413. MAC_STATUS_LNKSTATE_CHANGED));
  1414. udelay(40);
  1415. tp->mi_mode = MAC_MI_MODE_BASE;
  1416. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1417. udelay(80);
  1418. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1419. /* Some third-party PHYs need to be reset on link going
  1420. * down.
  1421. */
  1422. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1425. netif_carrier_ok(tp->dev)) {
  1426. tg3_readphy(tp, MII_BMSR, &bmsr);
  1427. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1428. !(bmsr & BMSR_LSTATUS))
  1429. force_reset = 1;
  1430. }
  1431. if (force_reset)
  1432. tg3_phy_reset(tp);
  1433. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1434. tg3_readphy(tp, MII_BMSR, &bmsr);
  1435. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1436. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1437. bmsr = 0;
  1438. if (!(bmsr & BMSR_LSTATUS)) {
  1439. err = tg3_init_5401phy_dsp(tp);
  1440. if (err)
  1441. return err;
  1442. tg3_readphy(tp, MII_BMSR, &bmsr);
  1443. for (i = 0; i < 1000; i++) {
  1444. udelay(10);
  1445. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1446. (bmsr & BMSR_LSTATUS)) {
  1447. udelay(40);
  1448. break;
  1449. }
  1450. }
  1451. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1452. !(bmsr & BMSR_LSTATUS) &&
  1453. tp->link_config.active_speed == SPEED_1000) {
  1454. err = tg3_phy_reset(tp);
  1455. if (!err)
  1456. err = tg3_init_5401phy_dsp(tp);
  1457. if (err)
  1458. return err;
  1459. }
  1460. }
  1461. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1462. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1463. /* 5701 {A0,B0} CRC bug workaround */
  1464. tg3_writephy(tp, 0x15, 0x0a75);
  1465. tg3_writephy(tp, 0x1c, 0x8c68);
  1466. tg3_writephy(tp, 0x1c, 0x8d68);
  1467. tg3_writephy(tp, 0x1c, 0x8c68);
  1468. }
  1469. /* Clear pending interrupts... */
  1470. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1471. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1472. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1473. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1474. else
  1475. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1478. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1479. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1480. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1481. else
  1482. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1483. }
  1484. current_link_up = 0;
  1485. current_speed = SPEED_INVALID;
  1486. current_duplex = DUPLEX_INVALID;
  1487. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1488. u32 val;
  1489. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1490. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1491. if (!(val & (1 << 10))) {
  1492. val |= (1 << 10);
  1493. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1494. goto relink;
  1495. }
  1496. }
  1497. bmsr = 0;
  1498. for (i = 0; i < 100; i++) {
  1499. tg3_readphy(tp, MII_BMSR, &bmsr);
  1500. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1501. (bmsr & BMSR_LSTATUS))
  1502. break;
  1503. udelay(40);
  1504. }
  1505. if (bmsr & BMSR_LSTATUS) {
  1506. u32 aux_stat, bmcr;
  1507. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1508. for (i = 0; i < 2000; i++) {
  1509. udelay(10);
  1510. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1511. aux_stat)
  1512. break;
  1513. }
  1514. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1515. &current_speed,
  1516. &current_duplex);
  1517. bmcr = 0;
  1518. for (i = 0; i < 200; i++) {
  1519. tg3_readphy(tp, MII_BMCR, &bmcr);
  1520. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1521. continue;
  1522. if (bmcr && bmcr != 0x7fff)
  1523. break;
  1524. udelay(10);
  1525. }
  1526. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1527. if (bmcr & BMCR_ANENABLE) {
  1528. current_link_up = 1;
  1529. /* Force autoneg restart if we are exiting
  1530. * low power mode.
  1531. */
  1532. if (!tg3_copper_is_advertising_all(tp))
  1533. current_link_up = 0;
  1534. } else {
  1535. current_link_up = 0;
  1536. }
  1537. } else {
  1538. if (!(bmcr & BMCR_ANENABLE) &&
  1539. tp->link_config.speed == current_speed &&
  1540. tp->link_config.duplex == current_duplex) {
  1541. current_link_up = 1;
  1542. } else {
  1543. current_link_up = 0;
  1544. }
  1545. }
  1546. tp->link_config.active_speed = current_speed;
  1547. tp->link_config.active_duplex = current_duplex;
  1548. }
  1549. if (current_link_up == 1 &&
  1550. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1551. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1552. u32 local_adv, remote_adv;
  1553. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1554. local_adv = 0;
  1555. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1556. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1557. remote_adv = 0;
  1558. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1559. /* If we are not advertising full pause capability,
  1560. * something is wrong. Bring the link down and reconfigure.
  1561. */
  1562. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1563. current_link_up = 0;
  1564. } else {
  1565. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1566. }
  1567. }
  1568. relink:
  1569. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1570. u32 tmp;
  1571. tg3_phy_copper_begin(tp);
  1572. tg3_readphy(tp, MII_BMSR, &tmp);
  1573. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1574. (tmp & BMSR_LSTATUS))
  1575. current_link_up = 1;
  1576. }
  1577. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1578. if (current_link_up == 1) {
  1579. if (tp->link_config.active_speed == SPEED_100 ||
  1580. tp->link_config.active_speed == SPEED_10)
  1581. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1582. else
  1583. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1584. } else
  1585. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1586. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1587. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1588. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1589. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1591. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1592. (current_link_up == 1 &&
  1593. tp->link_config.active_speed == SPEED_10))
  1594. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1595. } else {
  1596. if (current_link_up == 1)
  1597. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1598. }
  1599. /* ??? Without this setting Netgear GA302T PHY does not
  1600. * ??? send/receive packets...
  1601. */
  1602. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1603. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1604. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1605. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1606. udelay(80);
  1607. }
  1608. tw32_f(MAC_MODE, tp->mac_mode);
  1609. udelay(40);
  1610. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1611. /* Polled via timer. */
  1612. tw32_f(MAC_EVENT, 0);
  1613. } else {
  1614. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1615. }
  1616. udelay(40);
  1617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1618. current_link_up == 1 &&
  1619. tp->link_config.active_speed == SPEED_1000 &&
  1620. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1621. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1622. udelay(120);
  1623. tw32_f(MAC_STATUS,
  1624. (MAC_STATUS_SYNC_CHANGED |
  1625. MAC_STATUS_CFG_CHANGED));
  1626. udelay(40);
  1627. tg3_write_mem(tp,
  1628. NIC_SRAM_FIRMWARE_MBOX,
  1629. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1630. }
  1631. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1632. if (current_link_up)
  1633. netif_carrier_on(tp->dev);
  1634. else
  1635. netif_carrier_off(tp->dev);
  1636. tg3_link_report(tp);
  1637. }
  1638. return 0;
  1639. }
  1640. struct tg3_fiber_aneginfo {
  1641. int state;
  1642. #define ANEG_STATE_UNKNOWN 0
  1643. #define ANEG_STATE_AN_ENABLE 1
  1644. #define ANEG_STATE_RESTART_INIT 2
  1645. #define ANEG_STATE_RESTART 3
  1646. #define ANEG_STATE_DISABLE_LINK_OK 4
  1647. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1648. #define ANEG_STATE_ABILITY_DETECT 6
  1649. #define ANEG_STATE_ACK_DETECT_INIT 7
  1650. #define ANEG_STATE_ACK_DETECT 8
  1651. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1652. #define ANEG_STATE_COMPLETE_ACK 10
  1653. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1654. #define ANEG_STATE_IDLE_DETECT 12
  1655. #define ANEG_STATE_LINK_OK 13
  1656. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1657. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1658. u32 flags;
  1659. #define MR_AN_ENABLE 0x00000001
  1660. #define MR_RESTART_AN 0x00000002
  1661. #define MR_AN_COMPLETE 0x00000004
  1662. #define MR_PAGE_RX 0x00000008
  1663. #define MR_NP_LOADED 0x00000010
  1664. #define MR_TOGGLE_TX 0x00000020
  1665. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1666. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1667. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1668. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1669. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1670. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1671. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1672. #define MR_TOGGLE_RX 0x00002000
  1673. #define MR_NP_RX 0x00004000
  1674. #define MR_LINK_OK 0x80000000
  1675. unsigned long link_time, cur_time;
  1676. u32 ability_match_cfg;
  1677. int ability_match_count;
  1678. char ability_match, idle_match, ack_match;
  1679. u32 txconfig, rxconfig;
  1680. #define ANEG_CFG_NP 0x00000080
  1681. #define ANEG_CFG_ACK 0x00000040
  1682. #define ANEG_CFG_RF2 0x00000020
  1683. #define ANEG_CFG_RF1 0x00000010
  1684. #define ANEG_CFG_PS2 0x00000001
  1685. #define ANEG_CFG_PS1 0x00008000
  1686. #define ANEG_CFG_HD 0x00004000
  1687. #define ANEG_CFG_FD 0x00002000
  1688. #define ANEG_CFG_INVAL 0x00001f06
  1689. };
  1690. #define ANEG_OK 0
  1691. #define ANEG_DONE 1
  1692. #define ANEG_TIMER_ENAB 2
  1693. #define ANEG_FAILED -1
  1694. #define ANEG_STATE_SETTLE_TIME 10000
  1695. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1696. struct tg3_fiber_aneginfo *ap)
  1697. {
  1698. unsigned long delta;
  1699. u32 rx_cfg_reg;
  1700. int ret;
  1701. if (ap->state == ANEG_STATE_UNKNOWN) {
  1702. ap->rxconfig = 0;
  1703. ap->link_time = 0;
  1704. ap->cur_time = 0;
  1705. ap->ability_match_cfg = 0;
  1706. ap->ability_match_count = 0;
  1707. ap->ability_match = 0;
  1708. ap->idle_match = 0;
  1709. ap->ack_match = 0;
  1710. }
  1711. ap->cur_time++;
  1712. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1713. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1714. if (rx_cfg_reg != ap->ability_match_cfg) {
  1715. ap->ability_match_cfg = rx_cfg_reg;
  1716. ap->ability_match = 0;
  1717. ap->ability_match_count = 0;
  1718. } else {
  1719. if (++ap->ability_match_count > 1) {
  1720. ap->ability_match = 1;
  1721. ap->ability_match_cfg = rx_cfg_reg;
  1722. }
  1723. }
  1724. if (rx_cfg_reg & ANEG_CFG_ACK)
  1725. ap->ack_match = 1;
  1726. else
  1727. ap->ack_match = 0;
  1728. ap->idle_match = 0;
  1729. } else {
  1730. ap->idle_match = 1;
  1731. ap->ability_match_cfg = 0;
  1732. ap->ability_match_count = 0;
  1733. ap->ability_match = 0;
  1734. ap->ack_match = 0;
  1735. rx_cfg_reg = 0;
  1736. }
  1737. ap->rxconfig = rx_cfg_reg;
  1738. ret = ANEG_OK;
  1739. switch(ap->state) {
  1740. case ANEG_STATE_UNKNOWN:
  1741. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1742. ap->state = ANEG_STATE_AN_ENABLE;
  1743. /* fallthru */
  1744. case ANEG_STATE_AN_ENABLE:
  1745. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1746. if (ap->flags & MR_AN_ENABLE) {
  1747. ap->link_time = 0;
  1748. ap->cur_time = 0;
  1749. ap->ability_match_cfg = 0;
  1750. ap->ability_match_count = 0;
  1751. ap->ability_match = 0;
  1752. ap->idle_match = 0;
  1753. ap->ack_match = 0;
  1754. ap->state = ANEG_STATE_RESTART_INIT;
  1755. } else {
  1756. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1757. }
  1758. break;
  1759. case ANEG_STATE_RESTART_INIT:
  1760. ap->link_time = ap->cur_time;
  1761. ap->flags &= ~(MR_NP_LOADED);
  1762. ap->txconfig = 0;
  1763. tw32(MAC_TX_AUTO_NEG, 0);
  1764. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1765. tw32_f(MAC_MODE, tp->mac_mode);
  1766. udelay(40);
  1767. ret = ANEG_TIMER_ENAB;
  1768. ap->state = ANEG_STATE_RESTART;
  1769. /* fallthru */
  1770. case ANEG_STATE_RESTART:
  1771. delta = ap->cur_time - ap->link_time;
  1772. if (delta > ANEG_STATE_SETTLE_TIME) {
  1773. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1774. } else {
  1775. ret = ANEG_TIMER_ENAB;
  1776. }
  1777. break;
  1778. case ANEG_STATE_DISABLE_LINK_OK:
  1779. ret = ANEG_DONE;
  1780. break;
  1781. case ANEG_STATE_ABILITY_DETECT_INIT:
  1782. ap->flags &= ~(MR_TOGGLE_TX);
  1783. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1784. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1785. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1786. tw32_f(MAC_MODE, tp->mac_mode);
  1787. udelay(40);
  1788. ap->state = ANEG_STATE_ABILITY_DETECT;
  1789. break;
  1790. case ANEG_STATE_ABILITY_DETECT:
  1791. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1792. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1793. }
  1794. break;
  1795. case ANEG_STATE_ACK_DETECT_INIT:
  1796. ap->txconfig |= ANEG_CFG_ACK;
  1797. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1798. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1799. tw32_f(MAC_MODE, tp->mac_mode);
  1800. udelay(40);
  1801. ap->state = ANEG_STATE_ACK_DETECT;
  1802. /* fallthru */
  1803. case ANEG_STATE_ACK_DETECT:
  1804. if (ap->ack_match != 0) {
  1805. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1806. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1807. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1808. } else {
  1809. ap->state = ANEG_STATE_AN_ENABLE;
  1810. }
  1811. } else if (ap->ability_match != 0 &&
  1812. ap->rxconfig == 0) {
  1813. ap->state = ANEG_STATE_AN_ENABLE;
  1814. }
  1815. break;
  1816. case ANEG_STATE_COMPLETE_ACK_INIT:
  1817. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1818. ret = ANEG_FAILED;
  1819. break;
  1820. }
  1821. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1822. MR_LP_ADV_HALF_DUPLEX |
  1823. MR_LP_ADV_SYM_PAUSE |
  1824. MR_LP_ADV_ASYM_PAUSE |
  1825. MR_LP_ADV_REMOTE_FAULT1 |
  1826. MR_LP_ADV_REMOTE_FAULT2 |
  1827. MR_LP_ADV_NEXT_PAGE |
  1828. MR_TOGGLE_RX |
  1829. MR_NP_RX);
  1830. if (ap->rxconfig & ANEG_CFG_FD)
  1831. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1832. if (ap->rxconfig & ANEG_CFG_HD)
  1833. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1834. if (ap->rxconfig & ANEG_CFG_PS1)
  1835. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1836. if (ap->rxconfig & ANEG_CFG_PS2)
  1837. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1838. if (ap->rxconfig & ANEG_CFG_RF1)
  1839. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1840. if (ap->rxconfig & ANEG_CFG_RF2)
  1841. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1842. if (ap->rxconfig & ANEG_CFG_NP)
  1843. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1844. ap->link_time = ap->cur_time;
  1845. ap->flags ^= (MR_TOGGLE_TX);
  1846. if (ap->rxconfig & 0x0008)
  1847. ap->flags |= MR_TOGGLE_RX;
  1848. if (ap->rxconfig & ANEG_CFG_NP)
  1849. ap->flags |= MR_NP_RX;
  1850. ap->flags |= MR_PAGE_RX;
  1851. ap->state = ANEG_STATE_COMPLETE_ACK;
  1852. ret = ANEG_TIMER_ENAB;
  1853. break;
  1854. case ANEG_STATE_COMPLETE_ACK:
  1855. if (ap->ability_match != 0 &&
  1856. ap->rxconfig == 0) {
  1857. ap->state = ANEG_STATE_AN_ENABLE;
  1858. break;
  1859. }
  1860. delta = ap->cur_time - ap->link_time;
  1861. if (delta > ANEG_STATE_SETTLE_TIME) {
  1862. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1863. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1864. } else {
  1865. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1866. !(ap->flags & MR_NP_RX)) {
  1867. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1868. } else {
  1869. ret = ANEG_FAILED;
  1870. }
  1871. }
  1872. }
  1873. break;
  1874. case ANEG_STATE_IDLE_DETECT_INIT:
  1875. ap->link_time = ap->cur_time;
  1876. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1877. tw32_f(MAC_MODE, tp->mac_mode);
  1878. udelay(40);
  1879. ap->state = ANEG_STATE_IDLE_DETECT;
  1880. ret = ANEG_TIMER_ENAB;
  1881. break;
  1882. case ANEG_STATE_IDLE_DETECT:
  1883. if (ap->ability_match != 0 &&
  1884. ap->rxconfig == 0) {
  1885. ap->state = ANEG_STATE_AN_ENABLE;
  1886. break;
  1887. }
  1888. delta = ap->cur_time - ap->link_time;
  1889. if (delta > ANEG_STATE_SETTLE_TIME) {
  1890. /* XXX another gem from the Broadcom driver :( */
  1891. ap->state = ANEG_STATE_LINK_OK;
  1892. }
  1893. break;
  1894. case ANEG_STATE_LINK_OK:
  1895. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1896. ret = ANEG_DONE;
  1897. break;
  1898. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1899. /* ??? unimplemented */
  1900. break;
  1901. case ANEG_STATE_NEXT_PAGE_WAIT:
  1902. /* ??? unimplemented */
  1903. break;
  1904. default:
  1905. ret = ANEG_FAILED;
  1906. break;
  1907. };
  1908. return ret;
  1909. }
  1910. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1911. {
  1912. int res = 0;
  1913. struct tg3_fiber_aneginfo aninfo;
  1914. int status = ANEG_FAILED;
  1915. unsigned int tick;
  1916. u32 tmp;
  1917. tw32_f(MAC_TX_AUTO_NEG, 0);
  1918. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1919. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1920. udelay(40);
  1921. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1922. udelay(40);
  1923. memset(&aninfo, 0, sizeof(aninfo));
  1924. aninfo.flags |= MR_AN_ENABLE;
  1925. aninfo.state = ANEG_STATE_UNKNOWN;
  1926. aninfo.cur_time = 0;
  1927. tick = 0;
  1928. while (++tick < 195000) {
  1929. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1930. if (status == ANEG_DONE || status == ANEG_FAILED)
  1931. break;
  1932. udelay(1);
  1933. }
  1934. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1935. tw32_f(MAC_MODE, tp->mac_mode);
  1936. udelay(40);
  1937. *flags = aninfo.flags;
  1938. if (status == ANEG_DONE &&
  1939. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1940. MR_LP_ADV_FULL_DUPLEX)))
  1941. res = 1;
  1942. return res;
  1943. }
  1944. static void tg3_init_bcm8002(struct tg3 *tp)
  1945. {
  1946. u32 mac_status = tr32(MAC_STATUS);
  1947. int i;
  1948. /* Reset when initting first time or we have a link. */
  1949. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1950. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1951. return;
  1952. /* Set PLL lock range. */
  1953. tg3_writephy(tp, 0x16, 0x8007);
  1954. /* SW reset */
  1955. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1956. /* Wait for reset to complete. */
  1957. /* XXX schedule_timeout() ... */
  1958. for (i = 0; i < 500; i++)
  1959. udelay(10);
  1960. /* Config mode; select PMA/Ch 1 regs. */
  1961. tg3_writephy(tp, 0x10, 0x8411);
  1962. /* Enable auto-lock and comdet, select txclk for tx. */
  1963. tg3_writephy(tp, 0x11, 0x0a10);
  1964. tg3_writephy(tp, 0x18, 0x00a0);
  1965. tg3_writephy(tp, 0x16, 0x41ff);
  1966. /* Assert and deassert POR. */
  1967. tg3_writephy(tp, 0x13, 0x0400);
  1968. udelay(40);
  1969. tg3_writephy(tp, 0x13, 0x0000);
  1970. tg3_writephy(tp, 0x11, 0x0a50);
  1971. udelay(40);
  1972. tg3_writephy(tp, 0x11, 0x0a10);
  1973. /* Wait for signal to stabilize */
  1974. /* XXX schedule_timeout() ... */
  1975. for (i = 0; i < 15000; i++)
  1976. udelay(10);
  1977. /* Deselect the channel register so we can read the PHYID
  1978. * later.
  1979. */
  1980. tg3_writephy(tp, 0x10, 0x8011);
  1981. }
  1982. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1983. {
  1984. u32 sg_dig_ctrl, sg_dig_status;
  1985. u32 serdes_cfg, expected_sg_dig_ctrl;
  1986. int workaround, port_a;
  1987. int current_link_up;
  1988. serdes_cfg = 0;
  1989. expected_sg_dig_ctrl = 0;
  1990. workaround = 0;
  1991. port_a = 1;
  1992. current_link_up = 0;
  1993. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1994. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1995. workaround = 1;
  1996. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1997. port_a = 0;
  1998. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1999. /* preserve bits 20-23 for voltage regulator */
  2000. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2001. }
  2002. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2003. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2004. if (sg_dig_ctrl & (1 << 31)) {
  2005. if (workaround) {
  2006. u32 val = serdes_cfg;
  2007. if (port_a)
  2008. val |= 0xc010000;
  2009. else
  2010. val |= 0x4010000;
  2011. tw32_f(MAC_SERDES_CFG, val);
  2012. }
  2013. tw32_f(SG_DIG_CTRL, 0x01388400);
  2014. }
  2015. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2016. tg3_setup_flow_control(tp, 0, 0);
  2017. current_link_up = 1;
  2018. }
  2019. goto out;
  2020. }
  2021. /* Want auto-negotiation. */
  2022. expected_sg_dig_ctrl = 0x81388400;
  2023. /* Pause capability */
  2024. expected_sg_dig_ctrl |= (1 << 11);
  2025. /* Asymettric pause */
  2026. expected_sg_dig_ctrl |= (1 << 12);
  2027. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2028. if (workaround)
  2029. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2030. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2031. udelay(5);
  2032. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2033. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2034. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2035. MAC_STATUS_SIGNAL_DET)) {
  2036. int i;
  2037. /* Giver time to negotiate (~200ms) */
  2038. for (i = 0; i < 40000; i++) {
  2039. sg_dig_status = tr32(SG_DIG_STATUS);
  2040. if (sg_dig_status & (0x3))
  2041. break;
  2042. udelay(5);
  2043. }
  2044. mac_status = tr32(MAC_STATUS);
  2045. if ((sg_dig_status & (1 << 1)) &&
  2046. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2047. u32 local_adv, remote_adv;
  2048. local_adv = ADVERTISE_PAUSE_CAP;
  2049. remote_adv = 0;
  2050. if (sg_dig_status & (1 << 19))
  2051. remote_adv |= LPA_PAUSE_CAP;
  2052. if (sg_dig_status & (1 << 20))
  2053. remote_adv |= LPA_PAUSE_ASYM;
  2054. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2055. current_link_up = 1;
  2056. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2057. } else if (!(sg_dig_status & (1 << 1))) {
  2058. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2059. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2060. else {
  2061. if (workaround) {
  2062. u32 val = serdes_cfg;
  2063. if (port_a)
  2064. val |= 0xc010000;
  2065. else
  2066. val |= 0x4010000;
  2067. tw32_f(MAC_SERDES_CFG, val);
  2068. }
  2069. tw32_f(SG_DIG_CTRL, 0x01388400);
  2070. udelay(40);
  2071. /* Link parallel detection - link is up */
  2072. /* only if we have PCS_SYNC and not */
  2073. /* receiving config code words */
  2074. mac_status = tr32(MAC_STATUS);
  2075. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2076. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2077. tg3_setup_flow_control(tp, 0, 0);
  2078. current_link_up = 1;
  2079. }
  2080. }
  2081. }
  2082. }
  2083. out:
  2084. return current_link_up;
  2085. }
  2086. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2087. {
  2088. int current_link_up = 0;
  2089. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2090. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2091. goto out;
  2092. }
  2093. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2094. u32 flags;
  2095. int i;
  2096. if (fiber_autoneg(tp, &flags)) {
  2097. u32 local_adv, remote_adv;
  2098. local_adv = ADVERTISE_PAUSE_CAP;
  2099. remote_adv = 0;
  2100. if (flags & MR_LP_ADV_SYM_PAUSE)
  2101. remote_adv |= LPA_PAUSE_CAP;
  2102. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2103. remote_adv |= LPA_PAUSE_ASYM;
  2104. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2105. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2106. current_link_up = 1;
  2107. }
  2108. for (i = 0; i < 30; i++) {
  2109. udelay(20);
  2110. tw32_f(MAC_STATUS,
  2111. (MAC_STATUS_SYNC_CHANGED |
  2112. MAC_STATUS_CFG_CHANGED));
  2113. udelay(40);
  2114. if ((tr32(MAC_STATUS) &
  2115. (MAC_STATUS_SYNC_CHANGED |
  2116. MAC_STATUS_CFG_CHANGED)) == 0)
  2117. break;
  2118. }
  2119. mac_status = tr32(MAC_STATUS);
  2120. if (current_link_up == 0 &&
  2121. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2122. !(mac_status & MAC_STATUS_RCVD_CFG))
  2123. current_link_up = 1;
  2124. } else {
  2125. /* Forcing 1000FD link up. */
  2126. current_link_up = 1;
  2127. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2128. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2129. udelay(40);
  2130. }
  2131. out:
  2132. return current_link_up;
  2133. }
  2134. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2135. {
  2136. u32 orig_pause_cfg;
  2137. u16 orig_active_speed;
  2138. u8 orig_active_duplex;
  2139. u32 mac_status;
  2140. int current_link_up;
  2141. int i;
  2142. orig_pause_cfg =
  2143. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2144. TG3_FLAG_TX_PAUSE));
  2145. orig_active_speed = tp->link_config.active_speed;
  2146. orig_active_duplex = tp->link_config.active_duplex;
  2147. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2148. netif_carrier_ok(tp->dev) &&
  2149. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2150. mac_status = tr32(MAC_STATUS);
  2151. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2152. MAC_STATUS_SIGNAL_DET |
  2153. MAC_STATUS_CFG_CHANGED |
  2154. MAC_STATUS_RCVD_CFG);
  2155. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2156. MAC_STATUS_SIGNAL_DET)) {
  2157. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2158. MAC_STATUS_CFG_CHANGED));
  2159. return 0;
  2160. }
  2161. }
  2162. tw32_f(MAC_TX_AUTO_NEG, 0);
  2163. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2164. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2165. tw32_f(MAC_MODE, tp->mac_mode);
  2166. udelay(40);
  2167. if (tp->phy_id == PHY_ID_BCM8002)
  2168. tg3_init_bcm8002(tp);
  2169. /* Enable link change event even when serdes polling. */
  2170. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2171. udelay(40);
  2172. current_link_up = 0;
  2173. mac_status = tr32(MAC_STATUS);
  2174. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2175. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2176. else
  2177. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2178. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2179. tw32_f(MAC_MODE, tp->mac_mode);
  2180. udelay(40);
  2181. tp->hw_status->status =
  2182. (SD_STATUS_UPDATED |
  2183. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2184. for (i = 0; i < 100; i++) {
  2185. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2186. MAC_STATUS_CFG_CHANGED));
  2187. udelay(5);
  2188. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2189. MAC_STATUS_CFG_CHANGED)) == 0)
  2190. break;
  2191. }
  2192. mac_status = tr32(MAC_STATUS);
  2193. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2194. current_link_up = 0;
  2195. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2196. tw32_f(MAC_MODE, (tp->mac_mode |
  2197. MAC_MODE_SEND_CONFIGS));
  2198. udelay(1);
  2199. tw32_f(MAC_MODE, tp->mac_mode);
  2200. }
  2201. }
  2202. if (current_link_up == 1) {
  2203. tp->link_config.active_speed = SPEED_1000;
  2204. tp->link_config.active_duplex = DUPLEX_FULL;
  2205. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2206. LED_CTRL_LNKLED_OVERRIDE |
  2207. LED_CTRL_1000MBPS_ON));
  2208. } else {
  2209. tp->link_config.active_speed = SPEED_INVALID;
  2210. tp->link_config.active_duplex = DUPLEX_INVALID;
  2211. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2212. LED_CTRL_LNKLED_OVERRIDE |
  2213. LED_CTRL_TRAFFIC_OVERRIDE));
  2214. }
  2215. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2216. if (current_link_up)
  2217. netif_carrier_on(tp->dev);
  2218. else
  2219. netif_carrier_off(tp->dev);
  2220. tg3_link_report(tp);
  2221. } else {
  2222. u32 now_pause_cfg =
  2223. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2224. TG3_FLAG_TX_PAUSE);
  2225. if (orig_pause_cfg != now_pause_cfg ||
  2226. orig_active_speed != tp->link_config.active_speed ||
  2227. orig_active_duplex != tp->link_config.active_duplex)
  2228. tg3_link_report(tp);
  2229. }
  2230. return 0;
  2231. }
  2232. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2233. {
  2234. int current_link_up, err = 0;
  2235. u32 bmsr, bmcr;
  2236. u16 current_speed;
  2237. u8 current_duplex;
  2238. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2239. tw32_f(MAC_MODE, tp->mac_mode);
  2240. udelay(40);
  2241. tw32(MAC_EVENT, 0);
  2242. tw32_f(MAC_STATUS,
  2243. (MAC_STATUS_SYNC_CHANGED |
  2244. MAC_STATUS_CFG_CHANGED |
  2245. MAC_STATUS_MI_COMPLETION |
  2246. MAC_STATUS_LNKSTATE_CHANGED));
  2247. udelay(40);
  2248. if (force_reset)
  2249. tg3_phy_reset(tp);
  2250. current_link_up = 0;
  2251. current_speed = SPEED_INVALID;
  2252. current_duplex = DUPLEX_INVALID;
  2253. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2254. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2255. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2256. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2257. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2258. /* do nothing, just check for link up at the end */
  2259. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2260. u32 adv, new_adv;
  2261. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2262. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2263. ADVERTISE_1000XPAUSE |
  2264. ADVERTISE_1000XPSE_ASYM |
  2265. ADVERTISE_SLCT);
  2266. /* Always advertise symmetric PAUSE just like copper */
  2267. new_adv |= ADVERTISE_1000XPAUSE;
  2268. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2269. new_adv |= ADVERTISE_1000XHALF;
  2270. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2271. new_adv |= ADVERTISE_1000XFULL;
  2272. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2273. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2274. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2275. tg3_writephy(tp, MII_BMCR, bmcr);
  2276. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2277. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2278. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2279. return err;
  2280. }
  2281. } else {
  2282. u32 new_bmcr;
  2283. bmcr &= ~BMCR_SPEED1000;
  2284. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2285. if (tp->link_config.duplex == DUPLEX_FULL)
  2286. new_bmcr |= BMCR_FULLDPLX;
  2287. if (new_bmcr != bmcr) {
  2288. /* BMCR_SPEED1000 is a reserved bit that needs
  2289. * to be set on write.
  2290. */
  2291. new_bmcr |= BMCR_SPEED1000;
  2292. /* Force a linkdown */
  2293. if (netif_carrier_ok(tp->dev)) {
  2294. u32 adv;
  2295. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2296. adv &= ~(ADVERTISE_1000XFULL |
  2297. ADVERTISE_1000XHALF |
  2298. ADVERTISE_SLCT);
  2299. tg3_writephy(tp, MII_ADVERTISE, adv);
  2300. tg3_writephy(tp, MII_BMCR, bmcr |
  2301. BMCR_ANRESTART |
  2302. BMCR_ANENABLE);
  2303. udelay(10);
  2304. netif_carrier_off(tp->dev);
  2305. }
  2306. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2307. bmcr = new_bmcr;
  2308. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2309. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2310. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2311. }
  2312. }
  2313. if (bmsr & BMSR_LSTATUS) {
  2314. current_speed = SPEED_1000;
  2315. current_link_up = 1;
  2316. if (bmcr & BMCR_FULLDPLX)
  2317. current_duplex = DUPLEX_FULL;
  2318. else
  2319. current_duplex = DUPLEX_HALF;
  2320. if (bmcr & BMCR_ANENABLE) {
  2321. u32 local_adv, remote_adv, common;
  2322. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2323. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2324. common = local_adv & remote_adv;
  2325. if (common & (ADVERTISE_1000XHALF |
  2326. ADVERTISE_1000XFULL)) {
  2327. if (common & ADVERTISE_1000XFULL)
  2328. current_duplex = DUPLEX_FULL;
  2329. else
  2330. current_duplex = DUPLEX_HALF;
  2331. tg3_setup_flow_control(tp, local_adv,
  2332. remote_adv);
  2333. }
  2334. else
  2335. current_link_up = 0;
  2336. }
  2337. }
  2338. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2339. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2340. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2341. tw32_f(MAC_MODE, tp->mac_mode);
  2342. udelay(40);
  2343. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2344. tp->link_config.active_speed = current_speed;
  2345. tp->link_config.active_duplex = current_duplex;
  2346. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2347. if (current_link_up)
  2348. netif_carrier_on(tp->dev);
  2349. else {
  2350. netif_carrier_off(tp->dev);
  2351. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2352. }
  2353. tg3_link_report(tp);
  2354. }
  2355. return err;
  2356. }
  2357. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2358. {
  2359. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2360. /* Give autoneg time to complete. */
  2361. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2362. return;
  2363. }
  2364. if (!netif_carrier_ok(tp->dev) &&
  2365. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2366. u32 bmcr;
  2367. tg3_readphy(tp, MII_BMCR, &bmcr);
  2368. if (bmcr & BMCR_ANENABLE) {
  2369. u32 phy1, phy2;
  2370. /* Select shadow register 0x1f */
  2371. tg3_writephy(tp, 0x1c, 0x7c00);
  2372. tg3_readphy(tp, 0x1c, &phy1);
  2373. /* Select expansion interrupt status register */
  2374. tg3_writephy(tp, 0x17, 0x0f01);
  2375. tg3_readphy(tp, 0x15, &phy2);
  2376. tg3_readphy(tp, 0x15, &phy2);
  2377. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2378. /* We have signal detect and not receiving
  2379. * config code words, link is up by parallel
  2380. * detection.
  2381. */
  2382. bmcr &= ~BMCR_ANENABLE;
  2383. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2384. tg3_writephy(tp, MII_BMCR, bmcr);
  2385. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2386. }
  2387. }
  2388. }
  2389. else if (netif_carrier_ok(tp->dev) &&
  2390. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2391. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2392. u32 phy2;
  2393. /* Select expansion interrupt status register */
  2394. tg3_writephy(tp, 0x17, 0x0f01);
  2395. tg3_readphy(tp, 0x15, &phy2);
  2396. if (phy2 & 0x20) {
  2397. u32 bmcr;
  2398. /* Config code words received, turn on autoneg. */
  2399. tg3_readphy(tp, MII_BMCR, &bmcr);
  2400. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2401. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2402. }
  2403. }
  2404. }
  2405. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2406. {
  2407. int err;
  2408. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2409. err = tg3_setup_fiber_phy(tp, force_reset);
  2410. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2411. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2412. } else {
  2413. err = tg3_setup_copper_phy(tp, force_reset);
  2414. }
  2415. if (tp->link_config.active_speed == SPEED_1000 &&
  2416. tp->link_config.active_duplex == DUPLEX_HALF)
  2417. tw32(MAC_TX_LENGTHS,
  2418. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2419. (6 << TX_LENGTHS_IPG_SHIFT) |
  2420. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2421. else
  2422. tw32(MAC_TX_LENGTHS,
  2423. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2424. (6 << TX_LENGTHS_IPG_SHIFT) |
  2425. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2426. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2427. if (netif_carrier_ok(tp->dev)) {
  2428. tw32(HOSTCC_STAT_COAL_TICKS,
  2429. tp->coal.stats_block_coalesce_usecs);
  2430. } else {
  2431. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2432. }
  2433. }
  2434. return err;
  2435. }
  2436. /* Tigon3 never reports partial packet sends. So we do not
  2437. * need special logic to handle SKBs that have not had all
  2438. * of their frags sent yet, like SunGEM does.
  2439. */
  2440. static void tg3_tx(struct tg3 *tp)
  2441. {
  2442. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2443. u32 sw_idx = tp->tx_cons;
  2444. while (sw_idx != hw_idx) {
  2445. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2446. struct sk_buff *skb = ri->skb;
  2447. int i;
  2448. if (unlikely(skb == NULL))
  2449. BUG();
  2450. pci_unmap_single(tp->pdev,
  2451. pci_unmap_addr(ri, mapping),
  2452. skb_headlen(skb),
  2453. PCI_DMA_TODEVICE);
  2454. ri->skb = NULL;
  2455. sw_idx = NEXT_TX(sw_idx);
  2456. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2457. if (unlikely(sw_idx == hw_idx))
  2458. BUG();
  2459. ri = &tp->tx_buffers[sw_idx];
  2460. if (unlikely(ri->skb != NULL))
  2461. BUG();
  2462. pci_unmap_page(tp->pdev,
  2463. pci_unmap_addr(ri, mapping),
  2464. skb_shinfo(skb)->frags[i].size,
  2465. PCI_DMA_TODEVICE);
  2466. sw_idx = NEXT_TX(sw_idx);
  2467. }
  2468. dev_kfree_skb(skb);
  2469. }
  2470. tp->tx_cons = sw_idx;
  2471. if (unlikely(netif_queue_stopped(tp->dev))) {
  2472. spin_lock(&tp->tx_lock);
  2473. if (netif_queue_stopped(tp->dev) &&
  2474. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2475. netif_wake_queue(tp->dev);
  2476. spin_unlock(&tp->tx_lock);
  2477. }
  2478. }
  2479. /* Returns size of skb allocated or < 0 on error.
  2480. *
  2481. * We only need to fill in the address because the other members
  2482. * of the RX descriptor are invariant, see tg3_init_rings.
  2483. *
  2484. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2485. * posting buffers we only dirty the first cache line of the RX
  2486. * descriptor (containing the address). Whereas for the RX status
  2487. * buffers the cpu only reads the last cacheline of the RX descriptor
  2488. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2489. */
  2490. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2491. int src_idx, u32 dest_idx_unmasked)
  2492. {
  2493. struct tg3_rx_buffer_desc *desc;
  2494. struct ring_info *map, *src_map;
  2495. struct sk_buff *skb;
  2496. dma_addr_t mapping;
  2497. int skb_size, dest_idx;
  2498. src_map = NULL;
  2499. switch (opaque_key) {
  2500. case RXD_OPAQUE_RING_STD:
  2501. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2502. desc = &tp->rx_std[dest_idx];
  2503. map = &tp->rx_std_buffers[dest_idx];
  2504. if (src_idx >= 0)
  2505. src_map = &tp->rx_std_buffers[src_idx];
  2506. skb_size = tp->rx_pkt_buf_sz;
  2507. break;
  2508. case RXD_OPAQUE_RING_JUMBO:
  2509. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2510. desc = &tp->rx_jumbo[dest_idx];
  2511. map = &tp->rx_jumbo_buffers[dest_idx];
  2512. if (src_idx >= 0)
  2513. src_map = &tp->rx_jumbo_buffers[src_idx];
  2514. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2515. break;
  2516. default:
  2517. return -EINVAL;
  2518. };
  2519. /* Do not overwrite any of the map or rp information
  2520. * until we are sure we can commit to a new buffer.
  2521. *
  2522. * Callers depend upon this behavior and assume that
  2523. * we leave everything unchanged if we fail.
  2524. */
  2525. skb = dev_alloc_skb(skb_size);
  2526. if (skb == NULL)
  2527. return -ENOMEM;
  2528. skb->dev = tp->dev;
  2529. skb_reserve(skb, tp->rx_offset);
  2530. mapping = pci_map_single(tp->pdev, skb->data,
  2531. skb_size - tp->rx_offset,
  2532. PCI_DMA_FROMDEVICE);
  2533. map->skb = skb;
  2534. pci_unmap_addr_set(map, mapping, mapping);
  2535. if (src_map != NULL)
  2536. src_map->skb = NULL;
  2537. desc->addr_hi = ((u64)mapping >> 32);
  2538. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2539. return skb_size;
  2540. }
  2541. /* We only need to move over in the address because the other
  2542. * members of the RX descriptor are invariant. See notes above
  2543. * tg3_alloc_rx_skb for full details.
  2544. */
  2545. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2546. int src_idx, u32 dest_idx_unmasked)
  2547. {
  2548. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2549. struct ring_info *src_map, *dest_map;
  2550. int dest_idx;
  2551. switch (opaque_key) {
  2552. case RXD_OPAQUE_RING_STD:
  2553. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2554. dest_desc = &tp->rx_std[dest_idx];
  2555. dest_map = &tp->rx_std_buffers[dest_idx];
  2556. src_desc = &tp->rx_std[src_idx];
  2557. src_map = &tp->rx_std_buffers[src_idx];
  2558. break;
  2559. case RXD_OPAQUE_RING_JUMBO:
  2560. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2561. dest_desc = &tp->rx_jumbo[dest_idx];
  2562. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2563. src_desc = &tp->rx_jumbo[src_idx];
  2564. src_map = &tp->rx_jumbo_buffers[src_idx];
  2565. break;
  2566. default:
  2567. return;
  2568. };
  2569. dest_map->skb = src_map->skb;
  2570. pci_unmap_addr_set(dest_map, mapping,
  2571. pci_unmap_addr(src_map, mapping));
  2572. dest_desc->addr_hi = src_desc->addr_hi;
  2573. dest_desc->addr_lo = src_desc->addr_lo;
  2574. src_map->skb = NULL;
  2575. }
  2576. #if TG3_VLAN_TAG_USED
  2577. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2578. {
  2579. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2580. }
  2581. #endif
  2582. /* The RX ring scheme is composed of multiple rings which post fresh
  2583. * buffers to the chip, and one special ring the chip uses to report
  2584. * status back to the host.
  2585. *
  2586. * The special ring reports the status of received packets to the
  2587. * host. The chip does not write into the original descriptor the
  2588. * RX buffer was obtained from. The chip simply takes the original
  2589. * descriptor as provided by the host, updates the status and length
  2590. * field, then writes this into the next status ring entry.
  2591. *
  2592. * Each ring the host uses to post buffers to the chip is described
  2593. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2594. * it is first placed into the on-chip ram. When the packet's length
  2595. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2596. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2597. * which is within the range of the new packet's length is chosen.
  2598. *
  2599. * The "separate ring for rx status" scheme may sound queer, but it makes
  2600. * sense from a cache coherency perspective. If only the host writes
  2601. * to the buffer post rings, and only the chip writes to the rx status
  2602. * rings, then cache lines never move beyond shared-modified state.
  2603. * If both the host and chip were to write into the same ring, cache line
  2604. * eviction could occur since both entities want it in an exclusive state.
  2605. */
  2606. static int tg3_rx(struct tg3 *tp, int budget)
  2607. {
  2608. u32 work_mask;
  2609. u32 sw_idx = tp->rx_rcb_ptr;
  2610. u16 hw_idx;
  2611. int received;
  2612. hw_idx = tp->hw_status->idx[0].rx_producer;
  2613. /*
  2614. * We need to order the read of hw_idx and the read of
  2615. * the opaque cookie.
  2616. */
  2617. rmb();
  2618. work_mask = 0;
  2619. received = 0;
  2620. while (sw_idx != hw_idx && budget > 0) {
  2621. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2622. unsigned int len;
  2623. struct sk_buff *skb;
  2624. dma_addr_t dma_addr;
  2625. u32 opaque_key, desc_idx, *post_ptr;
  2626. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2627. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2628. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2629. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2630. mapping);
  2631. skb = tp->rx_std_buffers[desc_idx].skb;
  2632. post_ptr = &tp->rx_std_ptr;
  2633. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2634. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2635. mapping);
  2636. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2637. post_ptr = &tp->rx_jumbo_ptr;
  2638. }
  2639. else {
  2640. goto next_pkt_nopost;
  2641. }
  2642. work_mask |= opaque_key;
  2643. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2644. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2645. drop_it:
  2646. tg3_recycle_rx(tp, opaque_key,
  2647. desc_idx, *post_ptr);
  2648. drop_it_no_recycle:
  2649. /* Other statistics kept track of by card. */
  2650. tp->net_stats.rx_dropped++;
  2651. goto next_pkt;
  2652. }
  2653. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2654. if (len > RX_COPY_THRESHOLD
  2655. && tp->rx_offset == 2
  2656. /* rx_offset != 2 iff this is a 5701 card running
  2657. * in PCI-X mode [see tg3_get_invariants()] */
  2658. ) {
  2659. int skb_size;
  2660. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2661. desc_idx, *post_ptr);
  2662. if (skb_size < 0)
  2663. goto drop_it;
  2664. pci_unmap_single(tp->pdev, dma_addr,
  2665. skb_size - tp->rx_offset,
  2666. PCI_DMA_FROMDEVICE);
  2667. skb_put(skb, len);
  2668. } else {
  2669. struct sk_buff *copy_skb;
  2670. tg3_recycle_rx(tp, opaque_key,
  2671. desc_idx, *post_ptr);
  2672. copy_skb = dev_alloc_skb(len + 2);
  2673. if (copy_skb == NULL)
  2674. goto drop_it_no_recycle;
  2675. copy_skb->dev = tp->dev;
  2676. skb_reserve(copy_skb, 2);
  2677. skb_put(copy_skb, len);
  2678. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2679. memcpy(copy_skb->data, skb->data, len);
  2680. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2681. /* We'll reuse the original ring buffer. */
  2682. skb = copy_skb;
  2683. }
  2684. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2685. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2686. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2687. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2688. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2689. else
  2690. skb->ip_summed = CHECKSUM_NONE;
  2691. skb->protocol = eth_type_trans(skb, tp->dev);
  2692. #if TG3_VLAN_TAG_USED
  2693. if (tp->vlgrp != NULL &&
  2694. desc->type_flags & RXD_FLAG_VLAN) {
  2695. tg3_vlan_rx(tp, skb,
  2696. desc->err_vlan & RXD_VLAN_MASK);
  2697. } else
  2698. #endif
  2699. netif_receive_skb(skb);
  2700. tp->dev->last_rx = jiffies;
  2701. received++;
  2702. budget--;
  2703. next_pkt:
  2704. (*post_ptr)++;
  2705. next_pkt_nopost:
  2706. sw_idx++;
  2707. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2708. /* Refresh hw_idx to see if there is new work */
  2709. if (sw_idx == hw_idx) {
  2710. hw_idx = tp->hw_status->idx[0].rx_producer;
  2711. rmb();
  2712. }
  2713. }
  2714. /* ACK the status ring. */
  2715. tp->rx_rcb_ptr = sw_idx;
  2716. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2717. /* Refill RX ring(s). */
  2718. if (work_mask & RXD_OPAQUE_RING_STD) {
  2719. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2720. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2721. sw_idx);
  2722. }
  2723. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2724. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2725. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2726. sw_idx);
  2727. }
  2728. mmiowb();
  2729. return received;
  2730. }
  2731. static int tg3_poll(struct net_device *netdev, int *budget)
  2732. {
  2733. struct tg3 *tp = netdev_priv(netdev);
  2734. struct tg3_hw_status *sblk = tp->hw_status;
  2735. int done;
  2736. /* handle link change and other phy events */
  2737. if (!(tp->tg3_flags &
  2738. (TG3_FLAG_USE_LINKCHG_REG |
  2739. TG3_FLAG_POLL_SERDES))) {
  2740. if (sblk->status & SD_STATUS_LINK_CHG) {
  2741. sblk->status = SD_STATUS_UPDATED |
  2742. (sblk->status & ~SD_STATUS_LINK_CHG);
  2743. spin_lock(&tp->lock);
  2744. tg3_setup_phy(tp, 0);
  2745. spin_unlock(&tp->lock);
  2746. }
  2747. }
  2748. /* run TX completion thread */
  2749. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2750. tg3_tx(tp);
  2751. }
  2752. /* run RX thread, within the bounds set by NAPI.
  2753. * All RX "locking" is done by ensuring outside
  2754. * code synchronizes with dev->poll()
  2755. */
  2756. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2757. int orig_budget = *budget;
  2758. int work_done;
  2759. if (orig_budget > netdev->quota)
  2760. orig_budget = netdev->quota;
  2761. work_done = tg3_rx(tp, orig_budget);
  2762. *budget -= work_done;
  2763. netdev->quota -= work_done;
  2764. }
  2765. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2766. tp->last_tag = sblk->status_tag;
  2767. rmb();
  2768. } else
  2769. sblk->status &= ~SD_STATUS_UPDATED;
  2770. /* if no more work, tell net stack and NIC we're done */
  2771. done = !tg3_has_work(tp);
  2772. if (done) {
  2773. netif_rx_complete(netdev);
  2774. tg3_restart_ints(tp);
  2775. }
  2776. return (done ? 0 : 1);
  2777. }
  2778. static void tg3_irq_quiesce(struct tg3 *tp)
  2779. {
  2780. BUG_ON(tp->irq_sync);
  2781. tp->irq_sync = 1;
  2782. smp_mb();
  2783. synchronize_irq(tp->pdev->irq);
  2784. }
  2785. static inline int tg3_irq_sync(struct tg3 *tp)
  2786. {
  2787. return tp->irq_sync;
  2788. }
  2789. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2790. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2791. * with as well. Most of the time, this is not necessary except when
  2792. * shutting down the device.
  2793. */
  2794. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2795. {
  2796. if (irq_sync)
  2797. tg3_irq_quiesce(tp);
  2798. spin_lock_bh(&tp->lock);
  2799. spin_lock(&tp->tx_lock);
  2800. }
  2801. static inline void tg3_full_unlock(struct tg3 *tp)
  2802. {
  2803. spin_unlock(&tp->tx_lock);
  2804. spin_unlock_bh(&tp->lock);
  2805. }
  2806. /* MSI ISR - No need to check for interrupt sharing and no need to
  2807. * flush status block and interrupt mailbox. PCI ordering rules
  2808. * guarantee that MSI will arrive after the status block.
  2809. */
  2810. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2811. {
  2812. struct net_device *dev = dev_id;
  2813. struct tg3 *tp = netdev_priv(dev);
  2814. prefetch(tp->hw_status);
  2815. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2816. /*
  2817. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2818. * chip-internal interrupt pending events.
  2819. * Writing non-zero to intr-mbox-0 additional tells the
  2820. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2821. * event coalescing.
  2822. */
  2823. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2824. if (likely(!tg3_irq_sync(tp)))
  2825. netif_rx_schedule(dev); /* schedule NAPI poll */
  2826. return IRQ_RETVAL(1);
  2827. }
  2828. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2829. {
  2830. struct net_device *dev = dev_id;
  2831. struct tg3 *tp = netdev_priv(dev);
  2832. struct tg3_hw_status *sblk = tp->hw_status;
  2833. unsigned int handled = 1;
  2834. /* In INTx mode, it is possible for the interrupt to arrive at
  2835. * the CPU before the status block posted prior to the interrupt.
  2836. * Reading the PCI State register will confirm whether the
  2837. * interrupt is ours and will flush the status block.
  2838. */
  2839. if ((sblk->status & SD_STATUS_UPDATED) ||
  2840. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2841. /*
  2842. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2843. * chip-internal interrupt pending events.
  2844. * Writing non-zero to intr-mbox-0 additional tells the
  2845. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2846. * event coalescing.
  2847. */
  2848. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2849. 0x00000001);
  2850. if (tg3_irq_sync(tp))
  2851. goto out;
  2852. sblk->status &= ~SD_STATUS_UPDATED;
  2853. if (likely(tg3_has_work(tp))) {
  2854. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2855. netif_rx_schedule(dev); /* schedule NAPI poll */
  2856. } else {
  2857. /* No work, shared interrupt perhaps? re-enable
  2858. * interrupts, and flush that PCI write
  2859. */
  2860. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2861. 0x00000000);
  2862. }
  2863. } else { /* shared interrupt */
  2864. handled = 0;
  2865. }
  2866. out:
  2867. return IRQ_RETVAL(handled);
  2868. }
  2869. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2870. {
  2871. struct net_device *dev = dev_id;
  2872. struct tg3 *tp = netdev_priv(dev);
  2873. struct tg3_hw_status *sblk = tp->hw_status;
  2874. unsigned int handled = 1;
  2875. /* In INTx mode, it is possible for the interrupt to arrive at
  2876. * the CPU before the status block posted prior to the interrupt.
  2877. * Reading the PCI State register will confirm whether the
  2878. * interrupt is ours and will flush the status block.
  2879. */
  2880. if ((sblk->status_tag != tp->last_tag) ||
  2881. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2882. /*
  2883. * writing any value to intr-mbox-0 clears PCI INTA# and
  2884. * chip-internal interrupt pending events.
  2885. * writing non-zero to intr-mbox-0 additional tells the
  2886. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2887. * event coalescing.
  2888. */
  2889. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2890. 0x00000001);
  2891. if (tg3_irq_sync(tp))
  2892. goto out;
  2893. if (netif_rx_schedule_prep(dev)) {
  2894. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2895. /* Update last_tag to mark that this status has been
  2896. * seen. Because interrupt may be shared, we may be
  2897. * racing with tg3_poll(), so only update last_tag
  2898. * if tg3_poll() is not scheduled.
  2899. */
  2900. tp->last_tag = sblk->status_tag;
  2901. __netif_rx_schedule(dev);
  2902. }
  2903. } else { /* shared interrupt */
  2904. handled = 0;
  2905. }
  2906. out:
  2907. return IRQ_RETVAL(handled);
  2908. }
  2909. /* ISR for interrupt test */
  2910. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2911. struct pt_regs *regs)
  2912. {
  2913. struct net_device *dev = dev_id;
  2914. struct tg3 *tp = netdev_priv(dev);
  2915. struct tg3_hw_status *sblk = tp->hw_status;
  2916. if ((sblk->status & SD_STATUS_UPDATED) ||
  2917. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2918. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2919. 0x00000001);
  2920. return IRQ_RETVAL(1);
  2921. }
  2922. return IRQ_RETVAL(0);
  2923. }
  2924. static int tg3_init_hw(struct tg3 *);
  2925. static int tg3_halt(struct tg3 *, int, int);
  2926. #ifdef CONFIG_NET_POLL_CONTROLLER
  2927. static void tg3_poll_controller(struct net_device *dev)
  2928. {
  2929. struct tg3 *tp = netdev_priv(dev);
  2930. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2931. }
  2932. #endif
  2933. static void tg3_reset_task(void *_data)
  2934. {
  2935. struct tg3 *tp = _data;
  2936. unsigned int restart_timer;
  2937. tg3_netif_stop(tp);
  2938. tg3_full_lock(tp, 1);
  2939. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2940. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2941. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2942. tg3_init_hw(tp);
  2943. tg3_netif_start(tp);
  2944. tg3_full_unlock(tp);
  2945. if (restart_timer)
  2946. mod_timer(&tp->timer, jiffies + 1);
  2947. }
  2948. static void tg3_tx_timeout(struct net_device *dev)
  2949. {
  2950. struct tg3 *tp = netdev_priv(dev);
  2951. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2952. dev->name);
  2953. schedule_work(&tp->reset_task);
  2954. }
  2955. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  2956. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2957. {
  2958. u32 base = (u32) mapping & 0xffffffff;
  2959. return ((base > 0xffffdcc0) &&
  2960. (base + len + 8 < base));
  2961. }
  2962. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2963. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2964. u32 last_plus_one, u32 *start,
  2965. u32 base_flags, u32 mss)
  2966. {
  2967. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2968. dma_addr_t new_addr = 0;
  2969. u32 entry = *start;
  2970. int i, ret = 0;
  2971. if (!new_skb) {
  2972. ret = -1;
  2973. } else {
  2974. /* New SKB is guaranteed to be linear. */
  2975. entry = *start;
  2976. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2977. PCI_DMA_TODEVICE);
  2978. /* Make sure new skb does not cross any 4G boundaries.
  2979. * Drop the packet if it does.
  2980. */
  2981. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  2982. ret = -1;
  2983. dev_kfree_skb(new_skb);
  2984. new_skb = NULL;
  2985. } else {
  2986. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2987. base_flags, 1 | (mss << 1));
  2988. *start = NEXT_TX(entry);
  2989. }
  2990. }
  2991. /* Now clean up the sw ring entries. */
  2992. i = 0;
  2993. while (entry != last_plus_one) {
  2994. int len;
  2995. if (i == 0)
  2996. len = skb_headlen(skb);
  2997. else
  2998. len = skb_shinfo(skb)->frags[i-1].size;
  2999. pci_unmap_single(tp->pdev,
  3000. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3001. len, PCI_DMA_TODEVICE);
  3002. if (i == 0) {
  3003. tp->tx_buffers[entry].skb = new_skb;
  3004. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3005. } else {
  3006. tp->tx_buffers[entry].skb = NULL;
  3007. }
  3008. entry = NEXT_TX(entry);
  3009. i++;
  3010. }
  3011. dev_kfree_skb(skb);
  3012. return ret;
  3013. }
  3014. static void tg3_set_txd(struct tg3 *tp, int entry,
  3015. dma_addr_t mapping, int len, u32 flags,
  3016. u32 mss_and_is_end)
  3017. {
  3018. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3019. int is_end = (mss_and_is_end & 0x1);
  3020. u32 mss = (mss_and_is_end >> 1);
  3021. u32 vlan_tag = 0;
  3022. if (is_end)
  3023. flags |= TXD_FLAG_END;
  3024. if (flags & TXD_FLAG_VLAN) {
  3025. vlan_tag = flags >> 16;
  3026. flags &= 0xffff;
  3027. }
  3028. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3029. txd->addr_hi = ((u64) mapping >> 32);
  3030. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3031. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3032. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3033. }
  3034. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3035. {
  3036. struct tg3 *tp = netdev_priv(dev);
  3037. dma_addr_t mapping;
  3038. u32 len, entry, base_flags, mss;
  3039. int would_hit_hwbug;
  3040. len = skb_headlen(skb);
  3041. /* No BH disabling for tx_lock here. We are running in BH disabled
  3042. * context and TX reclaim runs via tp->poll inside of a software
  3043. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3044. * no IRQ context deadlocks to worry about either. Rejoice!
  3045. */
  3046. if (!spin_trylock(&tp->tx_lock))
  3047. return NETDEV_TX_LOCKED;
  3048. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3049. if (!netif_queue_stopped(dev)) {
  3050. netif_stop_queue(dev);
  3051. /* This is a hard error, log it. */
  3052. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3053. "queue awake!\n", dev->name);
  3054. }
  3055. spin_unlock(&tp->tx_lock);
  3056. return NETDEV_TX_BUSY;
  3057. }
  3058. entry = tp->tx_prod;
  3059. base_flags = 0;
  3060. if (skb->ip_summed == CHECKSUM_HW)
  3061. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3062. #if TG3_TSO_SUPPORT != 0
  3063. mss = 0;
  3064. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3065. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3066. int tcp_opt_len, ip_tcp_len;
  3067. if (skb_header_cloned(skb) &&
  3068. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3069. dev_kfree_skb(skb);
  3070. goto out_unlock;
  3071. }
  3072. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3073. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3074. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3075. TXD_FLAG_CPU_POST_DMA);
  3076. skb->nh.iph->check = 0;
  3077. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  3078. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3079. skb->h.th->check = 0;
  3080. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3081. }
  3082. else {
  3083. skb->h.th->check =
  3084. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3085. skb->nh.iph->daddr,
  3086. 0, IPPROTO_TCP, 0);
  3087. }
  3088. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3089. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3090. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3091. int tsflags;
  3092. tsflags = ((skb->nh.iph->ihl - 5) +
  3093. (tcp_opt_len >> 2));
  3094. mss |= (tsflags << 11);
  3095. }
  3096. } else {
  3097. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3098. int tsflags;
  3099. tsflags = ((skb->nh.iph->ihl - 5) +
  3100. (tcp_opt_len >> 2));
  3101. base_flags |= tsflags << 12;
  3102. }
  3103. }
  3104. }
  3105. #else
  3106. mss = 0;
  3107. #endif
  3108. #if TG3_VLAN_TAG_USED
  3109. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3110. base_flags |= (TXD_FLAG_VLAN |
  3111. (vlan_tx_tag_get(skb) << 16));
  3112. #endif
  3113. /* Queue skb data, a.k.a. the main skb fragment. */
  3114. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3115. tp->tx_buffers[entry].skb = skb;
  3116. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3117. would_hit_hwbug = 0;
  3118. if (tg3_4g_overflow_test(mapping, len))
  3119. would_hit_hwbug = 1;
  3120. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3121. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3122. entry = NEXT_TX(entry);
  3123. /* Now loop through additional data fragments, and queue them. */
  3124. if (skb_shinfo(skb)->nr_frags > 0) {
  3125. unsigned int i, last;
  3126. last = skb_shinfo(skb)->nr_frags - 1;
  3127. for (i = 0; i <= last; i++) {
  3128. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3129. len = frag->size;
  3130. mapping = pci_map_page(tp->pdev,
  3131. frag->page,
  3132. frag->page_offset,
  3133. len, PCI_DMA_TODEVICE);
  3134. tp->tx_buffers[entry].skb = NULL;
  3135. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3136. if (tg3_4g_overflow_test(mapping, len))
  3137. would_hit_hwbug = 1;
  3138. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3139. tg3_set_txd(tp, entry, mapping, len,
  3140. base_flags, (i == last)|(mss << 1));
  3141. else
  3142. tg3_set_txd(tp, entry, mapping, len,
  3143. base_flags, (i == last));
  3144. entry = NEXT_TX(entry);
  3145. }
  3146. }
  3147. if (would_hit_hwbug) {
  3148. u32 last_plus_one = entry;
  3149. u32 start;
  3150. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3151. start &= (TG3_TX_RING_SIZE - 1);
  3152. /* If the workaround fails due to memory/mapping
  3153. * failure, silently drop this packet.
  3154. */
  3155. if (tigon3_4gb_hwbug_workaround(tp, skb, last_plus_one,
  3156. &start, base_flags, mss))
  3157. goto out_unlock;
  3158. entry = start;
  3159. }
  3160. /* Packets are ready, update Tx producer idx local and on card. */
  3161. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3162. tp->tx_prod = entry;
  3163. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3164. netif_stop_queue(dev);
  3165. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3166. netif_wake_queue(tp->dev);
  3167. }
  3168. out_unlock:
  3169. mmiowb();
  3170. spin_unlock(&tp->tx_lock);
  3171. dev->trans_start = jiffies;
  3172. return NETDEV_TX_OK;
  3173. }
  3174. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3175. int new_mtu)
  3176. {
  3177. dev->mtu = new_mtu;
  3178. if (new_mtu > ETH_DATA_LEN) {
  3179. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3180. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3181. ethtool_op_set_tso(dev, 0);
  3182. }
  3183. else
  3184. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3185. } else {
  3186. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3187. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3188. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3189. }
  3190. }
  3191. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3192. {
  3193. struct tg3 *tp = netdev_priv(dev);
  3194. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3195. return -EINVAL;
  3196. if (!netif_running(dev)) {
  3197. /* We'll just catch it later when the
  3198. * device is up'd.
  3199. */
  3200. tg3_set_mtu(dev, tp, new_mtu);
  3201. return 0;
  3202. }
  3203. tg3_netif_stop(tp);
  3204. tg3_full_lock(tp, 1);
  3205. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3206. tg3_set_mtu(dev, tp, new_mtu);
  3207. tg3_init_hw(tp);
  3208. tg3_netif_start(tp);
  3209. tg3_full_unlock(tp);
  3210. return 0;
  3211. }
  3212. /* Free up pending packets in all rx/tx rings.
  3213. *
  3214. * The chip has been shut down and the driver detached from
  3215. * the networking, so no interrupts or new tx packets will
  3216. * end up in the driver. tp->{tx,}lock is not held and we are not
  3217. * in an interrupt context and thus may sleep.
  3218. */
  3219. static void tg3_free_rings(struct tg3 *tp)
  3220. {
  3221. struct ring_info *rxp;
  3222. int i;
  3223. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3224. rxp = &tp->rx_std_buffers[i];
  3225. if (rxp->skb == NULL)
  3226. continue;
  3227. pci_unmap_single(tp->pdev,
  3228. pci_unmap_addr(rxp, mapping),
  3229. tp->rx_pkt_buf_sz - tp->rx_offset,
  3230. PCI_DMA_FROMDEVICE);
  3231. dev_kfree_skb_any(rxp->skb);
  3232. rxp->skb = NULL;
  3233. }
  3234. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3235. rxp = &tp->rx_jumbo_buffers[i];
  3236. if (rxp->skb == NULL)
  3237. continue;
  3238. pci_unmap_single(tp->pdev,
  3239. pci_unmap_addr(rxp, mapping),
  3240. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3241. PCI_DMA_FROMDEVICE);
  3242. dev_kfree_skb_any(rxp->skb);
  3243. rxp->skb = NULL;
  3244. }
  3245. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3246. struct tx_ring_info *txp;
  3247. struct sk_buff *skb;
  3248. int j;
  3249. txp = &tp->tx_buffers[i];
  3250. skb = txp->skb;
  3251. if (skb == NULL) {
  3252. i++;
  3253. continue;
  3254. }
  3255. pci_unmap_single(tp->pdev,
  3256. pci_unmap_addr(txp, mapping),
  3257. skb_headlen(skb),
  3258. PCI_DMA_TODEVICE);
  3259. txp->skb = NULL;
  3260. i++;
  3261. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3262. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3263. pci_unmap_page(tp->pdev,
  3264. pci_unmap_addr(txp, mapping),
  3265. skb_shinfo(skb)->frags[j].size,
  3266. PCI_DMA_TODEVICE);
  3267. i++;
  3268. }
  3269. dev_kfree_skb_any(skb);
  3270. }
  3271. }
  3272. /* Initialize tx/rx rings for packet processing.
  3273. *
  3274. * The chip has been shut down and the driver detached from
  3275. * the networking, so no interrupts or new tx packets will
  3276. * end up in the driver. tp->{tx,}lock are held and thus
  3277. * we may not sleep.
  3278. */
  3279. static void tg3_init_rings(struct tg3 *tp)
  3280. {
  3281. u32 i;
  3282. /* Free up all the SKBs. */
  3283. tg3_free_rings(tp);
  3284. /* Zero out all descriptors. */
  3285. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3286. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3287. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3288. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3289. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3290. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3291. (tp->dev->mtu > ETH_DATA_LEN))
  3292. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3293. /* Initialize invariants of the rings, we only set this
  3294. * stuff once. This works because the card does not
  3295. * write into the rx buffer posting rings.
  3296. */
  3297. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3298. struct tg3_rx_buffer_desc *rxd;
  3299. rxd = &tp->rx_std[i];
  3300. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3301. << RXD_LEN_SHIFT;
  3302. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3303. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3304. (i << RXD_OPAQUE_INDEX_SHIFT));
  3305. }
  3306. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3307. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3308. struct tg3_rx_buffer_desc *rxd;
  3309. rxd = &tp->rx_jumbo[i];
  3310. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3311. << RXD_LEN_SHIFT;
  3312. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3313. RXD_FLAG_JUMBO;
  3314. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3315. (i << RXD_OPAQUE_INDEX_SHIFT));
  3316. }
  3317. }
  3318. /* Now allocate fresh SKBs for each rx ring. */
  3319. for (i = 0; i < tp->rx_pending; i++) {
  3320. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3321. -1, i) < 0)
  3322. break;
  3323. }
  3324. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3325. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3326. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3327. -1, i) < 0)
  3328. break;
  3329. }
  3330. }
  3331. }
  3332. /*
  3333. * Must not be invoked with interrupt sources disabled and
  3334. * the hardware shutdown down.
  3335. */
  3336. static void tg3_free_consistent(struct tg3 *tp)
  3337. {
  3338. kfree(tp->rx_std_buffers);
  3339. tp->rx_std_buffers = NULL;
  3340. if (tp->rx_std) {
  3341. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3342. tp->rx_std, tp->rx_std_mapping);
  3343. tp->rx_std = NULL;
  3344. }
  3345. if (tp->rx_jumbo) {
  3346. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3347. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3348. tp->rx_jumbo = NULL;
  3349. }
  3350. if (tp->rx_rcb) {
  3351. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3352. tp->rx_rcb, tp->rx_rcb_mapping);
  3353. tp->rx_rcb = NULL;
  3354. }
  3355. if (tp->tx_ring) {
  3356. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3357. tp->tx_ring, tp->tx_desc_mapping);
  3358. tp->tx_ring = NULL;
  3359. }
  3360. if (tp->hw_status) {
  3361. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3362. tp->hw_status, tp->status_mapping);
  3363. tp->hw_status = NULL;
  3364. }
  3365. if (tp->hw_stats) {
  3366. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3367. tp->hw_stats, tp->stats_mapping);
  3368. tp->hw_stats = NULL;
  3369. }
  3370. }
  3371. /*
  3372. * Must not be invoked with interrupt sources disabled and
  3373. * the hardware shutdown down. Can sleep.
  3374. */
  3375. static int tg3_alloc_consistent(struct tg3 *tp)
  3376. {
  3377. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3378. (TG3_RX_RING_SIZE +
  3379. TG3_RX_JUMBO_RING_SIZE)) +
  3380. (sizeof(struct tx_ring_info) *
  3381. TG3_TX_RING_SIZE),
  3382. GFP_KERNEL);
  3383. if (!tp->rx_std_buffers)
  3384. return -ENOMEM;
  3385. memset(tp->rx_std_buffers, 0,
  3386. (sizeof(struct ring_info) *
  3387. (TG3_RX_RING_SIZE +
  3388. TG3_RX_JUMBO_RING_SIZE)) +
  3389. (sizeof(struct tx_ring_info) *
  3390. TG3_TX_RING_SIZE));
  3391. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3392. tp->tx_buffers = (struct tx_ring_info *)
  3393. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3394. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3395. &tp->rx_std_mapping);
  3396. if (!tp->rx_std)
  3397. goto err_out;
  3398. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3399. &tp->rx_jumbo_mapping);
  3400. if (!tp->rx_jumbo)
  3401. goto err_out;
  3402. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3403. &tp->rx_rcb_mapping);
  3404. if (!tp->rx_rcb)
  3405. goto err_out;
  3406. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3407. &tp->tx_desc_mapping);
  3408. if (!tp->tx_ring)
  3409. goto err_out;
  3410. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3411. TG3_HW_STATUS_SIZE,
  3412. &tp->status_mapping);
  3413. if (!tp->hw_status)
  3414. goto err_out;
  3415. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3416. sizeof(struct tg3_hw_stats),
  3417. &tp->stats_mapping);
  3418. if (!tp->hw_stats)
  3419. goto err_out;
  3420. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3421. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3422. return 0;
  3423. err_out:
  3424. tg3_free_consistent(tp);
  3425. return -ENOMEM;
  3426. }
  3427. #define MAX_WAIT_CNT 1000
  3428. /* To stop a block, clear the enable bit and poll till it
  3429. * clears. tp->lock is held.
  3430. */
  3431. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3432. {
  3433. unsigned int i;
  3434. u32 val;
  3435. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3436. switch (ofs) {
  3437. case RCVLSC_MODE:
  3438. case DMAC_MODE:
  3439. case MBFREE_MODE:
  3440. case BUFMGR_MODE:
  3441. case MEMARB_MODE:
  3442. /* We can't enable/disable these bits of the
  3443. * 5705/5750, just say success.
  3444. */
  3445. return 0;
  3446. default:
  3447. break;
  3448. };
  3449. }
  3450. val = tr32(ofs);
  3451. val &= ~enable_bit;
  3452. tw32_f(ofs, val);
  3453. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3454. udelay(100);
  3455. val = tr32(ofs);
  3456. if ((val & enable_bit) == 0)
  3457. break;
  3458. }
  3459. if (i == MAX_WAIT_CNT && !silent) {
  3460. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3461. "ofs=%lx enable_bit=%x\n",
  3462. ofs, enable_bit);
  3463. return -ENODEV;
  3464. }
  3465. return 0;
  3466. }
  3467. /* tp->lock is held. */
  3468. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3469. {
  3470. int i, err;
  3471. tg3_disable_ints(tp);
  3472. tp->rx_mode &= ~RX_MODE_ENABLE;
  3473. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3474. udelay(10);
  3475. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3476. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3477. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3478. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3479. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3480. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3481. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3482. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3483. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3484. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3485. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3486. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3487. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3488. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3489. tw32_f(MAC_MODE, tp->mac_mode);
  3490. udelay(40);
  3491. tp->tx_mode &= ~TX_MODE_ENABLE;
  3492. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3493. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3494. udelay(100);
  3495. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3496. break;
  3497. }
  3498. if (i >= MAX_WAIT_CNT) {
  3499. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3500. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3501. tp->dev->name, tr32(MAC_TX_MODE));
  3502. err |= -ENODEV;
  3503. }
  3504. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3505. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3506. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3507. tw32(FTQ_RESET, 0xffffffff);
  3508. tw32(FTQ_RESET, 0x00000000);
  3509. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3510. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3511. if (tp->hw_status)
  3512. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3513. if (tp->hw_stats)
  3514. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3515. return err;
  3516. }
  3517. /* tp->lock is held. */
  3518. static int tg3_nvram_lock(struct tg3 *tp)
  3519. {
  3520. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3521. int i;
  3522. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3523. for (i = 0; i < 8000; i++) {
  3524. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3525. break;
  3526. udelay(20);
  3527. }
  3528. if (i == 8000)
  3529. return -ENODEV;
  3530. }
  3531. return 0;
  3532. }
  3533. /* tp->lock is held. */
  3534. static void tg3_nvram_unlock(struct tg3 *tp)
  3535. {
  3536. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3537. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3538. }
  3539. /* tp->lock is held. */
  3540. static void tg3_enable_nvram_access(struct tg3 *tp)
  3541. {
  3542. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3543. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3544. u32 nvaccess = tr32(NVRAM_ACCESS);
  3545. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3546. }
  3547. }
  3548. /* tp->lock is held. */
  3549. static void tg3_disable_nvram_access(struct tg3 *tp)
  3550. {
  3551. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3552. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3553. u32 nvaccess = tr32(NVRAM_ACCESS);
  3554. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3555. }
  3556. }
  3557. /* tp->lock is held. */
  3558. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3559. {
  3560. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3561. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3562. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3563. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3564. switch (kind) {
  3565. case RESET_KIND_INIT:
  3566. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3567. DRV_STATE_START);
  3568. break;
  3569. case RESET_KIND_SHUTDOWN:
  3570. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3571. DRV_STATE_UNLOAD);
  3572. break;
  3573. case RESET_KIND_SUSPEND:
  3574. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3575. DRV_STATE_SUSPEND);
  3576. break;
  3577. default:
  3578. break;
  3579. };
  3580. }
  3581. }
  3582. /* tp->lock is held. */
  3583. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3584. {
  3585. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3586. switch (kind) {
  3587. case RESET_KIND_INIT:
  3588. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3589. DRV_STATE_START_DONE);
  3590. break;
  3591. case RESET_KIND_SHUTDOWN:
  3592. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3593. DRV_STATE_UNLOAD_DONE);
  3594. break;
  3595. default:
  3596. break;
  3597. };
  3598. }
  3599. }
  3600. /* tp->lock is held. */
  3601. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3602. {
  3603. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3604. switch (kind) {
  3605. case RESET_KIND_INIT:
  3606. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3607. DRV_STATE_START);
  3608. break;
  3609. case RESET_KIND_SHUTDOWN:
  3610. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3611. DRV_STATE_UNLOAD);
  3612. break;
  3613. case RESET_KIND_SUSPEND:
  3614. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3615. DRV_STATE_SUSPEND);
  3616. break;
  3617. default:
  3618. break;
  3619. };
  3620. }
  3621. }
  3622. static void tg3_stop_fw(struct tg3 *);
  3623. /* tp->lock is held. */
  3624. static int tg3_chip_reset(struct tg3 *tp)
  3625. {
  3626. u32 val;
  3627. void (*write_op)(struct tg3 *, u32, u32);
  3628. int i;
  3629. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3630. tg3_nvram_lock(tp);
  3631. /*
  3632. * We must avoid the readl() that normally takes place.
  3633. * It locks machines, causes machine checks, and other
  3634. * fun things. So, temporarily disable the 5701
  3635. * hardware workaround, while we do the reset.
  3636. */
  3637. write_op = tp->write32;
  3638. if (write_op == tg3_write_flush_reg32)
  3639. tp->write32 = tg3_write32;
  3640. /* do the reset */
  3641. val = GRC_MISC_CFG_CORECLK_RESET;
  3642. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3643. if (tr32(0x7e2c) == 0x60) {
  3644. tw32(0x7e2c, 0x20);
  3645. }
  3646. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3647. tw32(GRC_MISC_CFG, (1 << 29));
  3648. val |= (1 << 29);
  3649. }
  3650. }
  3651. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3652. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3653. tw32(GRC_MISC_CFG, val);
  3654. /* restore 5701 hardware bug workaround write method */
  3655. tp->write32 = write_op;
  3656. /* Unfortunately, we have to delay before the PCI read back.
  3657. * Some 575X chips even will not respond to a PCI cfg access
  3658. * when the reset command is given to the chip.
  3659. *
  3660. * How do these hardware designers expect things to work
  3661. * properly if the PCI write is posted for a long period
  3662. * of time? It is always necessary to have some method by
  3663. * which a register read back can occur to push the write
  3664. * out which does the reset.
  3665. *
  3666. * For most tg3 variants the trick below was working.
  3667. * Ho hum...
  3668. */
  3669. udelay(120);
  3670. /* Flush PCI posted writes. The normal MMIO registers
  3671. * are inaccessible at this time so this is the only
  3672. * way to make this reliably (actually, this is no longer
  3673. * the case, see above). I tried to use indirect
  3674. * register read/write but this upset some 5701 variants.
  3675. */
  3676. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3677. udelay(120);
  3678. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3679. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3680. int i;
  3681. u32 cfg_val;
  3682. /* Wait for link training to complete. */
  3683. for (i = 0; i < 5000; i++)
  3684. udelay(100);
  3685. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3686. pci_write_config_dword(tp->pdev, 0xc4,
  3687. cfg_val | (1 << 15));
  3688. }
  3689. /* Set PCIE max payload size and clear error status. */
  3690. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3691. }
  3692. /* Re-enable indirect register accesses. */
  3693. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3694. tp->misc_host_ctrl);
  3695. /* Set MAX PCI retry to zero. */
  3696. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3697. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3698. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3699. val |= PCISTATE_RETRY_SAME_DMA;
  3700. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3701. pci_restore_state(tp->pdev);
  3702. /* Make sure PCI-X relaxed ordering bit is clear. */
  3703. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3704. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3705. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3706. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3707. u32 val;
  3708. /* Chip reset on 5780 will reset MSI enable bit,
  3709. * so need to restore it.
  3710. */
  3711. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3712. u16 ctrl;
  3713. pci_read_config_word(tp->pdev,
  3714. tp->msi_cap + PCI_MSI_FLAGS,
  3715. &ctrl);
  3716. pci_write_config_word(tp->pdev,
  3717. tp->msi_cap + PCI_MSI_FLAGS,
  3718. ctrl | PCI_MSI_FLAGS_ENABLE);
  3719. val = tr32(MSGINT_MODE);
  3720. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3721. }
  3722. val = tr32(MEMARB_MODE);
  3723. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3724. } else
  3725. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3726. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3727. tg3_stop_fw(tp);
  3728. tw32(0x5000, 0x400);
  3729. }
  3730. tw32(GRC_MODE, tp->grc_mode);
  3731. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3732. u32 val = tr32(0xc4);
  3733. tw32(0xc4, val | (1 << 15));
  3734. }
  3735. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3737. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3738. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3739. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3740. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3741. }
  3742. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3743. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3744. tw32_f(MAC_MODE, tp->mac_mode);
  3745. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3746. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3747. tw32_f(MAC_MODE, tp->mac_mode);
  3748. } else
  3749. tw32_f(MAC_MODE, 0);
  3750. udelay(40);
  3751. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3752. /* Wait for firmware initialization to complete. */
  3753. for (i = 0; i < 100000; i++) {
  3754. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3755. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3756. break;
  3757. udelay(10);
  3758. }
  3759. if (i >= 100000) {
  3760. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3761. "firmware will not restart magic=%08x\n",
  3762. tp->dev->name, val);
  3763. return -ENODEV;
  3764. }
  3765. }
  3766. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3767. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3768. u32 val = tr32(0x7c00);
  3769. tw32(0x7c00, val | (1 << 25));
  3770. }
  3771. /* Reprobe ASF enable state. */
  3772. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3773. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3774. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3775. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3776. u32 nic_cfg;
  3777. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3778. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3779. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3780. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3781. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3782. }
  3783. }
  3784. return 0;
  3785. }
  3786. /* tp->lock is held. */
  3787. static void tg3_stop_fw(struct tg3 *tp)
  3788. {
  3789. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3790. u32 val;
  3791. int i;
  3792. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3793. val = tr32(GRC_RX_CPU_EVENT);
  3794. val |= (1 << 14);
  3795. tw32(GRC_RX_CPU_EVENT, val);
  3796. /* Wait for RX cpu to ACK the event. */
  3797. for (i = 0; i < 100; i++) {
  3798. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3799. break;
  3800. udelay(1);
  3801. }
  3802. }
  3803. }
  3804. /* tp->lock is held. */
  3805. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3806. {
  3807. int err;
  3808. tg3_stop_fw(tp);
  3809. tg3_write_sig_pre_reset(tp, kind);
  3810. tg3_abort_hw(tp, silent);
  3811. err = tg3_chip_reset(tp);
  3812. tg3_write_sig_legacy(tp, kind);
  3813. tg3_write_sig_post_reset(tp, kind);
  3814. if (err)
  3815. return err;
  3816. return 0;
  3817. }
  3818. #define TG3_FW_RELEASE_MAJOR 0x0
  3819. #define TG3_FW_RELASE_MINOR 0x0
  3820. #define TG3_FW_RELEASE_FIX 0x0
  3821. #define TG3_FW_START_ADDR 0x08000000
  3822. #define TG3_FW_TEXT_ADDR 0x08000000
  3823. #define TG3_FW_TEXT_LEN 0x9c0
  3824. #define TG3_FW_RODATA_ADDR 0x080009c0
  3825. #define TG3_FW_RODATA_LEN 0x60
  3826. #define TG3_FW_DATA_ADDR 0x08000a40
  3827. #define TG3_FW_DATA_LEN 0x20
  3828. #define TG3_FW_SBSS_ADDR 0x08000a60
  3829. #define TG3_FW_SBSS_LEN 0xc
  3830. #define TG3_FW_BSS_ADDR 0x08000a70
  3831. #define TG3_FW_BSS_LEN 0x10
  3832. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3833. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3834. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3835. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3836. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3837. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3838. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3839. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3840. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3841. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3842. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3843. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3844. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3845. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3846. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3847. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3848. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3849. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3850. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3851. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3852. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3853. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3854. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3855. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3856. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3857. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3858. 0, 0, 0, 0, 0, 0,
  3859. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3860. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3861. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3862. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3863. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3864. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3865. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3866. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3867. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3868. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3869. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3870. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3871. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3872. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3873. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3874. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3875. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3876. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3877. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3878. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3879. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3880. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3881. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3882. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3883. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3884. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3885. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3886. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3887. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3888. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3889. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3890. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3891. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3892. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3893. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3894. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3895. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3896. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3897. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3898. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3899. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3900. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3901. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3902. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3903. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3904. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3905. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3906. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3907. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3908. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3909. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3910. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3911. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3912. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3913. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3914. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3915. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3916. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3917. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3918. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3919. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3920. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3921. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3922. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3923. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3924. };
  3925. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3926. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3927. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3928. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3929. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3930. 0x00000000
  3931. };
  3932. #if 0 /* All zeros, don't eat up space with it. */
  3933. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3934. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3935. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3936. };
  3937. #endif
  3938. #define RX_CPU_SCRATCH_BASE 0x30000
  3939. #define RX_CPU_SCRATCH_SIZE 0x04000
  3940. #define TX_CPU_SCRATCH_BASE 0x34000
  3941. #define TX_CPU_SCRATCH_SIZE 0x04000
  3942. /* tp->lock is held. */
  3943. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3944. {
  3945. int i;
  3946. if (offset == TX_CPU_BASE &&
  3947. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3948. BUG();
  3949. if (offset == RX_CPU_BASE) {
  3950. for (i = 0; i < 10000; i++) {
  3951. tw32(offset + CPU_STATE, 0xffffffff);
  3952. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3953. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3954. break;
  3955. }
  3956. tw32(offset + CPU_STATE, 0xffffffff);
  3957. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3958. udelay(10);
  3959. } else {
  3960. for (i = 0; i < 10000; i++) {
  3961. tw32(offset + CPU_STATE, 0xffffffff);
  3962. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3963. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3964. break;
  3965. }
  3966. }
  3967. if (i >= 10000) {
  3968. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3969. "and %s CPU\n",
  3970. tp->dev->name,
  3971. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3972. return -ENODEV;
  3973. }
  3974. return 0;
  3975. }
  3976. struct fw_info {
  3977. unsigned int text_base;
  3978. unsigned int text_len;
  3979. u32 *text_data;
  3980. unsigned int rodata_base;
  3981. unsigned int rodata_len;
  3982. u32 *rodata_data;
  3983. unsigned int data_base;
  3984. unsigned int data_len;
  3985. u32 *data_data;
  3986. };
  3987. /* tp->lock is held. */
  3988. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3989. int cpu_scratch_size, struct fw_info *info)
  3990. {
  3991. int err, i;
  3992. void (*write_op)(struct tg3 *, u32, u32);
  3993. if (cpu_base == TX_CPU_BASE &&
  3994. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3995. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3996. "TX cpu firmware on %s which is 5705.\n",
  3997. tp->dev->name);
  3998. return -EINVAL;
  3999. }
  4000. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4001. write_op = tg3_write_mem;
  4002. else
  4003. write_op = tg3_write_indirect_reg32;
  4004. /* It is possible that bootcode is still loading at this point.
  4005. * Get the nvram lock first before halting the cpu.
  4006. */
  4007. tg3_nvram_lock(tp);
  4008. err = tg3_halt_cpu(tp, cpu_base);
  4009. tg3_nvram_unlock(tp);
  4010. if (err)
  4011. goto out;
  4012. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4013. write_op(tp, cpu_scratch_base + i, 0);
  4014. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4015. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4016. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4017. write_op(tp, (cpu_scratch_base +
  4018. (info->text_base & 0xffff) +
  4019. (i * sizeof(u32))),
  4020. (info->text_data ?
  4021. info->text_data[i] : 0));
  4022. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4023. write_op(tp, (cpu_scratch_base +
  4024. (info->rodata_base & 0xffff) +
  4025. (i * sizeof(u32))),
  4026. (info->rodata_data ?
  4027. info->rodata_data[i] : 0));
  4028. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4029. write_op(tp, (cpu_scratch_base +
  4030. (info->data_base & 0xffff) +
  4031. (i * sizeof(u32))),
  4032. (info->data_data ?
  4033. info->data_data[i] : 0));
  4034. err = 0;
  4035. out:
  4036. return err;
  4037. }
  4038. /* tp->lock is held. */
  4039. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4040. {
  4041. struct fw_info info;
  4042. int err, i;
  4043. info.text_base = TG3_FW_TEXT_ADDR;
  4044. info.text_len = TG3_FW_TEXT_LEN;
  4045. info.text_data = &tg3FwText[0];
  4046. info.rodata_base = TG3_FW_RODATA_ADDR;
  4047. info.rodata_len = TG3_FW_RODATA_LEN;
  4048. info.rodata_data = &tg3FwRodata[0];
  4049. info.data_base = TG3_FW_DATA_ADDR;
  4050. info.data_len = TG3_FW_DATA_LEN;
  4051. info.data_data = NULL;
  4052. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4053. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4054. &info);
  4055. if (err)
  4056. return err;
  4057. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4058. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4059. &info);
  4060. if (err)
  4061. return err;
  4062. /* Now startup only the RX cpu. */
  4063. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4064. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4065. for (i = 0; i < 5; i++) {
  4066. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4067. break;
  4068. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4069. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4070. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4071. udelay(1000);
  4072. }
  4073. if (i >= 5) {
  4074. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4075. "to set RX CPU PC, is %08x should be %08x\n",
  4076. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4077. TG3_FW_TEXT_ADDR);
  4078. return -ENODEV;
  4079. }
  4080. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4081. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4082. return 0;
  4083. }
  4084. #if TG3_TSO_SUPPORT != 0
  4085. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4086. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4087. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4088. #define TG3_TSO_FW_START_ADDR 0x08000000
  4089. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4090. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4091. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4092. #define TG3_TSO_FW_RODATA_LEN 0x60
  4093. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4094. #define TG3_TSO_FW_DATA_LEN 0x30
  4095. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4096. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4097. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4098. #define TG3_TSO_FW_BSS_LEN 0x894
  4099. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4100. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4101. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4102. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4103. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4104. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4105. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4106. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4107. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4108. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4109. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4110. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4111. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4112. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4113. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4114. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4115. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4116. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4117. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4118. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4119. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4120. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4121. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4122. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4123. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4124. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4125. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4126. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4127. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4128. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4129. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4130. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4131. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4132. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4133. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4134. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4135. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4136. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4137. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4138. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4139. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4140. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4141. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4142. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4143. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4144. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4145. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4146. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4147. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4148. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4149. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4150. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4151. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4152. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4153. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4154. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4155. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4156. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4157. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4158. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4159. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4160. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4161. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4162. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4163. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4164. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4165. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4166. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4167. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4168. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4169. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4170. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4171. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4172. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4173. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4174. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4175. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4176. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4177. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4178. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4179. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4180. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4181. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4182. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4183. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4184. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4185. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4186. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4187. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4188. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4189. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4190. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4191. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4192. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4193. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4194. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4195. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4196. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4197. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4198. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4199. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4200. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4201. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4202. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4203. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4204. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4205. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4206. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4207. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4208. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4209. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4210. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4211. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4212. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4213. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4214. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4215. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4216. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4217. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4218. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4219. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4220. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4221. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4222. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4223. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4224. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4225. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4226. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4227. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4228. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4229. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4230. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4231. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4232. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4233. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4234. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4235. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4236. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4237. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4238. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4239. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4240. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4241. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4242. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4243. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4244. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4245. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4246. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4247. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4248. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4249. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4250. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4251. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4252. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4253. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4254. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4255. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4256. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4257. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4258. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4259. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4260. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4261. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4262. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4263. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4264. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4265. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4266. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4267. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4268. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4269. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4270. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4271. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4272. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4273. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4274. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4275. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4276. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4277. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4278. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4279. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4280. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4281. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4282. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4283. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4284. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4285. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4286. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4287. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4288. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4289. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4290. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4291. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4292. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4293. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4294. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4295. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4296. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4297. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4298. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4299. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4300. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4301. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4302. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4303. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4304. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4305. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4306. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4307. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4308. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4309. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4310. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4311. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4312. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4313. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4314. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4315. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4316. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4317. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4318. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4319. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4320. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4321. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4322. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4323. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4324. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4325. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4326. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4327. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4328. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4329. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4330. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4331. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4332. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4333. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4334. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4335. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4336. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4337. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4338. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4339. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4340. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4341. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4342. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4343. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4344. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4345. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4346. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4347. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4348. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4349. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4350. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4351. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4352. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4353. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4354. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4355. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4356. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4357. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4358. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4359. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4360. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4361. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4362. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4363. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4364. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4365. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4366. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4367. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4368. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4369. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4370. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4371. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4372. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4373. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4374. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4375. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4376. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4377. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4378. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4379. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4380. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4381. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4382. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4383. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4384. };
  4385. static u32 tg3TsoFwRodata[] = {
  4386. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4387. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4388. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4389. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4390. 0x00000000,
  4391. };
  4392. static u32 tg3TsoFwData[] = {
  4393. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4394. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4395. 0x00000000,
  4396. };
  4397. /* 5705 needs a special version of the TSO firmware. */
  4398. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4399. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4400. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4401. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4402. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4403. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4404. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4405. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4406. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4407. #define TG3_TSO5_FW_DATA_LEN 0x20
  4408. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4409. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4410. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4411. #define TG3_TSO5_FW_BSS_LEN 0x88
  4412. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4413. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4414. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4415. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4416. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4417. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4418. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4419. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4420. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4421. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4422. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4423. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4424. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4425. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4426. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4427. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4428. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4429. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4430. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4431. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4432. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4433. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4434. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4435. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4436. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4437. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4438. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4439. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4440. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4441. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4442. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4443. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4444. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4445. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4446. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4447. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4448. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4449. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4450. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4451. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4452. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4453. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4454. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4455. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4456. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4457. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4458. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4459. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4460. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4461. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4462. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4463. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4464. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4465. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4466. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4467. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4468. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4469. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4470. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4471. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4472. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4473. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4474. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4475. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4476. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4477. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4478. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4479. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4480. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4481. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4482. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4483. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4484. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4485. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4486. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4487. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4488. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4489. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4490. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4491. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4492. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4493. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4494. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4495. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4496. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4497. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4498. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4499. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4500. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4501. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4502. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4503. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4504. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4505. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4506. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4507. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4508. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4509. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4510. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4511. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4512. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4513. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4514. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4515. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4516. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4517. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4518. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4519. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4520. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4521. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4522. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4523. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4524. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4525. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4526. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4527. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4528. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4529. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4530. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4531. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4532. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4533. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4534. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4535. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4536. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4537. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4538. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4539. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4540. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4541. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4542. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4543. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4544. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4545. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4546. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4547. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4548. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4549. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4550. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4551. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4552. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4553. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4554. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4555. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4556. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4557. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4558. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4559. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4560. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4561. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4562. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4563. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4564. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4565. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4566. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4567. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4568. 0x00000000, 0x00000000, 0x00000000,
  4569. };
  4570. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4571. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4572. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4573. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4574. 0x00000000, 0x00000000, 0x00000000,
  4575. };
  4576. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4577. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4578. 0x00000000, 0x00000000, 0x00000000,
  4579. };
  4580. /* tp->lock is held. */
  4581. static int tg3_load_tso_firmware(struct tg3 *tp)
  4582. {
  4583. struct fw_info info;
  4584. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4585. int err, i;
  4586. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4587. return 0;
  4588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4589. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4590. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4591. info.text_data = &tg3Tso5FwText[0];
  4592. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4593. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4594. info.rodata_data = &tg3Tso5FwRodata[0];
  4595. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4596. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4597. info.data_data = &tg3Tso5FwData[0];
  4598. cpu_base = RX_CPU_BASE;
  4599. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4600. cpu_scratch_size = (info.text_len +
  4601. info.rodata_len +
  4602. info.data_len +
  4603. TG3_TSO5_FW_SBSS_LEN +
  4604. TG3_TSO5_FW_BSS_LEN);
  4605. } else {
  4606. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4607. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4608. info.text_data = &tg3TsoFwText[0];
  4609. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4610. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4611. info.rodata_data = &tg3TsoFwRodata[0];
  4612. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4613. info.data_len = TG3_TSO_FW_DATA_LEN;
  4614. info.data_data = &tg3TsoFwData[0];
  4615. cpu_base = TX_CPU_BASE;
  4616. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4617. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4618. }
  4619. err = tg3_load_firmware_cpu(tp, cpu_base,
  4620. cpu_scratch_base, cpu_scratch_size,
  4621. &info);
  4622. if (err)
  4623. return err;
  4624. /* Now startup the cpu. */
  4625. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4626. tw32_f(cpu_base + CPU_PC, info.text_base);
  4627. for (i = 0; i < 5; i++) {
  4628. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4629. break;
  4630. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4631. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4632. tw32_f(cpu_base + CPU_PC, info.text_base);
  4633. udelay(1000);
  4634. }
  4635. if (i >= 5) {
  4636. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4637. "to set CPU PC, is %08x should be %08x\n",
  4638. tp->dev->name, tr32(cpu_base + CPU_PC),
  4639. info.text_base);
  4640. return -ENODEV;
  4641. }
  4642. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4643. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4644. return 0;
  4645. }
  4646. #endif /* TG3_TSO_SUPPORT != 0 */
  4647. /* tp->lock is held. */
  4648. static void __tg3_set_mac_addr(struct tg3 *tp)
  4649. {
  4650. u32 addr_high, addr_low;
  4651. int i;
  4652. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4653. tp->dev->dev_addr[1]);
  4654. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4655. (tp->dev->dev_addr[3] << 16) |
  4656. (tp->dev->dev_addr[4] << 8) |
  4657. (tp->dev->dev_addr[5] << 0));
  4658. for (i = 0; i < 4; i++) {
  4659. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4660. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4661. }
  4662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4664. for (i = 0; i < 12; i++) {
  4665. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4666. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4667. }
  4668. }
  4669. addr_high = (tp->dev->dev_addr[0] +
  4670. tp->dev->dev_addr[1] +
  4671. tp->dev->dev_addr[2] +
  4672. tp->dev->dev_addr[3] +
  4673. tp->dev->dev_addr[4] +
  4674. tp->dev->dev_addr[5]) &
  4675. TX_BACKOFF_SEED_MASK;
  4676. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4677. }
  4678. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4679. {
  4680. struct tg3 *tp = netdev_priv(dev);
  4681. struct sockaddr *addr = p;
  4682. if (!is_valid_ether_addr(addr->sa_data))
  4683. return -EINVAL;
  4684. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4685. spin_lock_bh(&tp->lock);
  4686. __tg3_set_mac_addr(tp);
  4687. spin_unlock_bh(&tp->lock);
  4688. return 0;
  4689. }
  4690. /* tp->lock is held. */
  4691. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4692. dma_addr_t mapping, u32 maxlen_flags,
  4693. u32 nic_addr)
  4694. {
  4695. tg3_write_mem(tp,
  4696. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4697. ((u64) mapping >> 32));
  4698. tg3_write_mem(tp,
  4699. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4700. ((u64) mapping & 0xffffffff));
  4701. tg3_write_mem(tp,
  4702. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4703. maxlen_flags);
  4704. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4705. tg3_write_mem(tp,
  4706. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4707. nic_addr);
  4708. }
  4709. static void __tg3_set_rx_mode(struct net_device *);
  4710. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4711. {
  4712. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4713. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4714. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4715. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4716. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4717. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4718. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4719. }
  4720. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4721. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4722. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4723. u32 val = ec->stats_block_coalesce_usecs;
  4724. if (!netif_carrier_ok(tp->dev))
  4725. val = 0;
  4726. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4727. }
  4728. }
  4729. /* tp->lock is held. */
  4730. static int tg3_reset_hw(struct tg3 *tp)
  4731. {
  4732. u32 val, rdmac_mode;
  4733. int i, err, limit;
  4734. tg3_disable_ints(tp);
  4735. tg3_stop_fw(tp);
  4736. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4737. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4738. tg3_abort_hw(tp, 1);
  4739. }
  4740. err = tg3_chip_reset(tp);
  4741. if (err)
  4742. return err;
  4743. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4744. /* This works around an issue with Athlon chipsets on
  4745. * B3 tigon3 silicon. This bit has no effect on any
  4746. * other revision. But do not set this on PCI Express
  4747. * chips.
  4748. */
  4749. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4750. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4751. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4752. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4753. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4754. val = tr32(TG3PCI_PCISTATE);
  4755. val |= PCISTATE_RETRY_SAME_DMA;
  4756. tw32(TG3PCI_PCISTATE, val);
  4757. }
  4758. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4759. /* Enable some hw fixes. */
  4760. val = tr32(TG3PCI_MSI_DATA);
  4761. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4762. tw32(TG3PCI_MSI_DATA, val);
  4763. }
  4764. /* Descriptor ring init may make accesses to the
  4765. * NIC SRAM area to setup the TX descriptors, so we
  4766. * can only do this after the hardware has been
  4767. * successfully reset.
  4768. */
  4769. tg3_init_rings(tp);
  4770. /* This value is determined during the probe time DMA
  4771. * engine test, tg3_test_dma.
  4772. */
  4773. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4774. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4775. GRC_MODE_4X_NIC_SEND_RINGS |
  4776. GRC_MODE_NO_TX_PHDR_CSUM |
  4777. GRC_MODE_NO_RX_PHDR_CSUM);
  4778. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4779. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4780. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4781. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4782. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4783. tw32(GRC_MODE,
  4784. tp->grc_mode |
  4785. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4786. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4787. val = tr32(GRC_MISC_CFG);
  4788. val &= ~0xff;
  4789. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4790. tw32(GRC_MISC_CFG, val);
  4791. /* Initialize MBUF/DESC pool. */
  4792. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4793. /* Do nothing. */
  4794. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4795. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4797. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4798. else
  4799. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4800. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4801. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4802. }
  4803. #if TG3_TSO_SUPPORT != 0
  4804. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4805. int fw_len;
  4806. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4807. TG3_TSO5_FW_RODATA_LEN +
  4808. TG3_TSO5_FW_DATA_LEN +
  4809. TG3_TSO5_FW_SBSS_LEN +
  4810. TG3_TSO5_FW_BSS_LEN);
  4811. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4812. tw32(BUFMGR_MB_POOL_ADDR,
  4813. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4814. tw32(BUFMGR_MB_POOL_SIZE,
  4815. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4816. }
  4817. #endif
  4818. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4819. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4820. tp->bufmgr_config.mbuf_read_dma_low_water);
  4821. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4822. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4823. tw32(BUFMGR_MB_HIGH_WATER,
  4824. tp->bufmgr_config.mbuf_high_water);
  4825. } else {
  4826. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4827. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4828. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4829. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4830. tw32(BUFMGR_MB_HIGH_WATER,
  4831. tp->bufmgr_config.mbuf_high_water_jumbo);
  4832. }
  4833. tw32(BUFMGR_DMA_LOW_WATER,
  4834. tp->bufmgr_config.dma_low_water);
  4835. tw32(BUFMGR_DMA_HIGH_WATER,
  4836. tp->bufmgr_config.dma_high_water);
  4837. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4838. for (i = 0; i < 2000; i++) {
  4839. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4840. break;
  4841. udelay(10);
  4842. }
  4843. if (i >= 2000) {
  4844. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4845. tp->dev->name);
  4846. return -ENODEV;
  4847. }
  4848. /* Setup replenish threshold. */
  4849. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4850. /* Initialize TG3_BDINFO's at:
  4851. * RCVDBDI_STD_BD: standard eth size rx ring
  4852. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4853. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4854. *
  4855. * like so:
  4856. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4857. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4858. * ring attribute flags
  4859. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4860. *
  4861. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4862. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4863. *
  4864. * The size of each ring is fixed in the firmware, but the location is
  4865. * configurable.
  4866. */
  4867. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4868. ((u64) tp->rx_std_mapping >> 32));
  4869. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4870. ((u64) tp->rx_std_mapping & 0xffffffff));
  4871. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4872. NIC_SRAM_RX_BUFFER_DESC);
  4873. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4874. * configs on 5705.
  4875. */
  4876. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4877. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4878. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4879. } else {
  4880. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4881. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4882. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4883. BDINFO_FLAGS_DISABLED);
  4884. /* Setup replenish threshold. */
  4885. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4886. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4887. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4888. ((u64) tp->rx_jumbo_mapping >> 32));
  4889. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4890. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4891. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4892. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4893. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4894. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4895. } else {
  4896. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4897. BDINFO_FLAGS_DISABLED);
  4898. }
  4899. }
  4900. /* There is only one send ring on 5705/5750, no need to explicitly
  4901. * disable the others.
  4902. */
  4903. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4904. /* Clear out send RCB ring in SRAM. */
  4905. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4906. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4907. BDINFO_FLAGS_DISABLED);
  4908. }
  4909. tp->tx_prod = 0;
  4910. tp->tx_cons = 0;
  4911. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4912. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4913. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4914. tp->tx_desc_mapping,
  4915. (TG3_TX_RING_SIZE <<
  4916. BDINFO_FLAGS_MAXLEN_SHIFT),
  4917. NIC_SRAM_TX_BUFFER_DESC);
  4918. /* There is only one receive return ring on 5705/5750, no need
  4919. * to explicitly disable the others.
  4920. */
  4921. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4922. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4923. i += TG3_BDINFO_SIZE) {
  4924. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4925. BDINFO_FLAGS_DISABLED);
  4926. }
  4927. }
  4928. tp->rx_rcb_ptr = 0;
  4929. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4930. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4931. tp->rx_rcb_mapping,
  4932. (TG3_RX_RCB_RING_SIZE(tp) <<
  4933. BDINFO_FLAGS_MAXLEN_SHIFT),
  4934. 0);
  4935. tp->rx_std_ptr = tp->rx_pending;
  4936. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4937. tp->rx_std_ptr);
  4938. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  4939. tp->rx_jumbo_pending : 0;
  4940. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4941. tp->rx_jumbo_ptr);
  4942. /* Initialize MAC address and backoff seed. */
  4943. __tg3_set_mac_addr(tp);
  4944. /* MTU + ethernet header + FCS + optional VLAN tag */
  4945. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4946. /* The slot time is changed by tg3_setup_phy if we
  4947. * run at gigabit with half duplex.
  4948. */
  4949. tw32(MAC_TX_LENGTHS,
  4950. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4951. (6 << TX_LENGTHS_IPG_SHIFT) |
  4952. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4953. /* Receive rules. */
  4954. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4955. tw32(RCVLPC_CONFIG, 0x0181);
  4956. /* Calculate RDMAC_MODE setting early, we need it to determine
  4957. * the RCVLPC_STATE_ENABLE mask.
  4958. */
  4959. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4960. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4961. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4962. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4963. RDMAC_MODE_LNGREAD_ENAB);
  4964. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4965. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4966. /* If statement applies to 5705 and 5750 PCI devices only */
  4967. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4968. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4969. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4970. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4971. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4972. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4973. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4974. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4975. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4976. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4977. }
  4978. }
  4979. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4980. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4981. #if TG3_TSO_SUPPORT != 0
  4982. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4983. rdmac_mode |= (1 << 27);
  4984. #endif
  4985. /* Receive/send statistics. */
  4986. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4987. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4988. val = tr32(RCVLPC_STATS_ENABLE);
  4989. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4990. tw32(RCVLPC_STATS_ENABLE, val);
  4991. } else {
  4992. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4993. }
  4994. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4995. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4996. tw32(SNDDATAI_STATSCTRL,
  4997. (SNDDATAI_SCTRL_ENABLE |
  4998. SNDDATAI_SCTRL_FASTUPD));
  4999. /* Setup host coalescing engine. */
  5000. tw32(HOSTCC_MODE, 0);
  5001. for (i = 0; i < 2000; i++) {
  5002. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5003. break;
  5004. udelay(10);
  5005. }
  5006. __tg3_set_coalesce(tp, &tp->coal);
  5007. /* set status block DMA address */
  5008. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5009. ((u64) tp->status_mapping >> 32));
  5010. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5011. ((u64) tp->status_mapping & 0xffffffff));
  5012. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5013. /* Status/statistics block address. See tg3_timer,
  5014. * the tg3_periodic_fetch_stats call there, and
  5015. * tg3_get_stats to see how this works for 5705/5750 chips.
  5016. */
  5017. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5018. ((u64) tp->stats_mapping >> 32));
  5019. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5020. ((u64) tp->stats_mapping & 0xffffffff));
  5021. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5022. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5023. }
  5024. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5025. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5026. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5027. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5028. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5029. /* Clear statistics/status block in chip, and status block in ram. */
  5030. for (i = NIC_SRAM_STATS_BLK;
  5031. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5032. i += sizeof(u32)) {
  5033. tg3_write_mem(tp, i, 0);
  5034. udelay(40);
  5035. }
  5036. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5037. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5038. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5039. /* reset to prevent losing 1st rx packet intermittently */
  5040. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5041. udelay(10);
  5042. }
  5043. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5044. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5045. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5046. udelay(40);
  5047. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5048. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5049. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5050. * whether used as inputs or outputs, are set by boot code after
  5051. * reset.
  5052. */
  5053. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5054. u32 gpio_mask;
  5055. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5056. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5058. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5059. GRC_LCLCTRL_GPIO_OUTPUT3;
  5060. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5061. /* GPIO1 must be driven high for eeprom write protect */
  5062. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5063. GRC_LCLCTRL_GPIO_OUTPUT1);
  5064. }
  5065. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5066. udelay(100);
  5067. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5068. tp->last_tag = 0;
  5069. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5070. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5071. udelay(40);
  5072. }
  5073. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5074. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5075. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5076. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5077. WDMAC_MODE_LNGREAD_ENAB);
  5078. /* If statement applies to 5705 and 5750 PCI devices only */
  5079. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5080. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5082. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5083. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5084. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5085. /* nothing */
  5086. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5087. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5088. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5089. val |= WDMAC_MODE_RX_ACCEL;
  5090. }
  5091. }
  5092. tw32_f(WDMAC_MODE, val);
  5093. udelay(40);
  5094. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5095. val = tr32(TG3PCI_X_CAPS);
  5096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5097. val &= ~PCIX_CAPS_BURST_MASK;
  5098. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5099. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5100. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5101. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5102. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5103. val |= (tp->split_mode_max_reqs <<
  5104. PCIX_CAPS_SPLIT_SHIFT);
  5105. }
  5106. tw32(TG3PCI_X_CAPS, val);
  5107. }
  5108. tw32_f(RDMAC_MODE, rdmac_mode);
  5109. udelay(40);
  5110. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5111. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5112. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5113. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5114. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5115. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5116. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5117. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5118. #if TG3_TSO_SUPPORT != 0
  5119. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5120. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5121. #endif
  5122. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5123. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5124. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5125. err = tg3_load_5701_a0_firmware_fix(tp);
  5126. if (err)
  5127. return err;
  5128. }
  5129. #if TG3_TSO_SUPPORT != 0
  5130. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5131. err = tg3_load_tso_firmware(tp);
  5132. if (err)
  5133. return err;
  5134. }
  5135. #endif
  5136. tp->tx_mode = TX_MODE_ENABLE;
  5137. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5138. udelay(100);
  5139. tp->rx_mode = RX_MODE_ENABLE;
  5140. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5141. udelay(10);
  5142. if (tp->link_config.phy_is_low_power) {
  5143. tp->link_config.phy_is_low_power = 0;
  5144. tp->link_config.speed = tp->link_config.orig_speed;
  5145. tp->link_config.duplex = tp->link_config.orig_duplex;
  5146. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5147. }
  5148. tp->mi_mode = MAC_MI_MODE_BASE;
  5149. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5150. udelay(80);
  5151. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5152. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5153. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5154. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5155. udelay(10);
  5156. }
  5157. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5158. udelay(10);
  5159. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5160. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5161. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5162. /* Set drive transmission level to 1.2V */
  5163. /* only if the signal pre-emphasis bit is not set */
  5164. val = tr32(MAC_SERDES_CFG);
  5165. val &= 0xfffff000;
  5166. val |= 0x880;
  5167. tw32(MAC_SERDES_CFG, val);
  5168. }
  5169. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5170. tw32(MAC_SERDES_CFG, 0x616000);
  5171. }
  5172. /* Prevent chip from dropping frames when flow control
  5173. * is enabled.
  5174. */
  5175. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5177. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5178. /* Use hardware link auto-negotiation */
  5179. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5180. }
  5181. err = tg3_setup_phy(tp, 1);
  5182. if (err)
  5183. return err;
  5184. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5185. u32 tmp;
  5186. /* Clear CRC stats. */
  5187. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5188. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5189. tg3_readphy(tp, 0x14, &tmp);
  5190. }
  5191. }
  5192. __tg3_set_rx_mode(tp->dev);
  5193. /* Initialize receive rules. */
  5194. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5195. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5196. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5197. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5198. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5199. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5200. limit = 8;
  5201. else
  5202. limit = 16;
  5203. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5204. limit -= 4;
  5205. switch (limit) {
  5206. case 16:
  5207. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5208. case 15:
  5209. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5210. case 14:
  5211. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5212. case 13:
  5213. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5214. case 12:
  5215. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5216. case 11:
  5217. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5218. case 10:
  5219. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5220. case 9:
  5221. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5222. case 8:
  5223. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5224. case 7:
  5225. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5226. case 6:
  5227. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5228. case 5:
  5229. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5230. case 4:
  5231. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5232. case 3:
  5233. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5234. case 2:
  5235. case 1:
  5236. default:
  5237. break;
  5238. };
  5239. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5240. return 0;
  5241. }
  5242. /* Called at device open time to get the chip ready for
  5243. * packet processing. Invoked with tp->lock held.
  5244. */
  5245. static int tg3_init_hw(struct tg3 *tp)
  5246. {
  5247. int err;
  5248. /* Force the chip into D0. */
  5249. err = tg3_set_power_state(tp, 0);
  5250. if (err)
  5251. goto out;
  5252. tg3_switch_clocks(tp);
  5253. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5254. err = tg3_reset_hw(tp);
  5255. out:
  5256. return err;
  5257. }
  5258. #define TG3_STAT_ADD32(PSTAT, REG) \
  5259. do { u32 __val = tr32(REG); \
  5260. (PSTAT)->low += __val; \
  5261. if ((PSTAT)->low < __val) \
  5262. (PSTAT)->high += 1; \
  5263. } while (0)
  5264. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5265. {
  5266. struct tg3_hw_stats *sp = tp->hw_stats;
  5267. if (!netif_carrier_ok(tp->dev))
  5268. return;
  5269. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5270. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5271. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5272. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5273. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5274. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5275. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5276. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5277. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5278. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5279. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5280. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5281. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5282. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5283. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5284. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5285. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5286. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5287. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5288. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5289. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5290. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5291. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5292. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5293. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5294. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5295. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5296. }
  5297. static void tg3_timer(unsigned long __opaque)
  5298. {
  5299. struct tg3 *tp = (struct tg3 *) __opaque;
  5300. spin_lock(&tp->lock);
  5301. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5302. /* All of this garbage is because when using non-tagged
  5303. * IRQ status the mailbox/status_block protocol the chip
  5304. * uses with the cpu is race prone.
  5305. */
  5306. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5307. tw32(GRC_LOCAL_CTRL,
  5308. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5309. } else {
  5310. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5311. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5312. }
  5313. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5314. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5315. spin_unlock(&tp->lock);
  5316. schedule_work(&tp->reset_task);
  5317. return;
  5318. }
  5319. }
  5320. /* This part only runs once per second. */
  5321. if (!--tp->timer_counter) {
  5322. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5323. tg3_periodic_fetch_stats(tp);
  5324. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5325. u32 mac_stat;
  5326. int phy_event;
  5327. mac_stat = tr32(MAC_STATUS);
  5328. phy_event = 0;
  5329. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5330. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5331. phy_event = 1;
  5332. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5333. phy_event = 1;
  5334. if (phy_event)
  5335. tg3_setup_phy(tp, 0);
  5336. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5337. u32 mac_stat = tr32(MAC_STATUS);
  5338. int need_setup = 0;
  5339. if (netif_carrier_ok(tp->dev) &&
  5340. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5341. need_setup = 1;
  5342. }
  5343. if (! netif_carrier_ok(tp->dev) &&
  5344. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5345. MAC_STATUS_SIGNAL_DET))) {
  5346. need_setup = 1;
  5347. }
  5348. if (need_setup) {
  5349. tw32_f(MAC_MODE,
  5350. (tp->mac_mode &
  5351. ~MAC_MODE_PORT_MODE_MASK));
  5352. udelay(40);
  5353. tw32_f(MAC_MODE, tp->mac_mode);
  5354. udelay(40);
  5355. tg3_setup_phy(tp, 0);
  5356. }
  5357. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5358. tg3_serdes_parallel_detect(tp);
  5359. tp->timer_counter = tp->timer_multiplier;
  5360. }
  5361. /* Heartbeat is only sent once every 2 seconds. */
  5362. if (!--tp->asf_counter) {
  5363. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5364. u32 val;
  5365. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5366. FWCMD_NICDRV_ALIVE2);
  5367. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5368. /* 5 seconds timeout */
  5369. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5370. val = tr32(GRC_RX_CPU_EVENT);
  5371. val |= (1 << 14);
  5372. tw32(GRC_RX_CPU_EVENT, val);
  5373. }
  5374. tp->asf_counter = tp->asf_multiplier;
  5375. }
  5376. spin_unlock(&tp->lock);
  5377. tp->timer.expires = jiffies + tp->timer_offset;
  5378. add_timer(&tp->timer);
  5379. }
  5380. static int tg3_test_interrupt(struct tg3 *tp)
  5381. {
  5382. struct net_device *dev = tp->dev;
  5383. int err, i;
  5384. u32 int_mbox = 0;
  5385. if (!netif_running(dev))
  5386. return -ENODEV;
  5387. tg3_disable_ints(tp);
  5388. free_irq(tp->pdev->irq, dev);
  5389. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5390. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5391. if (err)
  5392. return err;
  5393. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5394. tg3_enable_ints(tp);
  5395. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5396. HOSTCC_MODE_NOW);
  5397. for (i = 0; i < 5; i++) {
  5398. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5399. TG3_64BIT_REG_LOW);
  5400. if (int_mbox != 0)
  5401. break;
  5402. msleep(10);
  5403. }
  5404. tg3_disable_ints(tp);
  5405. free_irq(tp->pdev->irq, dev);
  5406. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5407. err = request_irq(tp->pdev->irq, tg3_msi,
  5408. SA_SAMPLE_RANDOM, dev->name, dev);
  5409. else {
  5410. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5411. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5412. fn = tg3_interrupt_tagged;
  5413. err = request_irq(tp->pdev->irq, fn,
  5414. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5415. }
  5416. if (err)
  5417. return err;
  5418. if (int_mbox != 0)
  5419. return 0;
  5420. return -EIO;
  5421. }
  5422. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5423. * successfully restored
  5424. */
  5425. static int tg3_test_msi(struct tg3 *tp)
  5426. {
  5427. struct net_device *dev = tp->dev;
  5428. int err;
  5429. u16 pci_cmd;
  5430. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5431. return 0;
  5432. /* Turn off SERR reporting in case MSI terminates with Master
  5433. * Abort.
  5434. */
  5435. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5436. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5437. pci_cmd & ~PCI_COMMAND_SERR);
  5438. err = tg3_test_interrupt(tp);
  5439. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5440. if (!err)
  5441. return 0;
  5442. /* other failures */
  5443. if (err != -EIO)
  5444. return err;
  5445. /* MSI test failed, go back to INTx mode */
  5446. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5447. "switching to INTx mode. Please report this failure to "
  5448. "the PCI maintainer and include system chipset information.\n",
  5449. tp->dev->name);
  5450. free_irq(tp->pdev->irq, dev);
  5451. pci_disable_msi(tp->pdev);
  5452. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5453. {
  5454. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5455. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5456. fn = tg3_interrupt_tagged;
  5457. err = request_irq(tp->pdev->irq, fn,
  5458. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5459. }
  5460. if (err)
  5461. return err;
  5462. /* Need to reset the chip because the MSI cycle may have terminated
  5463. * with Master Abort.
  5464. */
  5465. tg3_full_lock(tp, 1);
  5466. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5467. err = tg3_init_hw(tp);
  5468. tg3_full_unlock(tp);
  5469. if (err)
  5470. free_irq(tp->pdev->irq, dev);
  5471. return err;
  5472. }
  5473. static int tg3_open(struct net_device *dev)
  5474. {
  5475. struct tg3 *tp = netdev_priv(dev);
  5476. int err;
  5477. tg3_full_lock(tp, 0);
  5478. tg3_disable_ints(tp);
  5479. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5480. tg3_full_unlock(tp);
  5481. /* The placement of this call is tied
  5482. * to the setup and use of Host TX descriptors.
  5483. */
  5484. err = tg3_alloc_consistent(tp);
  5485. if (err)
  5486. return err;
  5487. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5488. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5489. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5490. /* All MSI supporting chips should support tagged
  5491. * status. Assert that this is the case.
  5492. */
  5493. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5494. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5495. "Not using MSI.\n", tp->dev->name);
  5496. } else if (pci_enable_msi(tp->pdev) == 0) {
  5497. u32 msi_mode;
  5498. msi_mode = tr32(MSGINT_MODE);
  5499. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5500. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5501. }
  5502. }
  5503. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5504. err = request_irq(tp->pdev->irq, tg3_msi,
  5505. SA_SAMPLE_RANDOM, dev->name, dev);
  5506. else {
  5507. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5508. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5509. fn = tg3_interrupt_tagged;
  5510. err = request_irq(tp->pdev->irq, fn,
  5511. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5512. }
  5513. if (err) {
  5514. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5515. pci_disable_msi(tp->pdev);
  5516. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5517. }
  5518. tg3_free_consistent(tp);
  5519. return err;
  5520. }
  5521. tg3_full_lock(tp, 0);
  5522. err = tg3_init_hw(tp);
  5523. if (err) {
  5524. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5525. tg3_free_rings(tp);
  5526. } else {
  5527. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5528. tp->timer_offset = HZ;
  5529. else
  5530. tp->timer_offset = HZ / 10;
  5531. BUG_ON(tp->timer_offset > HZ);
  5532. tp->timer_counter = tp->timer_multiplier =
  5533. (HZ / tp->timer_offset);
  5534. tp->asf_counter = tp->asf_multiplier =
  5535. ((HZ / tp->timer_offset) * 2);
  5536. init_timer(&tp->timer);
  5537. tp->timer.expires = jiffies + tp->timer_offset;
  5538. tp->timer.data = (unsigned long) tp;
  5539. tp->timer.function = tg3_timer;
  5540. }
  5541. tg3_full_unlock(tp);
  5542. if (err) {
  5543. free_irq(tp->pdev->irq, dev);
  5544. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5545. pci_disable_msi(tp->pdev);
  5546. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5547. }
  5548. tg3_free_consistent(tp);
  5549. return err;
  5550. }
  5551. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5552. err = tg3_test_msi(tp);
  5553. if (err) {
  5554. tg3_full_lock(tp, 0);
  5555. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5556. pci_disable_msi(tp->pdev);
  5557. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5558. }
  5559. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5560. tg3_free_rings(tp);
  5561. tg3_free_consistent(tp);
  5562. tg3_full_unlock(tp);
  5563. return err;
  5564. }
  5565. }
  5566. tg3_full_lock(tp, 0);
  5567. add_timer(&tp->timer);
  5568. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5569. tg3_enable_ints(tp);
  5570. tg3_full_unlock(tp);
  5571. netif_start_queue(dev);
  5572. return 0;
  5573. }
  5574. #if 0
  5575. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5576. {
  5577. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5578. u16 val16;
  5579. int i;
  5580. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5581. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5582. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5583. val16, val32);
  5584. /* MAC block */
  5585. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5586. tr32(MAC_MODE), tr32(MAC_STATUS));
  5587. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5588. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5589. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5590. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5591. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5592. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5593. /* Send data initiator control block */
  5594. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5595. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5596. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5597. tr32(SNDDATAI_STATSCTRL));
  5598. /* Send data completion control block */
  5599. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5600. /* Send BD ring selector block */
  5601. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5602. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5603. /* Send BD initiator control block */
  5604. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5605. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5606. /* Send BD completion control block */
  5607. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5608. /* Receive list placement control block */
  5609. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5610. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5611. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5612. tr32(RCVLPC_STATSCTRL));
  5613. /* Receive data and receive BD initiator control block */
  5614. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5615. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5616. /* Receive data completion control block */
  5617. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5618. tr32(RCVDCC_MODE));
  5619. /* Receive BD initiator control block */
  5620. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5621. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5622. /* Receive BD completion control block */
  5623. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5624. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5625. /* Receive list selector control block */
  5626. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5627. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5628. /* Mbuf cluster free block */
  5629. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5630. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5631. /* Host coalescing control block */
  5632. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5633. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5634. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5635. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5636. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5637. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5638. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5639. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5640. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5641. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5642. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5643. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5644. /* Memory arbiter control block */
  5645. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5646. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5647. /* Buffer manager control block */
  5648. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5649. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5650. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5651. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5652. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5653. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5654. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5655. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5656. /* Read DMA control block */
  5657. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5658. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5659. /* Write DMA control block */
  5660. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5661. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5662. /* DMA completion block */
  5663. printk("DEBUG: DMAC_MODE[%08x]\n",
  5664. tr32(DMAC_MODE));
  5665. /* GRC block */
  5666. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5667. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5668. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5669. tr32(GRC_LOCAL_CTRL));
  5670. /* TG3_BDINFOs */
  5671. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5672. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5673. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5674. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5675. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5676. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5677. tr32(RCVDBDI_STD_BD + 0x0),
  5678. tr32(RCVDBDI_STD_BD + 0x4),
  5679. tr32(RCVDBDI_STD_BD + 0x8),
  5680. tr32(RCVDBDI_STD_BD + 0xc));
  5681. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5682. tr32(RCVDBDI_MINI_BD + 0x0),
  5683. tr32(RCVDBDI_MINI_BD + 0x4),
  5684. tr32(RCVDBDI_MINI_BD + 0x8),
  5685. tr32(RCVDBDI_MINI_BD + 0xc));
  5686. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5687. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5688. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5689. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5690. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5691. val32, val32_2, val32_3, val32_4);
  5692. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5693. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5694. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5695. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5696. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5697. val32, val32_2, val32_3, val32_4);
  5698. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5699. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5700. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5701. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5702. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5703. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5704. val32, val32_2, val32_3, val32_4, val32_5);
  5705. /* SW status block */
  5706. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5707. tp->hw_status->status,
  5708. tp->hw_status->status_tag,
  5709. tp->hw_status->rx_jumbo_consumer,
  5710. tp->hw_status->rx_consumer,
  5711. tp->hw_status->rx_mini_consumer,
  5712. tp->hw_status->idx[0].rx_producer,
  5713. tp->hw_status->idx[0].tx_consumer);
  5714. /* SW statistics block */
  5715. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5716. ((u32 *)tp->hw_stats)[0],
  5717. ((u32 *)tp->hw_stats)[1],
  5718. ((u32 *)tp->hw_stats)[2],
  5719. ((u32 *)tp->hw_stats)[3]);
  5720. /* Mailboxes */
  5721. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5722. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5723. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5724. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5725. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5726. /* NIC side send descriptors. */
  5727. for (i = 0; i < 6; i++) {
  5728. unsigned long txd;
  5729. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5730. + (i * sizeof(struct tg3_tx_buffer_desc));
  5731. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5732. i,
  5733. readl(txd + 0x0), readl(txd + 0x4),
  5734. readl(txd + 0x8), readl(txd + 0xc));
  5735. }
  5736. /* NIC side RX descriptors. */
  5737. for (i = 0; i < 6; i++) {
  5738. unsigned long rxd;
  5739. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5740. + (i * sizeof(struct tg3_rx_buffer_desc));
  5741. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5742. i,
  5743. readl(rxd + 0x0), readl(rxd + 0x4),
  5744. readl(rxd + 0x8), readl(rxd + 0xc));
  5745. rxd += (4 * sizeof(u32));
  5746. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5747. i,
  5748. readl(rxd + 0x0), readl(rxd + 0x4),
  5749. readl(rxd + 0x8), readl(rxd + 0xc));
  5750. }
  5751. for (i = 0; i < 6; i++) {
  5752. unsigned long rxd;
  5753. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5754. + (i * sizeof(struct tg3_rx_buffer_desc));
  5755. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5756. i,
  5757. readl(rxd + 0x0), readl(rxd + 0x4),
  5758. readl(rxd + 0x8), readl(rxd + 0xc));
  5759. rxd += (4 * sizeof(u32));
  5760. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5761. i,
  5762. readl(rxd + 0x0), readl(rxd + 0x4),
  5763. readl(rxd + 0x8), readl(rxd + 0xc));
  5764. }
  5765. }
  5766. #endif
  5767. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5768. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5769. static int tg3_close(struct net_device *dev)
  5770. {
  5771. struct tg3 *tp = netdev_priv(dev);
  5772. netif_stop_queue(dev);
  5773. del_timer_sync(&tp->timer);
  5774. tg3_full_lock(tp, 1);
  5775. #if 0
  5776. tg3_dump_state(tp);
  5777. #endif
  5778. tg3_disable_ints(tp);
  5779. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5780. tg3_free_rings(tp);
  5781. tp->tg3_flags &=
  5782. ~(TG3_FLAG_INIT_COMPLETE |
  5783. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5784. netif_carrier_off(tp->dev);
  5785. tg3_full_unlock(tp);
  5786. free_irq(tp->pdev->irq, dev);
  5787. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5788. pci_disable_msi(tp->pdev);
  5789. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5790. }
  5791. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5792. sizeof(tp->net_stats_prev));
  5793. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5794. sizeof(tp->estats_prev));
  5795. tg3_free_consistent(tp);
  5796. return 0;
  5797. }
  5798. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5799. {
  5800. unsigned long ret;
  5801. #if (BITS_PER_LONG == 32)
  5802. ret = val->low;
  5803. #else
  5804. ret = ((u64)val->high << 32) | ((u64)val->low);
  5805. #endif
  5806. return ret;
  5807. }
  5808. static unsigned long calc_crc_errors(struct tg3 *tp)
  5809. {
  5810. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5811. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5812. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5814. u32 val;
  5815. spin_lock_bh(&tp->lock);
  5816. if (!tg3_readphy(tp, 0x1e, &val)) {
  5817. tg3_writephy(tp, 0x1e, val | 0x8000);
  5818. tg3_readphy(tp, 0x14, &val);
  5819. } else
  5820. val = 0;
  5821. spin_unlock_bh(&tp->lock);
  5822. tp->phy_crc_errors += val;
  5823. return tp->phy_crc_errors;
  5824. }
  5825. return get_stat64(&hw_stats->rx_fcs_errors);
  5826. }
  5827. #define ESTAT_ADD(member) \
  5828. estats->member = old_estats->member + \
  5829. get_stat64(&hw_stats->member)
  5830. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5831. {
  5832. struct tg3_ethtool_stats *estats = &tp->estats;
  5833. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5834. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5835. if (!hw_stats)
  5836. return old_estats;
  5837. ESTAT_ADD(rx_octets);
  5838. ESTAT_ADD(rx_fragments);
  5839. ESTAT_ADD(rx_ucast_packets);
  5840. ESTAT_ADD(rx_mcast_packets);
  5841. ESTAT_ADD(rx_bcast_packets);
  5842. ESTAT_ADD(rx_fcs_errors);
  5843. ESTAT_ADD(rx_align_errors);
  5844. ESTAT_ADD(rx_xon_pause_rcvd);
  5845. ESTAT_ADD(rx_xoff_pause_rcvd);
  5846. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5847. ESTAT_ADD(rx_xoff_entered);
  5848. ESTAT_ADD(rx_frame_too_long_errors);
  5849. ESTAT_ADD(rx_jabbers);
  5850. ESTAT_ADD(rx_undersize_packets);
  5851. ESTAT_ADD(rx_in_length_errors);
  5852. ESTAT_ADD(rx_out_length_errors);
  5853. ESTAT_ADD(rx_64_or_less_octet_packets);
  5854. ESTAT_ADD(rx_65_to_127_octet_packets);
  5855. ESTAT_ADD(rx_128_to_255_octet_packets);
  5856. ESTAT_ADD(rx_256_to_511_octet_packets);
  5857. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5858. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5859. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5860. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5861. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5862. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5863. ESTAT_ADD(tx_octets);
  5864. ESTAT_ADD(tx_collisions);
  5865. ESTAT_ADD(tx_xon_sent);
  5866. ESTAT_ADD(tx_xoff_sent);
  5867. ESTAT_ADD(tx_flow_control);
  5868. ESTAT_ADD(tx_mac_errors);
  5869. ESTAT_ADD(tx_single_collisions);
  5870. ESTAT_ADD(tx_mult_collisions);
  5871. ESTAT_ADD(tx_deferred);
  5872. ESTAT_ADD(tx_excessive_collisions);
  5873. ESTAT_ADD(tx_late_collisions);
  5874. ESTAT_ADD(tx_collide_2times);
  5875. ESTAT_ADD(tx_collide_3times);
  5876. ESTAT_ADD(tx_collide_4times);
  5877. ESTAT_ADD(tx_collide_5times);
  5878. ESTAT_ADD(tx_collide_6times);
  5879. ESTAT_ADD(tx_collide_7times);
  5880. ESTAT_ADD(tx_collide_8times);
  5881. ESTAT_ADD(tx_collide_9times);
  5882. ESTAT_ADD(tx_collide_10times);
  5883. ESTAT_ADD(tx_collide_11times);
  5884. ESTAT_ADD(tx_collide_12times);
  5885. ESTAT_ADD(tx_collide_13times);
  5886. ESTAT_ADD(tx_collide_14times);
  5887. ESTAT_ADD(tx_collide_15times);
  5888. ESTAT_ADD(tx_ucast_packets);
  5889. ESTAT_ADD(tx_mcast_packets);
  5890. ESTAT_ADD(tx_bcast_packets);
  5891. ESTAT_ADD(tx_carrier_sense_errors);
  5892. ESTAT_ADD(tx_discards);
  5893. ESTAT_ADD(tx_errors);
  5894. ESTAT_ADD(dma_writeq_full);
  5895. ESTAT_ADD(dma_write_prioq_full);
  5896. ESTAT_ADD(rxbds_empty);
  5897. ESTAT_ADD(rx_discards);
  5898. ESTAT_ADD(rx_errors);
  5899. ESTAT_ADD(rx_threshold_hit);
  5900. ESTAT_ADD(dma_readq_full);
  5901. ESTAT_ADD(dma_read_prioq_full);
  5902. ESTAT_ADD(tx_comp_queue_full);
  5903. ESTAT_ADD(ring_set_send_prod_index);
  5904. ESTAT_ADD(ring_status_update);
  5905. ESTAT_ADD(nic_irqs);
  5906. ESTAT_ADD(nic_avoided_irqs);
  5907. ESTAT_ADD(nic_tx_threshold_hit);
  5908. return estats;
  5909. }
  5910. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5911. {
  5912. struct tg3 *tp = netdev_priv(dev);
  5913. struct net_device_stats *stats = &tp->net_stats;
  5914. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5915. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5916. if (!hw_stats)
  5917. return old_stats;
  5918. stats->rx_packets = old_stats->rx_packets +
  5919. get_stat64(&hw_stats->rx_ucast_packets) +
  5920. get_stat64(&hw_stats->rx_mcast_packets) +
  5921. get_stat64(&hw_stats->rx_bcast_packets);
  5922. stats->tx_packets = old_stats->tx_packets +
  5923. get_stat64(&hw_stats->tx_ucast_packets) +
  5924. get_stat64(&hw_stats->tx_mcast_packets) +
  5925. get_stat64(&hw_stats->tx_bcast_packets);
  5926. stats->rx_bytes = old_stats->rx_bytes +
  5927. get_stat64(&hw_stats->rx_octets);
  5928. stats->tx_bytes = old_stats->tx_bytes +
  5929. get_stat64(&hw_stats->tx_octets);
  5930. stats->rx_errors = old_stats->rx_errors +
  5931. get_stat64(&hw_stats->rx_errors);
  5932. stats->tx_errors = old_stats->tx_errors +
  5933. get_stat64(&hw_stats->tx_errors) +
  5934. get_stat64(&hw_stats->tx_mac_errors) +
  5935. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5936. get_stat64(&hw_stats->tx_discards);
  5937. stats->multicast = old_stats->multicast +
  5938. get_stat64(&hw_stats->rx_mcast_packets);
  5939. stats->collisions = old_stats->collisions +
  5940. get_stat64(&hw_stats->tx_collisions);
  5941. stats->rx_length_errors = old_stats->rx_length_errors +
  5942. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5943. get_stat64(&hw_stats->rx_undersize_packets);
  5944. stats->rx_over_errors = old_stats->rx_over_errors +
  5945. get_stat64(&hw_stats->rxbds_empty);
  5946. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5947. get_stat64(&hw_stats->rx_align_errors);
  5948. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5949. get_stat64(&hw_stats->tx_discards);
  5950. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5951. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5952. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5953. calc_crc_errors(tp);
  5954. stats->rx_missed_errors = old_stats->rx_missed_errors +
  5955. get_stat64(&hw_stats->rx_discards);
  5956. return stats;
  5957. }
  5958. static inline u32 calc_crc(unsigned char *buf, int len)
  5959. {
  5960. u32 reg;
  5961. u32 tmp;
  5962. int j, k;
  5963. reg = 0xffffffff;
  5964. for (j = 0; j < len; j++) {
  5965. reg ^= buf[j];
  5966. for (k = 0; k < 8; k++) {
  5967. tmp = reg & 0x01;
  5968. reg >>= 1;
  5969. if (tmp) {
  5970. reg ^= 0xedb88320;
  5971. }
  5972. }
  5973. }
  5974. return ~reg;
  5975. }
  5976. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5977. {
  5978. /* accept or reject all multicast frames */
  5979. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5980. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5981. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5982. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5983. }
  5984. static void __tg3_set_rx_mode(struct net_device *dev)
  5985. {
  5986. struct tg3 *tp = netdev_priv(dev);
  5987. u32 rx_mode;
  5988. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5989. RX_MODE_KEEP_VLAN_TAG);
  5990. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5991. * flag clear.
  5992. */
  5993. #if TG3_VLAN_TAG_USED
  5994. if (!tp->vlgrp &&
  5995. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5996. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5997. #else
  5998. /* By definition, VLAN is disabled always in this
  5999. * case.
  6000. */
  6001. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6002. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6003. #endif
  6004. if (dev->flags & IFF_PROMISC) {
  6005. /* Promiscuous mode. */
  6006. rx_mode |= RX_MODE_PROMISC;
  6007. } else if (dev->flags & IFF_ALLMULTI) {
  6008. /* Accept all multicast. */
  6009. tg3_set_multi (tp, 1);
  6010. } else if (dev->mc_count < 1) {
  6011. /* Reject all multicast. */
  6012. tg3_set_multi (tp, 0);
  6013. } else {
  6014. /* Accept one or more multicast(s). */
  6015. struct dev_mc_list *mclist;
  6016. unsigned int i;
  6017. u32 mc_filter[4] = { 0, };
  6018. u32 regidx;
  6019. u32 bit;
  6020. u32 crc;
  6021. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6022. i++, mclist = mclist->next) {
  6023. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6024. bit = ~crc & 0x7f;
  6025. regidx = (bit & 0x60) >> 5;
  6026. bit &= 0x1f;
  6027. mc_filter[regidx] |= (1 << bit);
  6028. }
  6029. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6030. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6031. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6032. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6033. }
  6034. if (rx_mode != tp->rx_mode) {
  6035. tp->rx_mode = rx_mode;
  6036. tw32_f(MAC_RX_MODE, rx_mode);
  6037. udelay(10);
  6038. }
  6039. }
  6040. static void tg3_set_rx_mode(struct net_device *dev)
  6041. {
  6042. struct tg3 *tp = netdev_priv(dev);
  6043. tg3_full_lock(tp, 0);
  6044. __tg3_set_rx_mode(dev);
  6045. tg3_full_unlock(tp);
  6046. }
  6047. #define TG3_REGDUMP_LEN (32 * 1024)
  6048. static int tg3_get_regs_len(struct net_device *dev)
  6049. {
  6050. return TG3_REGDUMP_LEN;
  6051. }
  6052. static void tg3_get_regs(struct net_device *dev,
  6053. struct ethtool_regs *regs, void *_p)
  6054. {
  6055. u32 *p = _p;
  6056. struct tg3 *tp = netdev_priv(dev);
  6057. u8 *orig_p = _p;
  6058. int i;
  6059. regs->version = 0;
  6060. memset(p, 0, TG3_REGDUMP_LEN);
  6061. tg3_full_lock(tp, 0);
  6062. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6063. #define GET_REG32_LOOP(base,len) \
  6064. do { p = (u32 *)(orig_p + (base)); \
  6065. for (i = 0; i < len; i += 4) \
  6066. __GET_REG32((base) + i); \
  6067. } while (0)
  6068. #define GET_REG32_1(reg) \
  6069. do { p = (u32 *)(orig_p + (reg)); \
  6070. __GET_REG32((reg)); \
  6071. } while (0)
  6072. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6073. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6074. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6075. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6076. GET_REG32_1(SNDDATAC_MODE);
  6077. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6078. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6079. GET_REG32_1(SNDBDC_MODE);
  6080. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6081. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6082. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6083. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6084. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6085. GET_REG32_1(RCVDCC_MODE);
  6086. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6087. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6088. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6089. GET_REG32_1(MBFREE_MODE);
  6090. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6091. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6092. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6093. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6094. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6095. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  6096. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  6097. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6098. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6099. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6100. GET_REG32_1(DMAC_MODE);
  6101. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6102. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6103. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6104. #undef __GET_REG32
  6105. #undef GET_REG32_LOOP
  6106. #undef GET_REG32_1
  6107. tg3_full_unlock(tp);
  6108. }
  6109. static int tg3_get_eeprom_len(struct net_device *dev)
  6110. {
  6111. struct tg3 *tp = netdev_priv(dev);
  6112. return tp->nvram_size;
  6113. }
  6114. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6115. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6116. {
  6117. struct tg3 *tp = netdev_priv(dev);
  6118. int ret;
  6119. u8 *pd;
  6120. u32 i, offset, len, val, b_offset, b_count;
  6121. offset = eeprom->offset;
  6122. len = eeprom->len;
  6123. eeprom->len = 0;
  6124. eeprom->magic = TG3_EEPROM_MAGIC;
  6125. if (offset & 3) {
  6126. /* adjustments to start on required 4 byte boundary */
  6127. b_offset = offset & 3;
  6128. b_count = 4 - b_offset;
  6129. if (b_count > len) {
  6130. /* i.e. offset=1 len=2 */
  6131. b_count = len;
  6132. }
  6133. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6134. if (ret)
  6135. return ret;
  6136. val = cpu_to_le32(val);
  6137. memcpy(data, ((char*)&val) + b_offset, b_count);
  6138. len -= b_count;
  6139. offset += b_count;
  6140. eeprom->len += b_count;
  6141. }
  6142. /* read bytes upto the last 4 byte boundary */
  6143. pd = &data[eeprom->len];
  6144. for (i = 0; i < (len - (len & 3)); i += 4) {
  6145. ret = tg3_nvram_read(tp, offset + i, &val);
  6146. if (ret) {
  6147. eeprom->len += i;
  6148. return ret;
  6149. }
  6150. val = cpu_to_le32(val);
  6151. memcpy(pd + i, &val, 4);
  6152. }
  6153. eeprom->len += i;
  6154. if (len & 3) {
  6155. /* read last bytes not ending on 4 byte boundary */
  6156. pd = &data[eeprom->len];
  6157. b_count = len & 3;
  6158. b_offset = offset + len - b_count;
  6159. ret = tg3_nvram_read(tp, b_offset, &val);
  6160. if (ret)
  6161. return ret;
  6162. val = cpu_to_le32(val);
  6163. memcpy(pd, ((char*)&val), b_count);
  6164. eeprom->len += b_count;
  6165. }
  6166. return 0;
  6167. }
  6168. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6169. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6170. {
  6171. struct tg3 *tp = netdev_priv(dev);
  6172. int ret;
  6173. u32 offset, len, b_offset, odd_len, start, end;
  6174. u8 *buf;
  6175. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6176. return -EINVAL;
  6177. offset = eeprom->offset;
  6178. len = eeprom->len;
  6179. if ((b_offset = (offset & 3))) {
  6180. /* adjustments to start on required 4 byte boundary */
  6181. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6182. if (ret)
  6183. return ret;
  6184. start = cpu_to_le32(start);
  6185. len += b_offset;
  6186. offset &= ~3;
  6187. if (len < 4)
  6188. len = 4;
  6189. }
  6190. odd_len = 0;
  6191. if (len & 3) {
  6192. /* adjustments to end on required 4 byte boundary */
  6193. odd_len = 1;
  6194. len = (len + 3) & ~3;
  6195. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6196. if (ret)
  6197. return ret;
  6198. end = cpu_to_le32(end);
  6199. }
  6200. buf = data;
  6201. if (b_offset || odd_len) {
  6202. buf = kmalloc(len, GFP_KERNEL);
  6203. if (buf == 0)
  6204. return -ENOMEM;
  6205. if (b_offset)
  6206. memcpy(buf, &start, 4);
  6207. if (odd_len)
  6208. memcpy(buf+len-4, &end, 4);
  6209. memcpy(buf + b_offset, data, eeprom->len);
  6210. }
  6211. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6212. if (buf != data)
  6213. kfree(buf);
  6214. return ret;
  6215. }
  6216. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6217. {
  6218. struct tg3 *tp = netdev_priv(dev);
  6219. cmd->supported = (SUPPORTED_Autoneg);
  6220. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6221. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6222. SUPPORTED_1000baseT_Full);
  6223. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6224. cmd->supported |= (SUPPORTED_100baseT_Half |
  6225. SUPPORTED_100baseT_Full |
  6226. SUPPORTED_10baseT_Half |
  6227. SUPPORTED_10baseT_Full |
  6228. SUPPORTED_MII);
  6229. else
  6230. cmd->supported |= SUPPORTED_FIBRE;
  6231. cmd->advertising = tp->link_config.advertising;
  6232. if (netif_running(dev)) {
  6233. cmd->speed = tp->link_config.active_speed;
  6234. cmd->duplex = tp->link_config.active_duplex;
  6235. }
  6236. cmd->port = 0;
  6237. cmd->phy_address = PHY_ADDR;
  6238. cmd->transceiver = 0;
  6239. cmd->autoneg = tp->link_config.autoneg;
  6240. cmd->maxtxpkt = 0;
  6241. cmd->maxrxpkt = 0;
  6242. return 0;
  6243. }
  6244. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6245. {
  6246. struct tg3 *tp = netdev_priv(dev);
  6247. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6248. /* These are the only valid advertisement bits allowed. */
  6249. if (cmd->autoneg == AUTONEG_ENABLE &&
  6250. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6251. ADVERTISED_1000baseT_Full |
  6252. ADVERTISED_Autoneg |
  6253. ADVERTISED_FIBRE)))
  6254. return -EINVAL;
  6255. /* Fiber can only do SPEED_1000. */
  6256. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6257. (cmd->speed != SPEED_1000))
  6258. return -EINVAL;
  6259. /* Copper cannot force SPEED_1000. */
  6260. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6261. (cmd->speed == SPEED_1000))
  6262. return -EINVAL;
  6263. else if ((cmd->speed == SPEED_1000) &&
  6264. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6265. return -EINVAL;
  6266. tg3_full_lock(tp, 0);
  6267. tp->link_config.autoneg = cmd->autoneg;
  6268. if (cmd->autoneg == AUTONEG_ENABLE) {
  6269. tp->link_config.advertising = cmd->advertising;
  6270. tp->link_config.speed = SPEED_INVALID;
  6271. tp->link_config.duplex = DUPLEX_INVALID;
  6272. } else {
  6273. tp->link_config.advertising = 0;
  6274. tp->link_config.speed = cmd->speed;
  6275. tp->link_config.duplex = cmd->duplex;
  6276. }
  6277. if (netif_running(dev))
  6278. tg3_setup_phy(tp, 1);
  6279. tg3_full_unlock(tp);
  6280. return 0;
  6281. }
  6282. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6283. {
  6284. struct tg3 *tp = netdev_priv(dev);
  6285. strcpy(info->driver, DRV_MODULE_NAME);
  6286. strcpy(info->version, DRV_MODULE_VERSION);
  6287. strcpy(info->bus_info, pci_name(tp->pdev));
  6288. }
  6289. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6290. {
  6291. struct tg3 *tp = netdev_priv(dev);
  6292. wol->supported = WAKE_MAGIC;
  6293. wol->wolopts = 0;
  6294. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6295. wol->wolopts = WAKE_MAGIC;
  6296. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6297. }
  6298. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6299. {
  6300. struct tg3 *tp = netdev_priv(dev);
  6301. if (wol->wolopts & ~WAKE_MAGIC)
  6302. return -EINVAL;
  6303. if ((wol->wolopts & WAKE_MAGIC) &&
  6304. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6305. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6306. return -EINVAL;
  6307. spin_lock_bh(&tp->lock);
  6308. if (wol->wolopts & WAKE_MAGIC)
  6309. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6310. else
  6311. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6312. spin_unlock_bh(&tp->lock);
  6313. return 0;
  6314. }
  6315. static u32 tg3_get_msglevel(struct net_device *dev)
  6316. {
  6317. struct tg3 *tp = netdev_priv(dev);
  6318. return tp->msg_enable;
  6319. }
  6320. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6321. {
  6322. struct tg3 *tp = netdev_priv(dev);
  6323. tp->msg_enable = value;
  6324. }
  6325. #if TG3_TSO_SUPPORT != 0
  6326. static int tg3_set_tso(struct net_device *dev, u32 value)
  6327. {
  6328. struct tg3 *tp = netdev_priv(dev);
  6329. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6330. if (value)
  6331. return -EINVAL;
  6332. return 0;
  6333. }
  6334. return ethtool_op_set_tso(dev, value);
  6335. }
  6336. #endif
  6337. static int tg3_nway_reset(struct net_device *dev)
  6338. {
  6339. struct tg3 *tp = netdev_priv(dev);
  6340. u32 bmcr;
  6341. int r;
  6342. if (!netif_running(dev))
  6343. return -EAGAIN;
  6344. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6345. return -EINVAL;
  6346. spin_lock_bh(&tp->lock);
  6347. r = -EINVAL;
  6348. tg3_readphy(tp, MII_BMCR, &bmcr);
  6349. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6350. ((bmcr & BMCR_ANENABLE) ||
  6351. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6352. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6353. BMCR_ANENABLE);
  6354. r = 0;
  6355. }
  6356. spin_unlock_bh(&tp->lock);
  6357. return r;
  6358. }
  6359. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6360. {
  6361. struct tg3 *tp = netdev_priv(dev);
  6362. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6363. ering->rx_mini_max_pending = 0;
  6364. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6365. ering->rx_pending = tp->rx_pending;
  6366. ering->rx_mini_pending = 0;
  6367. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6368. ering->tx_pending = tp->tx_pending;
  6369. }
  6370. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6371. {
  6372. struct tg3 *tp = netdev_priv(dev);
  6373. int irq_sync = 0;
  6374. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6375. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6376. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6377. return -EINVAL;
  6378. if (netif_running(dev)) {
  6379. tg3_netif_stop(tp);
  6380. irq_sync = 1;
  6381. }
  6382. tg3_full_lock(tp, irq_sync);
  6383. tp->rx_pending = ering->rx_pending;
  6384. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6385. tp->rx_pending > 63)
  6386. tp->rx_pending = 63;
  6387. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6388. tp->tx_pending = ering->tx_pending;
  6389. if (netif_running(dev)) {
  6390. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6391. tg3_init_hw(tp);
  6392. tg3_netif_start(tp);
  6393. }
  6394. tg3_full_unlock(tp);
  6395. return 0;
  6396. }
  6397. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6398. {
  6399. struct tg3 *tp = netdev_priv(dev);
  6400. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6401. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6402. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6403. }
  6404. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6405. {
  6406. struct tg3 *tp = netdev_priv(dev);
  6407. int irq_sync = 0;
  6408. if (netif_running(dev)) {
  6409. tg3_netif_stop(tp);
  6410. irq_sync = 1;
  6411. }
  6412. tg3_full_lock(tp, irq_sync);
  6413. if (epause->autoneg)
  6414. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6415. else
  6416. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6417. if (epause->rx_pause)
  6418. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6419. else
  6420. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6421. if (epause->tx_pause)
  6422. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6423. else
  6424. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6425. if (netif_running(dev)) {
  6426. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6427. tg3_init_hw(tp);
  6428. tg3_netif_start(tp);
  6429. }
  6430. tg3_full_unlock(tp);
  6431. return 0;
  6432. }
  6433. static u32 tg3_get_rx_csum(struct net_device *dev)
  6434. {
  6435. struct tg3 *tp = netdev_priv(dev);
  6436. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6437. }
  6438. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6439. {
  6440. struct tg3 *tp = netdev_priv(dev);
  6441. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6442. if (data != 0)
  6443. return -EINVAL;
  6444. return 0;
  6445. }
  6446. spin_lock_bh(&tp->lock);
  6447. if (data)
  6448. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6449. else
  6450. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6451. spin_unlock_bh(&tp->lock);
  6452. return 0;
  6453. }
  6454. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6455. {
  6456. struct tg3 *tp = netdev_priv(dev);
  6457. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6458. if (data != 0)
  6459. return -EINVAL;
  6460. return 0;
  6461. }
  6462. if (data)
  6463. dev->features |= NETIF_F_IP_CSUM;
  6464. else
  6465. dev->features &= ~NETIF_F_IP_CSUM;
  6466. return 0;
  6467. }
  6468. static int tg3_get_stats_count (struct net_device *dev)
  6469. {
  6470. return TG3_NUM_STATS;
  6471. }
  6472. static int tg3_get_test_count (struct net_device *dev)
  6473. {
  6474. return TG3_NUM_TEST;
  6475. }
  6476. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6477. {
  6478. switch (stringset) {
  6479. case ETH_SS_STATS:
  6480. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6481. break;
  6482. case ETH_SS_TEST:
  6483. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6484. break;
  6485. default:
  6486. WARN_ON(1); /* we need a WARN() */
  6487. break;
  6488. }
  6489. }
  6490. static int tg3_phys_id(struct net_device *dev, u32 data)
  6491. {
  6492. struct tg3 *tp = netdev_priv(dev);
  6493. int i;
  6494. if (!netif_running(tp->dev))
  6495. return -EAGAIN;
  6496. if (data == 0)
  6497. data = 2;
  6498. for (i = 0; i < (data * 2); i++) {
  6499. if ((i % 2) == 0)
  6500. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6501. LED_CTRL_1000MBPS_ON |
  6502. LED_CTRL_100MBPS_ON |
  6503. LED_CTRL_10MBPS_ON |
  6504. LED_CTRL_TRAFFIC_OVERRIDE |
  6505. LED_CTRL_TRAFFIC_BLINK |
  6506. LED_CTRL_TRAFFIC_LED);
  6507. else
  6508. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6509. LED_CTRL_TRAFFIC_OVERRIDE);
  6510. if (msleep_interruptible(500))
  6511. break;
  6512. }
  6513. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6514. return 0;
  6515. }
  6516. static void tg3_get_ethtool_stats (struct net_device *dev,
  6517. struct ethtool_stats *estats, u64 *tmp_stats)
  6518. {
  6519. struct tg3 *tp = netdev_priv(dev);
  6520. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6521. }
  6522. #define NVRAM_TEST_SIZE 0x100
  6523. static int tg3_test_nvram(struct tg3 *tp)
  6524. {
  6525. u32 *buf, csum;
  6526. int i, j, err = 0;
  6527. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6528. if (buf == NULL)
  6529. return -ENOMEM;
  6530. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6531. u32 val;
  6532. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6533. break;
  6534. buf[j] = cpu_to_le32(val);
  6535. }
  6536. if (i < NVRAM_TEST_SIZE)
  6537. goto out;
  6538. err = -EIO;
  6539. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6540. goto out;
  6541. /* Bootstrap checksum at offset 0x10 */
  6542. csum = calc_crc((unsigned char *) buf, 0x10);
  6543. if(csum != cpu_to_le32(buf[0x10/4]))
  6544. goto out;
  6545. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6546. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6547. if (csum != cpu_to_le32(buf[0xfc/4]))
  6548. goto out;
  6549. err = 0;
  6550. out:
  6551. kfree(buf);
  6552. return err;
  6553. }
  6554. #define TG3_SERDES_TIMEOUT_SEC 2
  6555. #define TG3_COPPER_TIMEOUT_SEC 6
  6556. static int tg3_test_link(struct tg3 *tp)
  6557. {
  6558. int i, max;
  6559. if (!netif_running(tp->dev))
  6560. return -ENODEV;
  6561. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6562. max = TG3_SERDES_TIMEOUT_SEC;
  6563. else
  6564. max = TG3_COPPER_TIMEOUT_SEC;
  6565. for (i = 0; i < max; i++) {
  6566. if (netif_carrier_ok(tp->dev))
  6567. return 0;
  6568. if (msleep_interruptible(1000))
  6569. break;
  6570. }
  6571. return -EIO;
  6572. }
  6573. /* Only test the commonly used registers */
  6574. static int tg3_test_registers(struct tg3 *tp)
  6575. {
  6576. int i, is_5705;
  6577. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6578. static struct {
  6579. u16 offset;
  6580. u16 flags;
  6581. #define TG3_FL_5705 0x1
  6582. #define TG3_FL_NOT_5705 0x2
  6583. #define TG3_FL_NOT_5788 0x4
  6584. u32 read_mask;
  6585. u32 write_mask;
  6586. } reg_tbl[] = {
  6587. /* MAC Control Registers */
  6588. { MAC_MODE, TG3_FL_NOT_5705,
  6589. 0x00000000, 0x00ef6f8c },
  6590. { MAC_MODE, TG3_FL_5705,
  6591. 0x00000000, 0x01ef6b8c },
  6592. { MAC_STATUS, TG3_FL_NOT_5705,
  6593. 0x03800107, 0x00000000 },
  6594. { MAC_STATUS, TG3_FL_5705,
  6595. 0x03800100, 0x00000000 },
  6596. { MAC_ADDR_0_HIGH, 0x0000,
  6597. 0x00000000, 0x0000ffff },
  6598. { MAC_ADDR_0_LOW, 0x0000,
  6599. 0x00000000, 0xffffffff },
  6600. { MAC_RX_MTU_SIZE, 0x0000,
  6601. 0x00000000, 0x0000ffff },
  6602. { MAC_TX_MODE, 0x0000,
  6603. 0x00000000, 0x00000070 },
  6604. { MAC_TX_LENGTHS, 0x0000,
  6605. 0x00000000, 0x00003fff },
  6606. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6607. 0x00000000, 0x000007fc },
  6608. { MAC_RX_MODE, TG3_FL_5705,
  6609. 0x00000000, 0x000007dc },
  6610. { MAC_HASH_REG_0, 0x0000,
  6611. 0x00000000, 0xffffffff },
  6612. { MAC_HASH_REG_1, 0x0000,
  6613. 0x00000000, 0xffffffff },
  6614. { MAC_HASH_REG_2, 0x0000,
  6615. 0x00000000, 0xffffffff },
  6616. { MAC_HASH_REG_3, 0x0000,
  6617. 0x00000000, 0xffffffff },
  6618. /* Receive Data and Receive BD Initiator Control Registers. */
  6619. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6620. 0x00000000, 0xffffffff },
  6621. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6622. 0x00000000, 0xffffffff },
  6623. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6624. 0x00000000, 0x00000003 },
  6625. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6626. 0x00000000, 0xffffffff },
  6627. { RCVDBDI_STD_BD+0, 0x0000,
  6628. 0x00000000, 0xffffffff },
  6629. { RCVDBDI_STD_BD+4, 0x0000,
  6630. 0x00000000, 0xffffffff },
  6631. { RCVDBDI_STD_BD+8, 0x0000,
  6632. 0x00000000, 0xffff0002 },
  6633. { RCVDBDI_STD_BD+0xc, 0x0000,
  6634. 0x00000000, 0xffffffff },
  6635. /* Receive BD Initiator Control Registers. */
  6636. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6637. 0x00000000, 0xffffffff },
  6638. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6639. 0x00000000, 0x000003ff },
  6640. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6641. 0x00000000, 0xffffffff },
  6642. /* Host Coalescing Control Registers. */
  6643. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6644. 0x00000000, 0x00000004 },
  6645. { HOSTCC_MODE, TG3_FL_5705,
  6646. 0x00000000, 0x000000f6 },
  6647. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6648. 0x00000000, 0xffffffff },
  6649. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6650. 0x00000000, 0x000003ff },
  6651. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6652. 0x00000000, 0xffffffff },
  6653. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6654. 0x00000000, 0x000003ff },
  6655. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6656. 0x00000000, 0xffffffff },
  6657. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6658. 0x00000000, 0x000000ff },
  6659. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6660. 0x00000000, 0xffffffff },
  6661. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6662. 0x00000000, 0x000000ff },
  6663. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6664. 0x00000000, 0xffffffff },
  6665. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6666. 0x00000000, 0xffffffff },
  6667. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6668. 0x00000000, 0xffffffff },
  6669. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6670. 0x00000000, 0x000000ff },
  6671. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6672. 0x00000000, 0xffffffff },
  6673. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6674. 0x00000000, 0x000000ff },
  6675. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6676. 0x00000000, 0xffffffff },
  6677. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6678. 0x00000000, 0xffffffff },
  6679. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6680. 0x00000000, 0xffffffff },
  6681. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6682. 0x00000000, 0xffffffff },
  6683. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6684. 0x00000000, 0xffffffff },
  6685. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6686. 0xffffffff, 0x00000000 },
  6687. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6688. 0xffffffff, 0x00000000 },
  6689. /* Buffer Manager Control Registers. */
  6690. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6691. 0x00000000, 0x007fff80 },
  6692. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6693. 0x00000000, 0x007fffff },
  6694. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6695. 0x00000000, 0x0000003f },
  6696. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6697. 0x00000000, 0x000001ff },
  6698. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6699. 0x00000000, 0x000001ff },
  6700. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6701. 0xffffffff, 0x00000000 },
  6702. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6703. 0xffffffff, 0x00000000 },
  6704. /* Mailbox Registers */
  6705. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6706. 0x00000000, 0x000001ff },
  6707. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6708. 0x00000000, 0x000001ff },
  6709. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6710. 0x00000000, 0x000007ff },
  6711. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6712. 0x00000000, 0x000001ff },
  6713. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6714. };
  6715. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6716. is_5705 = 1;
  6717. else
  6718. is_5705 = 0;
  6719. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6720. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6721. continue;
  6722. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6723. continue;
  6724. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6725. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6726. continue;
  6727. offset = (u32) reg_tbl[i].offset;
  6728. read_mask = reg_tbl[i].read_mask;
  6729. write_mask = reg_tbl[i].write_mask;
  6730. /* Save the original register content */
  6731. save_val = tr32(offset);
  6732. /* Determine the read-only value. */
  6733. read_val = save_val & read_mask;
  6734. /* Write zero to the register, then make sure the read-only bits
  6735. * are not changed and the read/write bits are all zeros.
  6736. */
  6737. tw32(offset, 0);
  6738. val = tr32(offset);
  6739. /* Test the read-only and read/write bits. */
  6740. if (((val & read_mask) != read_val) || (val & write_mask))
  6741. goto out;
  6742. /* Write ones to all the bits defined by RdMask and WrMask, then
  6743. * make sure the read-only bits are not changed and the
  6744. * read/write bits are all ones.
  6745. */
  6746. tw32(offset, read_mask | write_mask);
  6747. val = tr32(offset);
  6748. /* Test the read-only bits. */
  6749. if ((val & read_mask) != read_val)
  6750. goto out;
  6751. /* Test the read/write bits. */
  6752. if ((val & write_mask) != write_mask)
  6753. goto out;
  6754. tw32(offset, save_val);
  6755. }
  6756. return 0;
  6757. out:
  6758. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6759. tw32(offset, save_val);
  6760. return -EIO;
  6761. }
  6762. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6763. {
  6764. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6765. int i;
  6766. u32 j;
  6767. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6768. for (j = 0; j < len; j += 4) {
  6769. u32 val;
  6770. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6771. tg3_read_mem(tp, offset + j, &val);
  6772. if (val != test_pattern[i])
  6773. return -EIO;
  6774. }
  6775. }
  6776. return 0;
  6777. }
  6778. static int tg3_test_memory(struct tg3 *tp)
  6779. {
  6780. static struct mem_entry {
  6781. u32 offset;
  6782. u32 len;
  6783. } mem_tbl_570x[] = {
  6784. { 0x00000000, 0x01000},
  6785. { 0x00002000, 0x1c000},
  6786. { 0xffffffff, 0x00000}
  6787. }, mem_tbl_5705[] = {
  6788. { 0x00000100, 0x0000c},
  6789. { 0x00000200, 0x00008},
  6790. { 0x00000b50, 0x00400},
  6791. { 0x00004000, 0x00800},
  6792. { 0x00006000, 0x01000},
  6793. { 0x00008000, 0x02000},
  6794. { 0x00010000, 0x0e000},
  6795. { 0xffffffff, 0x00000}
  6796. };
  6797. struct mem_entry *mem_tbl;
  6798. int err = 0;
  6799. int i;
  6800. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6801. mem_tbl = mem_tbl_5705;
  6802. else
  6803. mem_tbl = mem_tbl_570x;
  6804. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6805. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6806. mem_tbl[i].len)) != 0)
  6807. break;
  6808. }
  6809. return err;
  6810. }
  6811. #define TG3_MAC_LOOPBACK 0
  6812. #define TG3_PHY_LOOPBACK 1
  6813. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6814. {
  6815. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6816. u32 desc_idx;
  6817. struct sk_buff *skb, *rx_skb;
  6818. u8 *tx_data;
  6819. dma_addr_t map;
  6820. int num_pkts, tx_len, rx_len, i, err;
  6821. struct tg3_rx_buffer_desc *desc;
  6822. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6823. /* HW errata - mac loopback fails in some cases on 5780.
  6824. * Normal traffic and PHY loopback are not affected by
  6825. * errata.
  6826. */
  6827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6828. return 0;
  6829. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6830. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6831. MAC_MODE_PORT_MODE_GMII;
  6832. tw32(MAC_MODE, mac_mode);
  6833. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6834. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6835. BMCR_SPEED1000);
  6836. udelay(40);
  6837. /* reset to prevent losing 1st rx packet intermittently */
  6838. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6839. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6840. udelay(10);
  6841. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6842. }
  6843. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6844. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6845. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6846. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6847. tw32(MAC_MODE, mac_mode);
  6848. }
  6849. else
  6850. return -EINVAL;
  6851. err = -EIO;
  6852. tx_len = 1514;
  6853. skb = dev_alloc_skb(tx_len);
  6854. tx_data = skb_put(skb, tx_len);
  6855. memcpy(tx_data, tp->dev->dev_addr, 6);
  6856. memset(tx_data + 6, 0x0, 8);
  6857. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6858. for (i = 14; i < tx_len; i++)
  6859. tx_data[i] = (u8) (i & 0xff);
  6860. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6861. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6862. HOSTCC_MODE_NOW);
  6863. udelay(10);
  6864. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6865. num_pkts = 0;
  6866. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6867. tp->tx_prod++;
  6868. num_pkts++;
  6869. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6870. tp->tx_prod);
  6871. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6872. udelay(10);
  6873. for (i = 0; i < 10; i++) {
  6874. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6875. HOSTCC_MODE_NOW);
  6876. udelay(10);
  6877. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6878. rx_idx = tp->hw_status->idx[0].rx_producer;
  6879. if ((tx_idx == tp->tx_prod) &&
  6880. (rx_idx == (rx_start_idx + num_pkts)))
  6881. break;
  6882. }
  6883. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6884. dev_kfree_skb(skb);
  6885. if (tx_idx != tp->tx_prod)
  6886. goto out;
  6887. if (rx_idx != rx_start_idx + num_pkts)
  6888. goto out;
  6889. desc = &tp->rx_rcb[rx_start_idx];
  6890. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6891. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6892. if (opaque_key != RXD_OPAQUE_RING_STD)
  6893. goto out;
  6894. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6895. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6896. goto out;
  6897. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6898. if (rx_len != tx_len)
  6899. goto out;
  6900. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6901. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6902. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6903. for (i = 14; i < tx_len; i++) {
  6904. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6905. goto out;
  6906. }
  6907. err = 0;
  6908. /* tg3_free_rings will unmap and free the rx_skb */
  6909. out:
  6910. return err;
  6911. }
  6912. #define TG3_MAC_LOOPBACK_FAILED 1
  6913. #define TG3_PHY_LOOPBACK_FAILED 2
  6914. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  6915. TG3_PHY_LOOPBACK_FAILED)
  6916. static int tg3_test_loopback(struct tg3 *tp)
  6917. {
  6918. int err = 0;
  6919. if (!netif_running(tp->dev))
  6920. return TG3_LOOPBACK_FAILED;
  6921. tg3_reset_hw(tp);
  6922. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  6923. err |= TG3_MAC_LOOPBACK_FAILED;
  6924. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6925. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  6926. err |= TG3_PHY_LOOPBACK_FAILED;
  6927. }
  6928. return err;
  6929. }
  6930. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6931. u64 *data)
  6932. {
  6933. struct tg3 *tp = netdev_priv(dev);
  6934. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6935. if (tg3_test_nvram(tp) != 0) {
  6936. etest->flags |= ETH_TEST_FL_FAILED;
  6937. data[0] = 1;
  6938. }
  6939. if (tg3_test_link(tp) != 0) {
  6940. etest->flags |= ETH_TEST_FL_FAILED;
  6941. data[1] = 1;
  6942. }
  6943. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6944. int irq_sync = 0;
  6945. if (netif_running(dev)) {
  6946. tg3_netif_stop(tp);
  6947. irq_sync = 1;
  6948. }
  6949. tg3_full_lock(tp, irq_sync);
  6950. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6951. tg3_nvram_lock(tp);
  6952. tg3_halt_cpu(tp, RX_CPU_BASE);
  6953. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6954. tg3_halt_cpu(tp, TX_CPU_BASE);
  6955. tg3_nvram_unlock(tp);
  6956. if (tg3_test_registers(tp) != 0) {
  6957. etest->flags |= ETH_TEST_FL_FAILED;
  6958. data[2] = 1;
  6959. }
  6960. if (tg3_test_memory(tp) != 0) {
  6961. etest->flags |= ETH_TEST_FL_FAILED;
  6962. data[3] = 1;
  6963. }
  6964. if ((data[4] = tg3_test_loopback(tp)) != 0)
  6965. etest->flags |= ETH_TEST_FL_FAILED;
  6966. tg3_full_unlock(tp);
  6967. if (tg3_test_interrupt(tp) != 0) {
  6968. etest->flags |= ETH_TEST_FL_FAILED;
  6969. data[5] = 1;
  6970. }
  6971. tg3_full_lock(tp, 0);
  6972. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6973. if (netif_running(dev)) {
  6974. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6975. tg3_init_hw(tp);
  6976. tg3_netif_start(tp);
  6977. }
  6978. tg3_full_unlock(tp);
  6979. }
  6980. }
  6981. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6982. {
  6983. struct mii_ioctl_data *data = if_mii(ifr);
  6984. struct tg3 *tp = netdev_priv(dev);
  6985. int err;
  6986. switch(cmd) {
  6987. case SIOCGMIIPHY:
  6988. data->phy_id = PHY_ADDR;
  6989. /* fallthru */
  6990. case SIOCGMIIREG: {
  6991. u32 mii_regval;
  6992. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6993. break; /* We have no PHY */
  6994. spin_lock_bh(&tp->lock);
  6995. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6996. spin_unlock_bh(&tp->lock);
  6997. data->val_out = mii_regval;
  6998. return err;
  6999. }
  7000. case SIOCSMIIREG:
  7001. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7002. break; /* We have no PHY */
  7003. if (!capable(CAP_NET_ADMIN))
  7004. return -EPERM;
  7005. spin_lock_bh(&tp->lock);
  7006. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7007. spin_unlock_bh(&tp->lock);
  7008. return err;
  7009. default:
  7010. /* do nothing */
  7011. break;
  7012. }
  7013. return -EOPNOTSUPP;
  7014. }
  7015. #if TG3_VLAN_TAG_USED
  7016. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7017. {
  7018. struct tg3 *tp = netdev_priv(dev);
  7019. tg3_full_lock(tp, 0);
  7020. tp->vlgrp = grp;
  7021. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7022. __tg3_set_rx_mode(dev);
  7023. tg3_full_unlock(tp);
  7024. }
  7025. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7026. {
  7027. struct tg3 *tp = netdev_priv(dev);
  7028. tg3_full_lock(tp, 0);
  7029. if (tp->vlgrp)
  7030. tp->vlgrp->vlan_devices[vid] = NULL;
  7031. tg3_full_unlock(tp);
  7032. }
  7033. #endif
  7034. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7035. {
  7036. struct tg3 *tp = netdev_priv(dev);
  7037. memcpy(ec, &tp->coal, sizeof(*ec));
  7038. return 0;
  7039. }
  7040. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7041. {
  7042. struct tg3 *tp = netdev_priv(dev);
  7043. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7044. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7045. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7046. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7047. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7048. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7049. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7050. }
  7051. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7052. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7053. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7054. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7055. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7056. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7057. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7058. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7059. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7060. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7061. return -EINVAL;
  7062. /* No rx interrupts will be generated if both are zero */
  7063. if ((ec->rx_coalesce_usecs == 0) &&
  7064. (ec->rx_max_coalesced_frames == 0))
  7065. return -EINVAL;
  7066. /* No tx interrupts will be generated if both are zero */
  7067. if ((ec->tx_coalesce_usecs == 0) &&
  7068. (ec->tx_max_coalesced_frames == 0))
  7069. return -EINVAL;
  7070. /* Only copy relevant parameters, ignore all others. */
  7071. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7072. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7073. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7074. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7075. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7076. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7077. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7078. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7079. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7080. if (netif_running(dev)) {
  7081. tg3_full_lock(tp, 0);
  7082. __tg3_set_coalesce(tp, &tp->coal);
  7083. tg3_full_unlock(tp);
  7084. }
  7085. return 0;
  7086. }
  7087. static struct ethtool_ops tg3_ethtool_ops = {
  7088. .get_settings = tg3_get_settings,
  7089. .set_settings = tg3_set_settings,
  7090. .get_drvinfo = tg3_get_drvinfo,
  7091. .get_regs_len = tg3_get_regs_len,
  7092. .get_regs = tg3_get_regs,
  7093. .get_wol = tg3_get_wol,
  7094. .set_wol = tg3_set_wol,
  7095. .get_msglevel = tg3_get_msglevel,
  7096. .set_msglevel = tg3_set_msglevel,
  7097. .nway_reset = tg3_nway_reset,
  7098. .get_link = ethtool_op_get_link,
  7099. .get_eeprom_len = tg3_get_eeprom_len,
  7100. .get_eeprom = tg3_get_eeprom,
  7101. .set_eeprom = tg3_set_eeprom,
  7102. .get_ringparam = tg3_get_ringparam,
  7103. .set_ringparam = tg3_set_ringparam,
  7104. .get_pauseparam = tg3_get_pauseparam,
  7105. .set_pauseparam = tg3_set_pauseparam,
  7106. .get_rx_csum = tg3_get_rx_csum,
  7107. .set_rx_csum = tg3_set_rx_csum,
  7108. .get_tx_csum = ethtool_op_get_tx_csum,
  7109. .set_tx_csum = tg3_set_tx_csum,
  7110. .get_sg = ethtool_op_get_sg,
  7111. .set_sg = ethtool_op_set_sg,
  7112. #if TG3_TSO_SUPPORT != 0
  7113. .get_tso = ethtool_op_get_tso,
  7114. .set_tso = tg3_set_tso,
  7115. #endif
  7116. .self_test_count = tg3_get_test_count,
  7117. .self_test = tg3_self_test,
  7118. .get_strings = tg3_get_strings,
  7119. .phys_id = tg3_phys_id,
  7120. .get_stats_count = tg3_get_stats_count,
  7121. .get_ethtool_stats = tg3_get_ethtool_stats,
  7122. .get_coalesce = tg3_get_coalesce,
  7123. .set_coalesce = tg3_set_coalesce,
  7124. .get_perm_addr = ethtool_op_get_perm_addr,
  7125. };
  7126. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7127. {
  7128. u32 cursize, val;
  7129. tp->nvram_size = EEPROM_CHIP_SIZE;
  7130. if (tg3_nvram_read(tp, 0, &val) != 0)
  7131. return;
  7132. if (swab32(val) != TG3_EEPROM_MAGIC)
  7133. return;
  7134. /*
  7135. * Size the chip by reading offsets at increasing powers of two.
  7136. * When we encounter our validation signature, we know the addressing
  7137. * has wrapped around, and thus have our chip size.
  7138. */
  7139. cursize = 0x800;
  7140. while (cursize < tp->nvram_size) {
  7141. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7142. return;
  7143. if (swab32(val) == TG3_EEPROM_MAGIC)
  7144. break;
  7145. cursize <<= 1;
  7146. }
  7147. tp->nvram_size = cursize;
  7148. }
  7149. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7150. {
  7151. u32 val;
  7152. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7153. if (val != 0) {
  7154. tp->nvram_size = (val >> 16) * 1024;
  7155. return;
  7156. }
  7157. }
  7158. tp->nvram_size = 0x20000;
  7159. }
  7160. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7161. {
  7162. u32 nvcfg1;
  7163. nvcfg1 = tr32(NVRAM_CFG1);
  7164. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7165. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7166. }
  7167. else {
  7168. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7169. tw32(NVRAM_CFG1, nvcfg1);
  7170. }
  7171. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7172. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7173. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7174. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7175. tp->nvram_jedecnum = JEDEC_ATMEL;
  7176. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7177. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7178. break;
  7179. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7180. tp->nvram_jedecnum = JEDEC_ATMEL;
  7181. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7182. break;
  7183. case FLASH_VENDOR_ATMEL_EEPROM:
  7184. tp->nvram_jedecnum = JEDEC_ATMEL;
  7185. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7186. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7187. break;
  7188. case FLASH_VENDOR_ST:
  7189. tp->nvram_jedecnum = JEDEC_ST;
  7190. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7191. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7192. break;
  7193. case FLASH_VENDOR_SAIFUN:
  7194. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7195. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7196. break;
  7197. case FLASH_VENDOR_SST_SMALL:
  7198. case FLASH_VENDOR_SST_LARGE:
  7199. tp->nvram_jedecnum = JEDEC_SST;
  7200. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7201. break;
  7202. }
  7203. }
  7204. else {
  7205. tp->nvram_jedecnum = JEDEC_ATMEL;
  7206. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7207. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7208. }
  7209. }
  7210. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7211. {
  7212. u32 nvcfg1;
  7213. nvcfg1 = tr32(NVRAM_CFG1);
  7214. /* NVRAM protection for TPM */
  7215. if (nvcfg1 & (1 << 27))
  7216. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7217. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7218. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7219. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7220. tp->nvram_jedecnum = JEDEC_ATMEL;
  7221. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7222. break;
  7223. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7224. tp->nvram_jedecnum = JEDEC_ATMEL;
  7225. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7226. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7227. break;
  7228. case FLASH_5752VENDOR_ST_M45PE10:
  7229. case FLASH_5752VENDOR_ST_M45PE20:
  7230. case FLASH_5752VENDOR_ST_M45PE40:
  7231. tp->nvram_jedecnum = JEDEC_ST;
  7232. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7233. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7234. break;
  7235. }
  7236. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7237. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7238. case FLASH_5752PAGE_SIZE_256:
  7239. tp->nvram_pagesize = 256;
  7240. break;
  7241. case FLASH_5752PAGE_SIZE_512:
  7242. tp->nvram_pagesize = 512;
  7243. break;
  7244. case FLASH_5752PAGE_SIZE_1K:
  7245. tp->nvram_pagesize = 1024;
  7246. break;
  7247. case FLASH_5752PAGE_SIZE_2K:
  7248. tp->nvram_pagesize = 2048;
  7249. break;
  7250. case FLASH_5752PAGE_SIZE_4K:
  7251. tp->nvram_pagesize = 4096;
  7252. break;
  7253. case FLASH_5752PAGE_SIZE_264:
  7254. tp->nvram_pagesize = 264;
  7255. break;
  7256. }
  7257. }
  7258. else {
  7259. /* For eeprom, set pagesize to maximum eeprom size */
  7260. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7261. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7262. tw32(NVRAM_CFG1, nvcfg1);
  7263. }
  7264. }
  7265. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7266. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7267. {
  7268. int j;
  7269. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7270. return;
  7271. tw32_f(GRC_EEPROM_ADDR,
  7272. (EEPROM_ADDR_FSM_RESET |
  7273. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7274. EEPROM_ADDR_CLKPERD_SHIFT)));
  7275. /* XXX schedule_timeout() ... */
  7276. for (j = 0; j < 100; j++)
  7277. udelay(10);
  7278. /* Enable seeprom accesses. */
  7279. tw32_f(GRC_LOCAL_CTRL,
  7280. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7281. udelay(100);
  7282. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7283. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7284. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7285. tg3_nvram_lock(tp);
  7286. tg3_enable_nvram_access(tp);
  7287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7288. tg3_get_5752_nvram_info(tp);
  7289. else
  7290. tg3_get_nvram_info(tp);
  7291. tg3_get_nvram_size(tp);
  7292. tg3_disable_nvram_access(tp);
  7293. tg3_nvram_unlock(tp);
  7294. } else {
  7295. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7296. tg3_get_eeprom_size(tp);
  7297. }
  7298. }
  7299. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7300. u32 offset, u32 *val)
  7301. {
  7302. u32 tmp;
  7303. int i;
  7304. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7305. (offset % 4) != 0)
  7306. return -EINVAL;
  7307. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7308. EEPROM_ADDR_DEVID_MASK |
  7309. EEPROM_ADDR_READ);
  7310. tw32(GRC_EEPROM_ADDR,
  7311. tmp |
  7312. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7313. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7314. EEPROM_ADDR_ADDR_MASK) |
  7315. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7316. for (i = 0; i < 10000; i++) {
  7317. tmp = tr32(GRC_EEPROM_ADDR);
  7318. if (tmp & EEPROM_ADDR_COMPLETE)
  7319. break;
  7320. udelay(100);
  7321. }
  7322. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7323. return -EBUSY;
  7324. *val = tr32(GRC_EEPROM_DATA);
  7325. return 0;
  7326. }
  7327. #define NVRAM_CMD_TIMEOUT 10000
  7328. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7329. {
  7330. int i;
  7331. tw32(NVRAM_CMD, nvram_cmd);
  7332. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7333. udelay(10);
  7334. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7335. udelay(10);
  7336. break;
  7337. }
  7338. }
  7339. if (i == NVRAM_CMD_TIMEOUT) {
  7340. return -EBUSY;
  7341. }
  7342. return 0;
  7343. }
  7344. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7345. {
  7346. int ret;
  7347. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7348. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7349. return -EINVAL;
  7350. }
  7351. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7352. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7353. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7354. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7355. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7356. offset = ((offset / tp->nvram_pagesize) <<
  7357. ATMEL_AT45DB0X1B_PAGE_POS) +
  7358. (offset % tp->nvram_pagesize);
  7359. }
  7360. if (offset > NVRAM_ADDR_MSK)
  7361. return -EINVAL;
  7362. tg3_nvram_lock(tp);
  7363. tg3_enable_nvram_access(tp);
  7364. tw32(NVRAM_ADDR, offset);
  7365. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7366. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7367. if (ret == 0)
  7368. *val = swab32(tr32(NVRAM_RDDATA));
  7369. tg3_disable_nvram_access(tp);
  7370. tg3_nvram_unlock(tp);
  7371. return ret;
  7372. }
  7373. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7374. u32 offset, u32 len, u8 *buf)
  7375. {
  7376. int i, j, rc = 0;
  7377. u32 val;
  7378. for (i = 0; i < len; i += 4) {
  7379. u32 addr, data;
  7380. addr = offset + i;
  7381. memcpy(&data, buf + i, 4);
  7382. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7383. val = tr32(GRC_EEPROM_ADDR);
  7384. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7385. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7386. EEPROM_ADDR_READ);
  7387. tw32(GRC_EEPROM_ADDR, val |
  7388. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7389. (addr & EEPROM_ADDR_ADDR_MASK) |
  7390. EEPROM_ADDR_START |
  7391. EEPROM_ADDR_WRITE);
  7392. for (j = 0; j < 10000; j++) {
  7393. val = tr32(GRC_EEPROM_ADDR);
  7394. if (val & EEPROM_ADDR_COMPLETE)
  7395. break;
  7396. udelay(100);
  7397. }
  7398. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7399. rc = -EBUSY;
  7400. break;
  7401. }
  7402. }
  7403. return rc;
  7404. }
  7405. /* offset and length are dword aligned */
  7406. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7407. u8 *buf)
  7408. {
  7409. int ret = 0;
  7410. u32 pagesize = tp->nvram_pagesize;
  7411. u32 pagemask = pagesize - 1;
  7412. u32 nvram_cmd;
  7413. u8 *tmp;
  7414. tmp = kmalloc(pagesize, GFP_KERNEL);
  7415. if (tmp == NULL)
  7416. return -ENOMEM;
  7417. while (len) {
  7418. int j;
  7419. u32 phy_addr, page_off, size;
  7420. phy_addr = offset & ~pagemask;
  7421. for (j = 0; j < pagesize; j += 4) {
  7422. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7423. (u32 *) (tmp + j))))
  7424. break;
  7425. }
  7426. if (ret)
  7427. break;
  7428. page_off = offset & pagemask;
  7429. size = pagesize;
  7430. if (len < size)
  7431. size = len;
  7432. len -= size;
  7433. memcpy(tmp + page_off, buf, size);
  7434. offset = offset + (pagesize - page_off);
  7435. /* Nvram lock released by tg3_nvram_read() above,
  7436. * so need to get it again.
  7437. */
  7438. tg3_nvram_lock(tp);
  7439. tg3_enable_nvram_access(tp);
  7440. /*
  7441. * Before we can erase the flash page, we need
  7442. * to issue a special "write enable" command.
  7443. */
  7444. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7445. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7446. break;
  7447. /* Erase the target page */
  7448. tw32(NVRAM_ADDR, phy_addr);
  7449. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7450. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7451. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7452. break;
  7453. /* Issue another write enable to start the write. */
  7454. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7455. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7456. break;
  7457. for (j = 0; j < pagesize; j += 4) {
  7458. u32 data;
  7459. data = *((u32 *) (tmp + j));
  7460. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7461. tw32(NVRAM_ADDR, phy_addr + j);
  7462. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7463. NVRAM_CMD_WR;
  7464. if (j == 0)
  7465. nvram_cmd |= NVRAM_CMD_FIRST;
  7466. else if (j == (pagesize - 4))
  7467. nvram_cmd |= NVRAM_CMD_LAST;
  7468. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7469. break;
  7470. }
  7471. if (ret)
  7472. break;
  7473. }
  7474. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7475. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7476. kfree(tmp);
  7477. return ret;
  7478. }
  7479. /* offset and length are dword aligned */
  7480. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7481. u8 *buf)
  7482. {
  7483. int i, ret = 0;
  7484. for (i = 0; i < len; i += 4, offset += 4) {
  7485. u32 data, page_off, phy_addr, nvram_cmd;
  7486. memcpy(&data, buf + i, 4);
  7487. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7488. page_off = offset % tp->nvram_pagesize;
  7489. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7490. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7491. phy_addr = ((offset / tp->nvram_pagesize) <<
  7492. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7493. }
  7494. else {
  7495. phy_addr = offset;
  7496. }
  7497. tw32(NVRAM_ADDR, phy_addr);
  7498. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7499. if ((page_off == 0) || (i == 0))
  7500. nvram_cmd |= NVRAM_CMD_FIRST;
  7501. else if (page_off == (tp->nvram_pagesize - 4))
  7502. nvram_cmd |= NVRAM_CMD_LAST;
  7503. if (i == (len - 4))
  7504. nvram_cmd |= NVRAM_CMD_LAST;
  7505. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7506. (tp->nvram_jedecnum == JEDEC_ST) &&
  7507. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7508. if ((ret = tg3_nvram_exec_cmd(tp,
  7509. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7510. NVRAM_CMD_DONE)))
  7511. break;
  7512. }
  7513. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7514. /* We always do complete word writes to eeprom. */
  7515. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7516. }
  7517. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7518. break;
  7519. }
  7520. return ret;
  7521. }
  7522. /* offset and length are dword aligned */
  7523. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7524. {
  7525. int ret;
  7526. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7527. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7528. return -EINVAL;
  7529. }
  7530. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7531. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7532. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7533. udelay(40);
  7534. }
  7535. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7536. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7537. }
  7538. else {
  7539. u32 grc_mode;
  7540. tg3_nvram_lock(tp);
  7541. tg3_enable_nvram_access(tp);
  7542. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7543. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7544. tw32(NVRAM_WRITE1, 0x406);
  7545. grc_mode = tr32(GRC_MODE);
  7546. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7547. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7548. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7549. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7550. buf);
  7551. }
  7552. else {
  7553. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7554. buf);
  7555. }
  7556. grc_mode = tr32(GRC_MODE);
  7557. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7558. tg3_disable_nvram_access(tp);
  7559. tg3_nvram_unlock(tp);
  7560. }
  7561. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7562. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7563. udelay(40);
  7564. }
  7565. return ret;
  7566. }
  7567. struct subsys_tbl_ent {
  7568. u16 subsys_vendor, subsys_devid;
  7569. u32 phy_id;
  7570. };
  7571. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7572. /* Broadcom boards. */
  7573. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7574. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7575. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7576. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7577. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7578. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7579. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7580. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7581. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7582. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7583. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7584. /* 3com boards. */
  7585. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7586. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7587. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7588. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7589. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7590. /* DELL boards. */
  7591. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7592. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7593. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7594. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7595. /* Compaq boards. */
  7596. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7597. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7598. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7599. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7600. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7601. /* IBM boards. */
  7602. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7603. };
  7604. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7605. {
  7606. int i;
  7607. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7608. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7609. tp->pdev->subsystem_vendor) &&
  7610. (subsys_id_to_phy_id[i].subsys_devid ==
  7611. tp->pdev->subsystem_device))
  7612. return &subsys_id_to_phy_id[i];
  7613. }
  7614. return NULL;
  7615. }
  7616. /* Since this function may be called in D3-hot power state during
  7617. * tg3_init_one(), only config cycles are allowed.
  7618. */
  7619. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7620. {
  7621. u32 val;
  7622. /* Make sure register accesses (indirect or otherwise)
  7623. * will function correctly.
  7624. */
  7625. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7626. tp->misc_host_ctrl);
  7627. tp->phy_id = PHY_ID_INVALID;
  7628. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7629. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7630. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7631. u32 nic_cfg, led_cfg;
  7632. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7633. int eeprom_phy_serdes = 0;
  7634. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7635. tp->nic_sram_data_cfg = nic_cfg;
  7636. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7637. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7638. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7639. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7640. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7641. (ver > 0) && (ver < 0x100))
  7642. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7643. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7644. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7645. eeprom_phy_serdes = 1;
  7646. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7647. if (nic_phy_id != 0) {
  7648. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7649. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7650. eeprom_phy_id = (id1 >> 16) << 10;
  7651. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7652. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7653. } else
  7654. eeprom_phy_id = 0;
  7655. tp->phy_id = eeprom_phy_id;
  7656. if (eeprom_phy_serdes) {
  7657. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7658. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7659. else
  7660. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7661. }
  7662. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7663. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7664. SHASTA_EXT_LED_MODE_MASK);
  7665. else
  7666. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7667. switch (led_cfg) {
  7668. default:
  7669. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7670. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7671. break;
  7672. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7673. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7674. break;
  7675. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7676. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7677. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7678. * read on some older 5700/5701 bootcode.
  7679. */
  7680. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7681. ASIC_REV_5700 ||
  7682. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7683. ASIC_REV_5701)
  7684. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7685. break;
  7686. case SHASTA_EXT_LED_SHARED:
  7687. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7688. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7689. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7690. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7691. LED_CTRL_MODE_PHY_2);
  7692. break;
  7693. case SHASTA_EXT_LED_MAC:
  7694. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7695. break;
  7696. case SHASTA_EXT_LED_COMBO:
  7697. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7698. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7699. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7700. LED_CTRL_MODE_PHY_2);
  7701. break;
  7702. };
  7703. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7705. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7706. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7707. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7708. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7709. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7710. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7711. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7712. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7713. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7714. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7715. }
  7716. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7717. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7718. if (cfg2 & (1 << 17))
  7719. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7720. /* serdes signal pre-emphasis in register 0x590 set by */
  7721. /* bootcode if bit 18 is set */
  7722. if (cfg2 & (1 << 18))
  7723. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7724. }
  7725. }
  7726. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7727. {
  7728. u32 hw_phy_id_1, hw_phy_id_2;
  7729. u32 hw_phy_id, hw_phy_id_masked;
  7730. int err;
  7731. /* Reading the PHY ID register can conflict with ASF
  7732. * firwmare access to the PHY hardware.
  7733. */
  7734. err = 0;
  7735. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7736. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7737. } else {
  7738. /* Now read the physical PHY_ID from the chip and verify
  7739. * that it is sane. If it doesn't look good, we fall back
  7740. * to either the hard-coded table based PHY_ID and failing
  7741. * that the value found in the eeprom area.
  7742. */
  7743. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7744. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7745. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7746. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7747. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7748. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7749. }
  7750. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7751. tp->phy_id = hw_phy_id;
  7752. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7753. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7754. else
  7755. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7756. } else {
  7757. if (tp->phy_id != PHY_ID_INVALID) {
  7758. /* Do nothing, phy ID already set up in
  7759. * tg3_get_eeprom_hw_cfg().
  7760. */
  7761. } else {
  7762. struct subsys_tbl_ent *p;
  7763. /* No eeprom signature? Try the hardcoded
  7764. * subsys device table.
  7765. */
  7766. p = lookup_by_subsys(tp);
  7767. if (!p)
  7768. return -ENODEV;
  7769. tp->phy_id = p->phy_id;
  7770. if (!tp->phy_id ||
  7771. tp->phy_id == PHY_ID_BCM8002)
  7772. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7773. }
  7774. }
  7775. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7776. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7777. u32 bmsr, adv_reg, tg3_ctrl;
  7778. tg3_readphy(tp, MII_BMSR, &bmsr);
  7779. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7780. (bmsr & BMSR_LSTATUS))
  7781. goto skip_phy_reset;
  7782. err = tg3_phy_reset(tp);
  7783. if (err)
  7784. return err;
  7785. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7786. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7787. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7788. tg3_ctrl = 0;
  7789. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7790. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7791. MII_TG3_CTRL_ADV_1000_FULL);
  7792. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7793. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7794. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7795. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7796. }
  7797. if (!tg3_copper_is_advertising_all(tp)) {
  7798. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7799. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7800. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7801. tg3_writephy(tp, MII_BMCR,
  7802. BMCR_ANENABLE | BMCR_ANRESTART);
  7803. }
  7804. tg3_phy_set_wirespeed(tp);
  7805. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7806. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7807. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7808. }
  7809. skip_phy_reset:
  7810. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7811. err = tg3_init_5401phy_dsp(tp);
  7812. if (err)
  7813. return err;
  7814. }
  7815. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7816. err = tg3_init_5401phy_dsp(tp);
  7817. }
  7818. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7819. tp->link_config.advertising =
  7820. (ADVERTISED_1000baseT_Half |
  7821. ADVERTISED_1000baseT_Full |
  7822. ADVERTISED_Autoneg |
  7823. ADVERTISED_FIBRE);
  7824. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7825. tp->link_config.advertising &=
  7826. ~(ADVERTISED_1000baseT_Half |
  7827. ADVERTISED_1000baseT_Full);
  7828. return err;
  7829. }
  7830. static void __devinit tg3_read_partno(struct tg3 *tp)
  7831. {
  7832. unsigned char vpd_data[256];
  7833. int i;
  7834. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7835. /* Sun decided not to put the necessary bits in the
  7836. * NVRAM of their onboard tg3 parts :(
  7837. */
  7838. strcpy(tp->board_part_number, "Sun 570X");
  7839. return;
  7840. }
  7841. for (i = 0; i < 256; i += 4) {
  7842. u32 tmp;
  7843. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7844. goto out_not_found;
  7845. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7846. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7847. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7848. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7849. }
  7850. /* Now parse and find the part number. */
  7851. for (i = 0; i < 256; ) {
  7852. unsigned char val = vpd_data[i];
  7853. int block_end;
  7854. if (val == 0x82 || val == 0x91) {
  7855. i = (i + 3 +
  7856. (vpd_data[i + 1] +
  7857. (vpd_data[i + 2] << 8)));
  7858. continue;
  7859. }
  7860. if (val != 0x90)
  7861. goto out_not_found;
  7862. block_end = (i + 3 +
  7863. (vpd_data[i + 1] +
  7864. (vpd_data[i + 2] << 8)));
  7865. i += 3;
  7866. while (i < block_end) {
  7867. if (vpd_data[i + 0] == 'P' &&
  7868. vpd_data[i + 1] == 'N') {
  7869. int partno_len = vpd_data[i + 2];
  7870. if (partno_len > 24)
  7871. goto out_not_found;
  7872. memcpy(tp->board_part_number,
  7873. &vpd_data[i + 3],
  7874. partno_len);
  7875. /* Success. */
  7876. return;
  7877. }
  7878. }
  7879. /* Part number not found. */
  7880. goto out_not_found;
  7881. }
  7882. out_not_found:
  7883. strcpy(tp->board_part_number, "none");
  7884. }
  7885. #ifdef CONFIG_SPARC64
  7886. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7887. {
  7888. struct pci_dev *pdev = tp->pdev;
  7889. struct pcidev_cookie *pcp = pdev->sysdata;
  7890. if (pcp != NULL) {
  7891. int node = pcp->prom_node;
  7892. u32 venid;
  7893. int err;
  7894. err = prom_getproperty(node, "subsystem-vendor-id",
  7895. (char *) &venid, sizeof(venid));
  7896. if (err == 0 || err == -1)
  7897. return 0;
  7898. if (venid == PCI_VENDOR_ID_SUN)
  7899. return 1;
  7900. }
  7901. return 0;
  7902. }
  7903. #endif
  7904. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7905. {
  7906. static struct pci_device_id write_reorder_chipsets[] = {
  7907. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7908. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7909. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  7910. PCI_DEVICE_ID_VIA_8385_0) },
  7911. { },
  7912. };
  7913. u32 misc_ctrl_reg;
  7914. u32 cacheline_sz_reg;
  7915. u32 pci_state_reg, grc_misc_cfg;
  7916. u32 val;
  7917. u16 pci_cmd;
  7918. int err;
  7919. #ifdef CONFIG_SPARC64
  7920. if (tg3_is_sun_570X(tp))
  7921. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7922. #endif
  7923. /* Force memory write invalidate off. If we leave it on,
  7924. * then on 5700_BX chips we have to enable a workaround.
  7925. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7926. * to match the cacheline size. The Broadcom driver have this
  7927. * workaround but turns MWI off all the times so never uses
  7928. * it. This seems to suggest that the workaround is insufficient.
  7929. */
  7930. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7931. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7932. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7933. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7934. * has the register indirect write enable bit set before
  7935. * we try to access any of the MMIO registers. It is also
  7936. * critical that the PCI-X hw workaround situation is decided
  7937. * before that as well.
  7938. */
  7939. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7940. &misc_ctrl_reg);
  7941. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7942. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7943. /* Wrong chip ID in 5752 A0. This code can be removed later
  7944. * as A0 is not in production.
  7945. */
  7946. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7947. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7948. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  7949. * we need to disable memory and use config. cycles
  7950. * only to access all registers. The 5702/03 chips
  7951. * can mistakenly decode the special cycles from the
  7952. * ICH chipsets as memory write cycles, causing corruption
  7953. * of register and memory space. Only certain ICH bridges
  7954. * will drive special cycles with non-zero data during the
  7955. * address phase which can fall within the 5703's address
  7956. * range. This is not an ICH bug as the PCI spec allows
  7957. * non-zero address during special cycles. However, only
  7958. * these ICH bridges are known to drive non-zero addresses
  7959. * during special cycles.
  7960. *
  7961. * Since special cycles do not cross PCI bridges, we only
  7962. * enable this workaround if the 5703 is on the secondary
  7963. * bus of these ICH bridges.
  7964. */
  7965. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  7966. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  7967. static struct tg3_dev_id {
  7968. u32 vendor;
  7969. u32 device;
  7970. u32 rev;
  7971. } ich_chipsets[] = {
  7972. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  7973. PCI_ANY_ID },
  7974. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  7975. PCI_ANY_ID },
  7976. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  7977. 0xa },
  7978. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  7979. PCI_ANY_ID },
  7980. { },
  7981. };
  7982. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  7983. struct pci_dev *bridge = NULL;
  7984. while (pci_id->vendor != 0) {
  7985. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  7986. bridge);
  7987. if (!bridge) {
  7988. pci_id++;
  7989. continue;
  7990. }
  7991. if (pci_id->rev != PCI_ANY_ID) {
  7992. u8 rev;
  7993. pci_read_config_byte(bridge, PCI_REVISION_ID,
  7994. &rev);
  7995. if (rev > pci_id->rev)
  7996. continue;
  7997. }
  7998. if (bridge->subordinate &&
  7999. (bridge->subordinate->number ==
  8000. tp->pdev->bus->number)) {
  8001. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8002. pci_dev_put(bridge);
  8003. break;
  8004. }
  8005. }
  8006. }
  8007. /* Find msi capability. */
  8008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8010. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8011. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8012. }
  8013. /* Initialize misc host control in PCI block. */
  8014. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8015. MISC_HOST_CTRL_CHIPREV);
  8016. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8017. tp->misc_host_ctrl);
  8018. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8019. &cacheline_sz_reg);
  8020. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8021. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8022. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8023. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8026. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8027. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8028. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8029. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8030. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8031. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8032. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  8033. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8034. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8035. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  8036. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8037. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8038. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8039. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8040. * reordering to the mailbox registers done by the host
  8041. * controller can cause major troubles. We read back from
  8042. * every mailbox register write to force the writes to be
  8043. * posted to the chip in order.
  8044. */
  8045. if (pci_dev_present(write_reorder_chipsets) &&
  8046. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8047. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8049. tp->pci_lat_timer < 64) {
  8050. tp->pci_lat_timer = 64;
  8051. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8052. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8053. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8054. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8055. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8056. cacheline_sz_reg);
  8057. }
  8058. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8059. &pci_state_reg);
  8060. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8061. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8062. /* If this is a 5700 BX chipset, and we are in PCI-X
  8063. * mode, enable register write workaround.
  8064. *
  8065. * The workaround is to use indirect register accesses
  8066. * for all chip writes not to mailbox registers.
  8067. */
  8068. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8069. u32 pm_reg;
  8070. u16 pci_cmd;
  8071. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8072. /* The chip can have it's power management PCI config
  8073. * space registers clobbered due to this bug.
  8074. * So explicitly force the chip into D0 here.
  8075. */
  8076. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8077. &pm_reg);
  8078. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8079. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8080. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8081. pm_reg);
  8082. /* Also, force SERR#/PERR# in PCI command. */
  8083. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8084. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8085. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8086. }
  8087. }
  8088. /* 5700 BX chips need to have their TX producer index mailboxes
  8089. * written twice to workaround a bug.
  8090. */
  8091. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8092. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8093. /* Back to back register writes can cause problems on this chip,
  8094. * the workaround is to read back all reg writes except those to
  8095. * mailbox regs. See tg3_write_indirect_reg32().
  8096. *
  8097. * PCI Express 5750_A0 rev chips need this workaround too.
  8098. */
  8099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8100. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8101. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8102. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8103. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8104. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8105. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8106. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8107. /* Chip-specific fixup from Broadcom driver */
  8108. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8109. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8110. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8111. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8112. }
  8113. /* Default fast path register access methods */
  8114. tp->read32 = tg3_read32;
  8115. tp->write32 = tg3_write32;
  8116. tp->read32_mbox = tg3_read32;
  8117. tp->write32_mbox = tg3_write32;
  8118. tp->write32_tx_mbox = tg3_write32;
  8119. tp->write32_rx_mbox = tg3_write32;
  8120. /* Various workaround register access methods */
  8121. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8122. tp->write32 = tg3_write_indirect_reg32;
  8123. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8124. tp->write32 = tg3_write_flush_reg32;
  8125. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8126. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8127. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8128. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8129. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8130. }
  8131. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8132. tp->read32 = tg3_read_indirect_reg32;
  8133. tp->write32 = tg3_write_indirect_reg32;
  8134. tp->read32_mbox = tg3_read_indirect_mbox;
  8135. tp->write32_mbox = tg3_write_indirect_mbox;
  8136. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8137. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8138. iounmap(tp->regs);
  8139. tp->regs = NULL;
  8140. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8141. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8142. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8143. }
  8144. /* Get eeprom hw config before calling tg3_set_power_state().
  8145. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8146. * determined before calling tg3_set_power_state() so that
  8147. * we know whether or not to switch out of Vaux power.
  8148. * When the flag is set, it means that GPIO1 is used for eeprom
  8149. * write protect and also implies that it is a LOM where GPIOs
  8150. * are not used to switch power.
  8151. */
  8152. tg3_get_eeprom_hw_cfg(tp);
  8153. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8154. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8155. * It is also used as eeprom write protect on LOMs.
  8156. */
  8157. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8158. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8159. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8160. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8161. GRC_LCLCTRL_GPIO_OUTPUT1);
  8162. /* Unused GPIO3 must be driven as output on 5752 because there
  8163. * are no pull-up resistors on unused GPIO pins.
  8164. */
  8165. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8166. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8167. /* Force the chip into D0. */
  8168. err = tg3_set_power_state(tp, 0);
  8169. if (err) {
  8170. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8171. pci_name(tp->pdev));
  8172. return err;
  8173. }
  8174. /* 5700 B0 chips do not support checksumming correctly due
  8175. * to hardware bugs.
  8176. */
  8177. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8178. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8179. /* Pseudo-header checksum is done by hardware logic and not
  8180. * the offload processers, so make the chip do the pseudo-
  8181. * header checksums on receive. For transmit it is more
  8182. * convenient to do the pseudo-header checksum in software
  8183. * as Linux does that on transmit for us in all cases.
  8184. */
  8185. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8186. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8187. /* Derive initial jumbo mode from MTU assigned in
  8188. * ether_setup() via the alloc_etherdev() call
  8189. */
  8190. if (tp->dev->mtu > ETH_DATA_LEN &&
  8191. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8192. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8193. /* Determine WakeOnLan speed to use. */
  8194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8195. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8196. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8197. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8198. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8199. } else {
  8200. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8201. }
  8202. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8203. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8204. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8205. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8206. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8207. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8208. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8209. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8210. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8211. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8212. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8213. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8214. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8215. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8216. tp->coalesce_mode = 0;
  8217. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8218. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8219. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8220. /* Initialize MAC MI mode, polling disabled. */
  8221. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8222. udelay(80);
  8223. /* Initialize data/descriptor byte/word swapping. */
  8224. val = tr32(GRC_MODE);
  8225. val &= GRC_MODE_HOST_STACKUP;
  8226. tw32(GRC_MODE, val | tp->grc_mode);
  8227. tg3_switch_clocks(tp);
  8228. /* Clear this out for sanity. */
  8229. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8230. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8231. &pci_state_reg);
  8232. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8233. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8234. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8235. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8236. chiprevid == CHIPREV_ID_5701_B0 ||
  8237. chiprevid == CHIPREV_ID_5701_B2 ||
  8238. chiprevid == CHIPREV_ID_5701_B5) {
  8239. void __iomem *sram_base;
  8240. /* Write some dummy words into the SRAM status block
  8241. * area, see if it reads back correctly. If the return
  8242. * value is bad, force enable the PCIX workaround.
  8243. */
  8244. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8245. writel(0x00000000, sram_base);
  8246. writel(0x00000000, sram_base + 4);
  8247. writel(0xffffffff, sram_base + 4);
  8248. if (readl(sram_base) != 0x00000000)
  8249. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8250. }
  8251. }
  8252. udelay(50);
  8253. tg3_nvram_init(tp);
  8254. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8255. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8256. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8257. #if 0
  8258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8259. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8260. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8261. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8262. }
  8263. #endif
  8264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8265. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8266. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8267. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8268. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8269. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8270. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8271. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8272. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8273. HOSTCC_MODE_CLRTICK_TXBD);
  8274. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8275. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8276. tp->misc_host_ctrl);
  8277. }
  8278. /* these are limited to 10/100 only */
  8279. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8280. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8281. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8282. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8283. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8284. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8285. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8286. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8287. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8288. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8289. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8290. err = tg3_phy_probe(tp);
  8291. if (err) {
  8292. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8293. pci_name(tp->pdev), err);
  8294. /* ... but do not return immediately ... */
  8295. }
  8296. tg3_read_partno(tp);
  8297. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8298. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8299. } else {
  8300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8301. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8302. else
  8303. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8304. }
  8305. /* 5700 {AX,BX} chips have a broken status block link
  8306. * change bit implementation, so we must use the
  8307. * status register in those cases.
  8308. */
  8309. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8310. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8311. else
  8312. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8313. /* The led_ctrl is set during tg3_phy_probe, here we might
  8314. * have to force the link status polling mechanism based
  8315. * upon subsystem IDs.
  8316. */
  8317. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8318. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8319. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8320. TG3_FLAG_USE_LINKCHG_REG);
  8321. }
  8322. /* For all SERDES we poll the MAC status register. */
  8323. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8324. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8325. else
  8326. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8327. /* It seems all chips can get confused if TX buffers
  8328. * straddle the 4GB address boundary in some cases.
  8329. */
  8330. tp->dev->hard_start_xmit = tg3_start_xmit;
  8331. tp->rx_offset = 2;
  8332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8333. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8334. tp->rx_offset = 0;
  8335. /* By default, disable wake-on-lan. User can change this
  8336. * using ETHTOOL_SWOL.
  8337. */
  8338. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8339. return err;
  8340. }
  8341. #ifdef CONFIG_SPARC64
  8342. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8343. {
  8344. struct net_device *dev = tp->dev;
  8345. struct pci_dev *pdev = tp->pdev;
  8346. struct pcidev_cookie *pcp = pdev->sysdata;
  8347. if (pcp != NULL) {
  8348. int node = pcp->prom_node;
  8349. if (prom_getproplen(node, "local-mac-address") == 6) {
  8350. prom_getproperty(node, "local-mac-address",
  8351. dev->dev_addr, 6);
  8352. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8353. return 0;
  8354. }
  8355. }
  8356. return -ENODEV;
  8357. }
  8358. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8359. {
  8360. struct net_device *dev = tp->dev;
  8361. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8362. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8363. return 0;
  8364. }
  8365. #endif
  8366. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8367. {
  8368. struct net_device *dev = tp->dev;
  8369. u32 hi, lo, mac_offset;
  8370. #ifdef CONFIG_SPARC64
  8371. if (!tg3_get_macaddr_sparc(tp))
  8372. return 0;
  8373. #endif
  8374. mac_offset = 0x7c;
  8375. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8376. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8377. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8378. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8379. mac_offset = 0xcc;
  8380. if (tg3_nvram_lock(tp))
  8381. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8382. else
  8383. tg3_nvram_unlock(tp);
  8384. }
  8385. /* First try to get it from MAC address mailbox. */
  8386. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8387. if ((hi >> 16) == 0x484b) {
  8388. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8389. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8390. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8391. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8392. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8393. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8394. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8395. }
  8396. /* Next, try NVRAM. */
  8397. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8398. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8399. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8400. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8401. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8402. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8403. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8404. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8405. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8406. }
  8407. /* Finally just fetch it out of the MAC control regs. */
  8408. else {
  8409. hi = tr32(MAC_ADDR_0_HIGH);
  8410. lo = tr32(MAC_ADDR_0_LOW);
  8411. dev->dev_addr[5] = lo & 0xff;
  8412. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8413. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8414. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8415. dev->dev_addr[1] = hi & 0xff;
  8416. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8417. }
  8418. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8419. #ifdef CONFIG_SPARC64
  8420. if (!tg3_get_default_macaddr_sparc(tp))
  8421. return 0;
  8422. #endif
  8423. return -EINVAL;
  8424. }
  8425. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8426. return 0;
  8427. }
  8428. #define BOUNDARY_SINGLE_CACHELINE 1
  8429. #define BOUNDARY_MULTI_CACHELINE 2
  8430. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8431. {
  8432. int cacheline_size;
  8433. u8 byte;
  8434. int goal;
  8435. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8436. if (byte == 0)
  8437. cacheline_size = 1024;
  8438. else
  8439. cacheline_size = (int) byte * 4;
  8440. /* On 5703 and later chips, the boundary bits have no
  8441. * effect.
  8442. */
  8443. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8444. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8445. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8446. goto out;
  8447. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8448. goal = BOUNDARY_MULTI_CACHELINE;
  8449. #else
  8450. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8451. goal = BOUNDARY_SINGLE_CACHELINE;
  8452. #else
  8453. goal = 0;
  8454. #endif
  8455. #endif
  8456. if (!goal)
  8457. goto out;
  8458. /* PCI controllers on most RISC systems tend to disconnect
  8459. * when a device tries to burst across a cache-line boundary.
  8460. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8461. *
  8462. * Unfortunately, for PCI-E there are only limited
  8463. * write-side controls for this, and thus for reads
  8464. * we will still get the disconnects. We'll also waste
  8465. * these PCI cycles for both read and write for chips
  8466. * other than 5700 and 5701 which do not implement the
  8467. * boundary bits.
  8468. */
  8469. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8470. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8471. switch (cacheline_size) {
  8472. case 16:
  8473. case 32:
  8474. case 64:
  8475. case 128:
  8476. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8477. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8478. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8479. } else {
  8480. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8481. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8482. }
  8483. break;
  8484. case 256:
  8485. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8486. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8487. break;
  8488. default:
  8489. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8490. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8491. break;
  8492. };
  8493. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8494. switch (cacheline_size) {
  8495. case 16:
  8496. case 32:
  8497. case 64:
  8498. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8499. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8500. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8501. break;
  8502. }
  8503. /* fallthrough */
  8504. case 128:
  8505. default:
  8506. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8507. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8508. break;
  8509. };
  8510. } else {
  8511. switch (cacheline_size) {
  8512. case 16:
  8513. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8514. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8515. DMA_RWCTRL_WRITE_BNDRY_16);
  8516. break;
  8517. }
  8518. /* fallthrough */
  8519. case 32:
  8520. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8521. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8522. DMA_RWCTRL_WRITE_BNDRY_32);
  8523. break;
  8524. }
  8525. /* fallthrough */
  8526. case 64:
  8527. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8528. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8529. DMA_RWCTRL_WRITE_BNDRY_64);
  8530. break;
  8531. }
  8532. /* fallthrough */
  8533. case 128:
  8534. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8535. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8536. DMA_RWCTRL_WRITE_BNDRY_128);
  8537. break;
  8538. }
  8539. /* fallthrough */
  8540. case 256:
  8541. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8542. DMA_RWCTRL_WRITE_BNDRY_256);
  8543. break;
  8544. case 512:
  8545. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8546. DMA_RWCTRL_WRITE_BNDRY_512);
  8547. break;
  8548. case 1024:
  8549. default:
  8550. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8551. DMA_RWCTRL_WRITE_BNDRY_1024);
  8552. break;
  8553. };
  8554. }
  8555. out:
  8556. return val;
  8557. }
  8558. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8559. {
  8560. struct tg3_internal_buffer_desc test_desc;
  8561. u32 sram_dma_descs;
  8562. int i, ret;
  8563. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8564. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8565. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8566. tw32(RDMAC_STATUS, 0);
  8567. tw32(WDMAC_STATUS, 0);
  8568. tw32(BUFMGR_MODE, 0);
  8569. tw32(FTQ_RESET, 0);
  8570. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8571. test_desc.addr_lo = buf_dma & 0xffffffff;
  8572. test_desc.nic_mbuf = 0x00002100;
  8573. test_desc.len = size;
  8574. /*
  8575. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8576. * the *second* time the tg3 driver was getting loaded after an
  8577. * initial scan.
  8578. *
  8579. * Broadcom tells me:
  8580. * ...the DMA engine is connected to the GRC block and a DMA
  8581. * reset may affect the GRC block in some unpredictable way...
  8582. * The behavior of resets to individual blocks has not been tested.
  8583. *
  8584. * Broadcom noted the GRC reset will also reset all sub-components.
  8585. */
  8586. if (to_device) {
  8587. test_desc.cqid_sqid = (13 << 8) | 2;
  8588. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8589. udelay(40);
  8590. } else {
  8591. test_desc.cqid_sqid = (16 << 8) | 7;
  8592. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8593. udelay(40);
  8594. }
  8595. test_desc.flags = 0x00000005;
  8596. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8597. u32 val;
  8598. val = *(((u32 *)&test_desc) + i);
  8599. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8600. sram_dma_descs + (i * sizeof(u32)));
  8601. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8602. }
  8603. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8604. if (to_device) {
  8605. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8606. } else {
  8607. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8608. }
  8609. ret = -ENODEV;
  8610. for (i = 0; i < 40; i++) {
  8611. u32 val;
  8612. if (to_device)
  8613. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8614. else
  8615. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8616. if ((val & 0xffff) == sram_dma_descs) {
  8617. ret = 0;
  8618. break;
  8619. }
  8620. udelay(100);
  8621. }
  8622. return ret;
  8623. }
  8624. #define TEST_BUFFER_SIZE 0x2000
  8625. static int __devinit tg3_test_dma(struct tg3 *tp)
  8626. {
  8627. dma_addr_t buf_dma;
  8628. u32 *buf, saved_dma_rwctrl;
  8629. int ret;
  8630. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8631. if (!buf) {
  8632. ret = -ENOMEM;
  8633. goto out_nofree;
  8634. }
  8635. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8636. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8637. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8638. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8639. /* DMA read watermark not used on PCIE */
  8640. tp->dma_rwctrl |= 0x00180000;
  8641. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8644. tp->dma_rwctrl |= 0x003f0000;
  8645. else
  8646. tp->dma_rwctrl |= 0x003f000f;
  8647. } else {
  8648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8650. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8651. if (ccval == 0x6 || ccval == 0x7)
  8652. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8653. /* Set bit 23 to enable PCIX hw bug fix */
  8654. tp->dma_rwctrl |= 0x009f0000;
  8655. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8656. /* 5780 always in PCIX mode */
  8657. tp->dma_rwctrl |= 0x00144000;
  8658. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8659. /* 5714 always in PCIX mode */
  8660. tp->dma_rwctrl |= 0x00148000;
  8661. } else {
  8662. tp->dma_rwctrl |= 0x001b000f;
  8663. }
  8664. }
  8665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8667. tp->dma_rwctrl &= 0xfffffff0;
  8668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8670. /* Remove this if it causes problems for some boards. */
  8671. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8672. /* On 5700/5701 chips, we need to set this bit.
  8673. * Otherwise the chip will issue cacheline transactions
  8674. * to streamable DMA memory with not all the byte
  8675. * enables turned on. This is an error on several
  8676. * RISC PCI controllers, in particular sparc64.
  8677. *
  8678. * On 5703/5704 chips, this bit has been reassigned
  8679. * a different meaning. In particular, it is used
  8680. * on those chips to enable a PCI-X workaround.
  8681. */
  8682. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8683. }
  8684. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8685. #if 0
  8686. /* Unneeded, already done by tg3_get_invariants. */
  8687. tg3_switch_clocks(tp);
  8688. #endif
  8689. ret = 0;
  8690. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8691. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8692. goto out;
  8693. /* It is best to perform DMA test with maximum write burst size
  8694. * to expose the 5700/5701 write DMA bug.
  8695. */
  8696. saved_dma_rwctrl = tp->dma_rwctrl;
  8697. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8698. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8699. while (1) {
  8700. u32 *p = buf, i;
  8701. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8702. p[i] = i;
  8703. /* Send the buffer to the chip. */
  8704. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8705. if (ret) {
  8706. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8707. break;
  8708. }
  8709. #if 0
  8710. /* validate data reached card RAM correctly. */
  8711. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8712. u32 val;
  8713. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8714. if (le32_to_cpu(val) != p[i]) {
  8715. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8716. /* ret = -ENODEV here? */
  8717. }
  8718. p[i] = 0;
  8719. }
  8720. #endif
  8721. /* Now read it back. */
  8722. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8723. if (ret) {
  8724. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8725. break;
  8726. }
  8727. /* Verify it. */
  8728. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8729. if (p[i] == i)
  8730. continue;
  8731. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8732. DMA_RWCTRL_WRITE_BNDRY_16) {
  8733. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8734. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8735. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8736. break;
  8737. } else {
  8738. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8739. ret = -ENODEV;
  8740. goto out;
  8741. }
  8742. }
  8743. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8744. /* Success. */
  8745. ret = 0;
  8746. break;
  8747. }
  8748. }
  8749. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8750. DMA_RWCTRL_WRITE_BNDRY_16) {
  8751. static struct pci_device_id dma_wait_state_chipsets[] = {
  8752. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8753. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8754. { },
  8755. };
  8756. /* DMA test passed without adjusting DMA boundary,
  8757. * now look for chipsets that are known to expose the
  8758. * DMA bug without failing the test.
  8759. */
  8760. if (pci_dev_present(dma_wait_state_chipsets)) {
  8761. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8762. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8763. }
  8764. else
  8765. /* Safe to use the calculated DMA boundary. */
  8766. tp->dma_rwctrl = saved_dma_rwctrl;
  8767. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8768. }
  8769. out:
  8770. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8771. out_nofree:
  8772. return ret;
  8773. }
  8774. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8775. {
  8776. tp->link_config.advertising =
  8777. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8778. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8779. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8780. ADVERTISED_Autoneg | ADVERTISED_MII);
  8781. tp->link_config.speed = SPEED_INVALID;
  8782. tp->link_config.duplex = DUPLEX_INVALID;
  8783. tp->link_config.autoneg = AUTONEG_ENABLE;
  8784. netif_carrier_off(tp->dev);
  8785. tp->link_config.active_speed = SPEED_INVALID;
  8786. tp->link_config.active_duplex = DUPLEX_INVALID;
  8787. tp->link_config.phy_is_low_power = 0;
  8788. tp->link_config.orig_speed = SPEED_INVALID;
  8789. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8790. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8791. }
  8792. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8793. {
  8794. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8795. tp->bufmgr_config.mbuf_read_dma_low_water =
  8796. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8797. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8798. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8799. tp->bufmgr_config.mbuf_high_water =
  8800. DEFAULT_MB_HIGH_WATER_5705;
  8801. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8802. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8803. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8804. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8805. tp->bufmgr_config.mbuf_high_water_jumbo =
  8806. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8807. } else {
  8808. tp->bufmgr_config.mbuf_read_dma_low_water =
  8809. DEFAULT_MB_RDMA_LOW_WATER;
  8810. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8811. DEFAULT_MB_MACRX_LOW_WATER;
  8812. tp->bufmgr_config.mbuf_high_water =
  8813. DEFAULT_MB_HIGH_WATER;
  8814. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8815. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8816. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8817. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8818. tp->bufmgr_config.mbuf_high_water_jumbo =
  8819. DEFAULT_MB_HIGH_WATER_JUMBO;
  8820. }
  8821. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8822. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8823. }
  8824. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8825. {
  8826. switch (tp->phy_id & PHY_ID_MASK) {
  8827. case PHY_ID_BCM5400: return "5400";
  8828. case PHY_ID_BCM5401: return "5401";
  8829. case PHY_ID_BCM5411: return "5411";
  8830. case PHY_ID_BCM5701: return "5701";
  8831. case PHY_ID_BCM5703: return "5703";
  8832. case PHY_ID_BCM5704: return "5704";
  8833. case PHY_ID_BCM5705: return "5705";
  8834. case PHY_ID_BCM5750: return "5750";
  8835. case PHY_ID_BCM5752: return "5752";
  8836. case PHY_ID_BCM5714: return "5714";
  8837. case PHY_ID_BCM5780: return "5780";
  8838. case PHY_ID_BCM8002: return "8002/serdes";
  8839. case 0: return "serdes";
  8840. default: return "unknown";
  8841. };
  8842. }
  8843. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  8844. {
  8845. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8846. strcpy(str, "PCI Express");
  8847. return str;
  8848. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  8849. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  8850. strcpy(str, "PCIX:");
  8851. if ((clock_ctrl == 7) ||
  8852. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  8853. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  8854. strcat(str, "133MHz");
  8855. else if (clock_ctrl == 0)
  8856. strcat(str, "33MHz");
  8857. else if (clock_ctrl == 2)
  8858. strcat(str, "50MHz");
  8859. else if (clock_ctrl == 4)
  8860. strcat(str, "66MHz");
  8861. else if (clock_ctrl == 6)
  8862. strcat(str, "100MHz");
  8863. else if (clock_ctrl == 7)
  8864. strcat(str, "133MHz");
  8865. } else {
  8866. strcpy(str, "PCI:");
  8867. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  8868. strcat(str, "66MHz");
  8869. else
  8870. strcat(str, "33MHz");
  8871. }
  8872. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  8873. strcat(str, ":32-bit");
  8874. else
  8875. strcat(str, ":64-bit");
  8876. return str;
  8877. }
  8878. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  8879. {
  8880. struct pci_dev *peer;
  8881. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8882. for (func = 0; func < 8; func++) {
  8883. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8884. if (peer && peer != tp->pdev)
  8885. break;
  8886. pci_dev_put(peer);
  8887. }
  8888. /* 5704 can be configured in single-port mode, set peer to
  8889. * tp->pdev in that case.
  8890. */
  8891. if (!peer) {
  8892. peer = tp->pdev;
  8893. return peer;
  8894. }
  8895. /*
  8896. * We don't need to keep the refcount elevated; there's no way
  8897. * to remove one half of this device without removing the other
  8898. */
  8899. pci_dev_put(peer);
  8900. return peer;
  8901. }
  8902. static void __devinit tg3_init_coal(struct tg3 *tp)
  8903. {
  8904. struct ethtool_coalesce *ec = &tp->coal;
  8905. memset(ec, 0, sizeof(*ec));
  8906. ec->cmd = ETHTOOL_GCOALESCE;
  8907. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8908. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8909. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8910. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8911. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8912. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8913. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8914. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8915. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8916. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8917. HOSTCC_MODE_CLRTICK_TXBD)) {
  8918. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8919. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8920. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8921. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8922. }
  8923. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8924. ec->rx_coalesce_usecs_irq = 0;
  8925. ec->tx_coalesce_usecs_irq = 0;
  8926. ec->stats_block_coalesce_usecs = 0;
  8927. }
  8928. }
  8929. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8930. const struct pci_device_id *ent)
  8931. {
  8932. static int tg3_version_printed = 0;
  8933. unsigned long tg3reg_base, tg3reg_len;
  8934. struct net_device *dev;
  8935. struct tg3 *tp;
  8936. int i, err, pci_using_dac, pm_cap;
  8937. char str[40];
  8938. if (tg3_version_printed++ == 0)
  8939. printk(KERN_INFO "%s", version);
  8940. err = pci_enable_device(pdev);
  8941. if (err) {
  8942. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8943. "aborting.\n");
  8944. return err;
  8945. }
  8946. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8947. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8948. "base address, aborting.\n");
  8949. err = -ENODEV;
  8950. goto err_out_disable_pdev;
  8951. }
  8952. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8953. if (err) {
  8954. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8955. "aborting.\n");
  8956. goto err_out_disable_pdev;
  8957. }
  8958. pci_set_master(pdev);
  8959. /* Find power-management capability. */
  8960. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  8961. if (pm_cap == 0) {
  8962. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  8963. "aborting.\n");
  8964. err = -EIO;
  8965. goto err_out_free_res;
  8966. }
  8967. /* Configure DMA attributes. */
  8968. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  8969. if (!err) {
  8970. pci_using_dac = 1;
  8971. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  8972. if (err < 0) {
  8973. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  8974. "for consistent allocations\n");
  8975. goto err_out_free_res;
  8976. }
  8977. } else {
  8978. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  8979. if (err) {
  8980. printk(KERN_ERR PFX "No usable DMA configuration, "
  8981. "aborting.\n");
  8982. goto err_out_free_res;
  8983. }
  8984. pci_using_dac = 0;
  8985. }
  8986. tg3reg_base = pci_resource_start(pdev, 0);
  8987. tg3reg_len = pci_resource_len(pdev, 0);
  8988. dev = alloc_etherdev(sizeof(*tp));
  8989. if (!dev) {
  8990. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  8991. err = -ENOMEM;
  8992. goto err_out_free_res;
  8993. }
  8994. SET_MODULE_OWNER(dev);
  8995. SET_NETDEV_DEV(dev, &pdev->dev);
  8996. if (pci_using_dac)
  8997. dev->features |= NETIF_F_HIGHDMA;
  8998. dev->features |= NETIF_F_LLTX;
  8999. #if TG3_VLAN_TAG_USED
  9000. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9001. dev->vlan_rx_register = tg3_vlan_rx_register;
  9002. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9003. #endif
  9004. tp = netdev_priv(dev);
  9005. tp->pdev = pdev;
  9006. tp->dev = dev;
  9007. tp->pm_cap = pm_cap;
  9008. tp->mac_mode = TG3_DEF_MAC_MODE;
  9009. tp->rx_mode = TG3_DEF_RX_MODE;
  9010. tp->tx_mode = TG3_DEF_TX_MODE;
  9011. tp->mi_mode = MAC_MI_MODE_BASE;
  9012. if (tg3_debug > 0)
  9013. tp->msg_enable = tg3_debug;
  9014. else
  9015. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9016. /* The word/byte swap controls here control register access byte
  9017. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9018. * setting below.
  9019. */
  9020. tp->misc_host_ctrl =
  9021. MISC_HOST_CTRL_MASK_PCI_INT |
  9022. MISC_HOST_CTRL_WORD_SWAP |
  9023. MISC_HOST_CTRL_INDIR_ACCESS |
  9024. MISC_HOST_CTRL_PCISTATE_RW;
  9025. /* The NONFRM (non-frame) byte/word swap controls take effect
  9026. * on descriptor entries, anything which isn't packet data.
  9027. *
  9028. * The StrongARM chips on the board (one for tx, one for rx)
  9029. * are running in big-endian mode.
  9030. */
  9031. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9032. GRC_MODE_WSWAP_NONFRM_DATA);
  9033. #ifdef __BIG_ENDIAN
  9034. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9035. #endif
  9036. spin_lock_init(&tp->lock);
  9037. spin_lock_init(&tp->tx_lock);
  9038. spin_lock_init(&tp->indirect_lock);
  9039. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9040. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9041. if (tp->regs == 0UL) {
  9042. printk(KERN_ERR PFX "Cannot map device registers, "
  9043. "aborting.\n");
  9044. err = -ENOMEM;
  9045. goto err_out_free_dev;
  9046. }
  9047. tg3_init_link_config(tp);
  9048. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9049. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9050. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9051. dev->open = tg3_open;
  9052. dev->stop = tg3_close;
  9053. dev->get_stats = tg3_get_stats;
  9054. dev->set_multicast_list = tg3_set_rx_mode;
  9055. dev->set_mac_address = tg3_set_mac_addr;
  9056. dev->do_ioctl = tg3_ioctl;
  9057. dev->tx_timeout = tg3_tx_timeout;
  9058. dev->poll = tg3_poll;
  9059. dev->ethtool_ops = &tg3_ethtool_ops;
  9060. dev->weight = 64;
  9061. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9062. dev->change_mtu = tg3_change_mtu;
  9063. dev->irq = pdev->irq;
  9064. #ifdef CONFIG_NET_POLL_CONTROLLER
  9065. dev->poll_controller = tg3_poll_controller;
  9066. #endif
  9067. err = tg3_get_invariants(tp);
  9068. if (err) {
  9069. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9070. "aborting.\n");
  9071. goto err_out_iounmap;
  9072. }
  9073. tg3_init_bufmgr_config(tp);
  9074. #if TG3_TSO_SUPPORT != 0
  9075. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9076. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9077. }
  9078. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9080. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9081. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9082. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9083. } else {
  9084. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9085. }
  9086. /* TSO is off by default, user can enable using ethtool. */
  9087. #if 0
  9088. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  9089. dev->features |= NETIF_F_TSO;
  9090. #endif
  9091. #endif
  9092. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9093. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9094. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9095. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9096. tp->rx_pending = 63;
  9097. }
  9098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9099. tp->pdev_peer = tg3_find_5704_peer(tp);
  9100. err = tg3_get_device_address(tp);
  9101. if (err) {
  9102. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9103. "aborting.\n");
  9104. goto err_out_iounmap;
  9105. }
  9106. /*
  9107. * Reset chip in case UNDI or EFI driver did not shutdown
  9108. * DMA self test will enable WDMAC and we'll see (spurious)
  9109. * pending DMA on the PCI bus at that point.
  9110. */
  9111. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9112. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9113. pci_save_state(tp->pdev);
  9114. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9115. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9116. }
  9117. err = tg3_test_dma(tp);
  9118. if (err) {
  9119. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9120. goto err_out_iounmap;
  9121. }
  9122. /* Tigon3 can do ipv4 only... and some chips have buggy
  9123. * checksumming.
  9124. */
  9125. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9126. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9127. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9128. } else
  9129. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9130. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9131. dev->features &= ~NETIF_F_HIGHDMA;
  9132. /* flow control autonegotiation is default behavior */
  9133. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9134. tg3_init_coal(tp);
  9135. /* Now that we have fully setup the chip, save away a snapshot
  9136. * of the PCI config space. We need to restore this after
  9137. * GRC_MISC_CFG core clock resets and some resume events.
  9138. */
  9139. pci_save_state(tp->pdev);
  9140. err = register_netdev(dev);
  9141. if (err) {
  9142. printk(KERN_ERR PFX "Cannot register net device, "
  9143. "aborting.\n");
  9144. goto err_out_iounmap;
  9145. }
  9146. pci_set_drvdata(pdev, dev);
  9147. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9148. dev->name,
  9149. tp->board_part_number,
  9150. tp->pci_chip_rev_id,
  9151. tg3_phy_string(tp),
  9152. tg3_bus_string(tp, str),
  9153. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9154. for (i = 0; i < 6; i++)
  9155. printk("%2.2x%c", dev->dev_addr[i],
  9156. i == 5 ? '\n' : ':');
  9157. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9158. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9159. "TSOcap[%d] \n",
  9160. dev->name,
  9161. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9162. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9163. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9164. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9165. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9166. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9167. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9168. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  9169. dev->name, tp->dma_rwctrl);
  9170. return 0;
  9171. err_out_iounmap:
  9172. if (tp->regs) {
  9173. iounmap(tp->regs);
  9174. tp->regs = NULL;
  9175. }
  9176. err_out_free_dev:
  9177. free_netdev(dev);
  9178. err_out_free_res:
  9179. pci_release_regions(pdev);
  9180. err_out_disable_pdev:
  9181. pci_disable_device(pdev);
  9182. pci_set_drvdata(pdev, NULL);
  9183. return err;
  9184. }
  9185. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9186. {
  9187. struct net_device *dev = pci_get_drvdata(pdev);
  9188. if (dev) {
  9189. struct tg3 *tp = netdev_priv(dev);
  9190. unregister_netdev(dev);
  9191. if (tp->regs) {
  9192. iounmap(tp->regs);
  9193. tp->regs = NULL;
  9194. }
  9195. free_netdev(dev);
  9196. pci_release_regions(pdev);
  9197. pci_disable_device(pdev);
  9198. pci_set_drvdata(pdev, NULL);
  9199. }
  9200. }
  9201. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9202. {
  9203. struct net_device *dev = pci_get_drvdata(pdev);
  9204. struct tg3 *tp = netdev_priv(dev);
  9205. int err;
  9206. if (!netif_running(dev))
  9207. return 0;
  9208. tg3_netif_stop(tp);
  9209. del_timer_sync(&tp->timer);
  9210. tg3_full_lock(tp, 1);
  9211. tg3_disable_ints(tp);
  9212. tg3_full_unlock(tp);
  9213. netif_device_detach(dev);
  9214. tg3_full_lock(tp, 0);
  9215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9216. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9217. tg3_full_unlock(tp);
  9218. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9219. if (err) {
  9220. tg3_full_lock(tp, 0);
  9221. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9222. tg3_init_hw(tp);
  9223. tp->timer.expires = jiffies + tp->timer_offset;
  9224. add_timer(&tp->timer);
  9225. netif_device_attach(dev);
  9226. tg3_netif_start(tp);
  9227. tg3_full_unlock(tp);
  9228. }
  9229. return err;
  9230. }
  9231. static int tg3_resume(struct pci_dev *pdev)
  9232. {
  9233. struct net_device *dev = pci_get_drvdata(pdev);
  9234. struct tg3 *tp = netdev_priv(dev);
  9235. int err;
  9236. if (!netif_running(dev))
  9237. return 0;
  9238. pci_restore_state(tp->pdev);
  9239. err = tg3_set_power_state(tp, 0);
  9240. if (err)
  9241. return err;
  9242. netif_device_attach(dev);
  9243. tg3_full_lock(tp, 0);
  9244. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9245. tg3_init_hw(tp);
  9246. tp->timer.expires = jiffies + tp->timer_offset;
  9247. add_timer(&tp->timer);
  9248. tg3_netif_start(tp);
  9249. tg3_full_unlock(tp);
  9250. return 0;
  9251. }
  9252. static struct pci_driver tg3_driver = {
  9253. .name = DRV_MODULE_NAME,
  9254. .id_table = tg3_pci_tbl,
  9255. .probe = tg3_init_one,
  9256. .remove = __devexit_p(tg3_remove_one),
  9257. .suspend = tg3_suspend,
  9258. .resume = tg3_resume
  9259. };
  9260. static int __init tg3_init(void)
  9261. {
  9262. return pci_module_init(&tg3_driver);
  9263. }
  9264. static void __exit tg3_cleanup(void)
  9265. {
  9266. pci_unregister_driver(&tg3_driver);
  9267. }
  9268. module_init(tg3_init);
  9269. module_exit(tg3_cleanup);