maestro3.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910
  1. /*
  2. * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
  3. * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
  4. * Takashi Iwai <tiwai@suse.de>
  5. *
  6. * Most of the hardware init stuffs are based on maestro3 driver for
  7. * OSS/Free by Zach Brown. Many thanks to Zach!
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. *
  24. * ChangeLog:
  25. * Aug. 27, 2001
  26. * - Fixed deadlock on capture
  27. * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
  28. *
  29. */
  30. #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
  31. #define DRIVER_NAME "Maestro3"
  32. #include <sound/driver.h>
  33. #include <asm/io.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/init.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/moduleparam.h>
  41. #include <sound/core.h>
  42. #include <sound/info.h>
  43. #include <sound/control.h>
  44. #include <sound/pcm.h>
  45. #include <sound/mpu401.h>
  46. #include <sound/ac97_codec.h>
  47. #include <sound/initval.h>
  48. MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
  49. MODULE_DESCRIPTION("ESS Maestro3 PCI");
  50. MODULE_LICENSE("GPL");
  51. MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
  52. "{ESS,ES1988},"
  53. "{ESS,Allegro PCI},"
  54. "{ESS,Allegro-1 PCI},"
  55. "{ESS,Canyon3D-2/LE PCI}}");
  56. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  57. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  58. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
  59. static int external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
  60. static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
  61. module_param_array(index, int, NULL, 0444);
  62. MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
  63. module_param_array(id, charp, NULL, 0444);
  64. MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
  65. module_param_array(enable, bool, NULL, 0444);
  66. MODULE_PARM_DESC(enable, "Enable this soundcard.");
  67. module_param_array(external_amp, bool, NULL, 0444);
  68. MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
  69. module_param_array(amp_gpio, int, NULL, 0444);
  70. MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
  71. #define MAX_PLAYBACKS 2
  72. #define MAX_CAPTURES 1
  73. #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
  74. /*
  75. * maestro3 registers
  76. */
  77. /* Allegro PCI configuration registers */
  78. #define PCI_LEGACY_AUDIO_CTRL 0x40
  79. #define SOUND_BLASTER_ENABLE 0x00000001
  80. #define FM_SYNTHESIS_ENABLE 0x00000002
  81. #define GAME_PORT_ENABLE 0x00000004
  82. #define MPU401_IO_ENABLE 0x00000008
  83. #define MPU401_IRQ_ENABLE 0x00000010
  84. #define ALIAS_10BIT_IO 0x00000020
  85. #define SB_DMA_MASK 0x000000C0
  86. #define SB_DMA_0 0x00000040
  87. #define SB_DMA_1 0x00000040
  88. #define SB_DMA_R 0x00000080
  89. #define SB_DMA_3 0x000000C0
  90. #define SB_IRQ_MASK 0x00000700
  91. #define SB_IRQ_5 0x00000000
  92. #define SB_IRQ_7 0x00000100
  93. #define SB_IRQ_9 0x00000200
  94. #define SB_IRQ_10 0x00000300
  95. #define MIDI_IRQ_MASK 0x00003800
  96. #define SERIAL_IRQ_ENABLE 0x00004000
  97. #define DISABLE_LEGACY 0x00008000
  98. #define PCI_ALLEGRO_CONFIG 0x50
  99. #define SB_ADDR_240 0x00000004
  100. #define MPU_ADDR_MASK 0x00000018
  101. #define MPU_ADDR_330 0x00000000
  102. #define MPU_ADDR_300 0x00000008
  103. #define MPU_ADDR_320 0x00000010
  104. #define MPU_ADDR_340 0x00000018
  105. #define USE_PCI_TIMING 0x00000040
  106. #define POSTED_WRITE_ENABLE 0x00000080
  107. #define DMA_POLICY_MASK 0x00000700
  108. #define DMA_DDMA 0x00000000
  109. #define DMA_TDMA 0x00000100
  110. #define DMA_PCPCI 0x00000200
  111. #define DMA_WBDMA16 0x00000400
  112. #define DMA_WBDMA4 0x00000500
  113. #define DMA_WBDMA2 0x00000600
  114. #define DMA_WBDMA1 0x00000700
  115. #define DMA_SAFE_GUARD 0x00000800
  116. #define HI_PERF_GP_ENABLE 0x00001000
  117. #define PIC_SNOOP_MODE_0 0x00002000
  118. #define PIC_SNOOP_MODE_1 0x00004000
  119. #define SOUNDBLASTER_IRQ_MASK 0x00008000
  120. #define RING_IN_ENABLE 0x00010000
  121. #define SPDIF_TEST_MODE 0x00020000
  122. #define CLK_MULT_MODE_SELECT_2 0x00040000
  123. #define EEPROM_WRITE_ENABLE 0x00080000
  124. #define CODEC_DIR_IN 0x00100000
  125. #define HV_BUTTON_FROM_GD 0x00200000
  126. #define REDUCED_DEBOUNCE 0x00400000
  127. #define HV_CTRL_ENABLE 0x00800000
  128. #define SPDIF_ENABLE 0x01000000
  129. #define CLK_DIV_SELECT 0x06000000
  130. #define CLK_DIV_BY_48 0x00000000
  131. #define CLK_DIV_BY_49 0x02000000
  132. #define CLK_DIV_BY_50 0x04000000
  133. #define CLK_DIV_RESERVED 0x06000000
  134. #define PM_CTRL_ENABLE 0x08000000
  135. #define CLK_MULT_MODE_SELECT 0x30000000
  136. #define CLK_MULT_MODE_SHIFT 28
  137. #define CLK_MULT_MODE_0 0x00000000
  138. #define CLK_MULT_MODE_1 0x10000000
  139. #define CLK_MULT_MODE_2 0x20000000
  140. #define CLK_MULT_MODE_3 0x30000000
  141. #define INT_CLK_SELECT 0x40000000
  142. #define INT_CLK_MULT_RESET 0x80000000
  143. /* M3 */
  144. #define INT_CLK_SRC_NOT_PCI 0x00100000
  145. #define INT_CLK_MULT_ENABLE 0x80000000
  146. #define PCI_ACPI_CONTROL 0x54
  147. #define PCI_ACPI_D0 0x00000000
  148. #define PCI_ACPI_D1 0xB4F70000
  149. #define PCI_ACPI_D2 0xB4F7B4F7
  150. #define PCI_USER_CONFIG 0x58
  151. #define EXT_PCI_MASTER_ENABLE 0x00000001
  152. #define SPDIF_OUT_SELECT 0x00000002
  153. #define TEST_PIN_DIR_CTRL 0x00000004
  154. #define AC97_CODEC_TEST 0x00000020
  155. #define TRI_STATE_BUFFER 0x00000080
  156. #define IN_CLK_12MHZ_SELECT 0x00000100
  157. #define MULTI_FUNC_DISABLE 0x00000200
  158. #define EXT_MASTER_PAIR_SEL 0x00000400
  159. #define PCI_MASTER_SUPPORT 0x00000800
  160. #define STOP_CLOCK_ENABLE 0x00001000
  161. #define EAPD_DRIVE_ENABLE 0x00002000
  162. #define REQ_TRI_STATE_ENABLE 0x00004000
  163. #define REQ_LOW_ENABLE 0x00008000
  164. #define MIDI_1_ENABLE 0x00010000
  165. #define MIDI_2_ENABLE 0x00020000
  166. #define SB_AUDIO_SYNC 0x00040000
  167. #define HV_CTRL_TEST 0x00100000
  168. #define SOUNDBLASTER_TEST 0x00400000
  169. #define PCI_USER_CONFIG_C 0x5C
  170. #define PCI_DDMA_CTRL 0x60
  171. #define DDMA_ENABLE 0x00000001
  172. /* Allegro registers */
  173. #define HOST_INT_CTRL 0x18
  174. #define SB_INT_ENABLE 0x0001
  175. #define MPU401_INT_ENABLE 0x0002
  176. #define ASSP_INT_ENABLE 0x0010
  177. #define RING_INT_ENABLE 0x0020
  178. #define HV_INT_ENABLE 0x0040
  179. #define CLKRUN_GEN_ENABLE 0x0100
  180. #define HV_CTRL_TO_PME 0x0400
  181. #define SOFTWARE_RESET_ENABLE 0x8000
  182. /*
  183. * should be using the above defines, probably.
  184. */
  185. #define REGB_ENABLE_RESET 0x01
  186. #define REGB_STOP_CLOCK 0x10
  187. #define HOST_INT_STATUS 0x1A
  188. #define SB_INT_PENDING 0x01
  189. #define MPU401_INT_PENDING 0x02
  190. #define ASSP_INT_PENDING 0x10
  191. #define RING_INT_PENDING 0x20
  192. #define HV_INT_PENDING 0x40
  193. #define HARDWARE_VOL_CTRL 0x1B
  194. #define SHADOW_MIX_REG_VOICE 0x1C
  195. #define HW_VOL_COUNTER_VOICE 0x1D
  196. #define SHADOW_MIX_REG_MASTER 0x1E
  197. #define HW_VOL_COUNTER_MASTER 0x1F
  198. #define CODEC_COMMAND 0x30
  199. #define CODEC_READ_B 0x80
  200. #define CODEC_STATUS 0x30
  201. #define CODEC_BUSY_B 0x01
  202. #define CODEC_DATA 0x32
  203. #define RING_BUS_CTRL_A 0x36
  204. #define RAC_PME_ENABLE 0x0100
  205. #define RAC_SDFS_ENABLE 0x0200
  206. #define LAC_PME_ENABLE 0x0400
  207. #define LAC_SDFS_ENABLE 0x0800
  208. #define SERIAL_AC_LINK_ENABLE 0x1000
  209. #define IO_SRAM_ENABLE 0x2000
  210. #define IIS_INPUT_ENABLE 0x8000
  211. #define RING_BUS_CTRL_B 0x38
  212. #define SECOND_CODEC_ID_MASK 0x0003
  213. #define SPDIF_FUNC_ENABLE 0x0010
  214. #define SECOND_AC_ENABLE 0x0020
  215. #define SB_MODULE_INTF_ENABLE 0x0040
  216. #define SSPE_ENABLE 0x0040
  217. #define M3I_DOCK_ENABLE 0x0080
  218. #define SDO_OUT_DEST_CTRL 0x3A
  219. #define COMMAND_ADDR_OUT 0x0003
  220. #define PCM_LR_OUT_LOCAL 0x0000
  221. #define PCM_LR_OUT_REMOTE 0x0004
  222. #define PCM_LR_OUT_MUTE 0x0008
  223. #define PCM_LR_OUT_BOTH 0x000C
  224. #define LINE1_DAC_OUT_LOCAL 0x0000
  225. #define LINE1_DAC_OUT_REMOTE 0x0010
  226. #define LINE1_DAC_OUT_MUTE 0x0020
  227. #define LINE1_DAC_OUT_BOTH 0x0030
  228. #define PCM_CLS_OUT_LOCAL 0x0000
  229. #define PCM_CLS_OUT_REMOTE 0x0040
  230. #define PCM_CLS_OUT_MUTE 0x0080
  231. #define PCM_CLS_OUT_BOTH 0x00C0
  232. #define PCM_RLF_OUT_LOCAL 0x0000
  233. #define PCM_RLF_OUT_REMOTE 0x0100
  234. #define PCM_RLF_OUT_MUTE 0x0200
  235. #define PCM_RLF_OUT_BOTH 0x0300
  236. #define LINE2_DAC_OUT_LOCAL 0x0000
  237. #define LINE2_DAC_OUT_REMOTE 0x0400
  238. #define LINE2_DAC_OUT_MUTE 0x0800
  239. #define LINE2_DAC_OUT_BOTH 0x0C00
  240. #define HANDSET_OUT_LOCAL 0x0000
  241. #define HANDSET_OUT_REMOTE 0x1000
  242. #define HANDSET_OUT_MUTE 0x2000
  243. #define HANDSET_OUT_BOTH 0x3000
  244. #define IO_CTRL_OUT_LOCAL 0x0000
  245. #define IO_CTRL_OUT_REMOTE 0x4000
  246. #define IO_CTRL_OUT_MUTE 0x8000
  247. #define IO_CTRL_OUT_BOTH 0xC000
  248. #define SDO_IN_DEST_CTRL 0x3C
  249. #define STATUS_ADDR_IN 0x0003
  250. #define PCM_LR_IN_LOCAL 0x0000
  251. #define PCM_LR_IN_REMOTE 0x0004
  252. #define PCM_LR_RESERVED 0x0008
  253. #define PCM_LR_IN_BOTH 0x000C
  254. #define LINE1_ADC_IN_LOCAL 0x0000
  255. #define LINE1_ADC_IN_REMOTE 0x0010
  256. #define LINE1_ADC_IN_MUTE 0x0020
  257. #define MIC_ADC_IN_LOCAL 0x0000
  258. #define MIC_ADC_IN_REMOTE 0x0040
  259. #define MIC_ADC_IN_MUTE 0x0080
  260. #define LINE2_DAC_IN_LOCAL 0x0000
  261. #define LINE2_DAC_IN_REMOTE 0x0400
  262. #define LINE2_DAC_IN_MUTE 0x0800
  263. #define HANDSET_IN_LOCAL 0x0000
  264. #define HANDSET_IN_REMOTE 0x1000
  265. #define HANDSET_IN_MUTE 0x2000
  266. #define IO_STATUS_IN_LOCAL 0x0000
  267. #define IO_STATUS_IN_REMOTE 0x4000
  268. #define SPDIF_IN_CTRL 0x3E
  269. #define SPDIF_IN_ENABLE 0x0001
  270. #define GPIO_DATA 0x60
  271. #define GPIO_DATA_MASK 0x0FFF
  272. #define GPIO_HV_STATUS 0x3000
  273. #define GPIO_PME_STATUS 0x4000
  274. #define GPIO_MASK 0x64
  275. #define GPIO_DIRECTION 0x68
  276. #define GPO_PRIMARY_AC97 0x0001
  277. #define GPI_LINEOUT_SENSE 0x0004
  278. #define GPO_SECONDARY_AC97 0x0008
  279. #define GPI_VOL_DOWN 0x0010
  280. #define GPI_VOL_UP 0x0020
  281. #define GPI_IIS_CLK 0x0040
  282. #define GPI_IIS_LRCLK 0x0080
  283. #define GPI_IIS_DATA 0x0100
  284. #define GPI_DOCKING_STATUS 0x0100
  285. #define GPI_HEADPHONE_SENSE 0x0200
  286. #define GPO_EXT_AMP_SHUTDOWN 0x1000
  287. #define GPO_EXT_AMP_M3 1 /* default m3 amp */
  288. #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
  289. /* M3 */
  290. #define GPO_M3_EXT_AMP_SHUTDN 0x0002
  291. #define ASSP_INDEX_PORT 0x80
  292. #define ASSP_MEMORY_PORT 0x82
  293. #define ASSP_DATA_PORT 0x84
  294. #define MPU401_DATA_PORT 0x98
  295. #define MPU401_STATUS_PORT 0x99
  296. #define CLK_MULT_DATA_PORT 0x9C
  297. #define ASSP_CONTROL_A 0xA2
  298. #define ASSP_0_WS_ENABLE 0x01
  299. #define ASSP_CTRL_A_RESERVED1 0x02
  300. #define ASSP_CTRL_A_RESERVED2 0x04
  301. #define ASSP_CLK_49MHZ_SELECT 0x08
  302. #define FAST_PLU_ENABLE 0x10
  303. #define ASSP_CTRL_A_RESERVED3 0x20
  304. #define DSP_CLK_36MHZ_SELECT 0x40
  305. #define ASSP_CONTROL_B 0xA4
  306. #define RESET_ASSP 0x00
  307. #define RUN_ASSP 0x01
  308. #define ENABLE_ASSP_CLOCK 0x00
  309. #define STOP_ASSP_CLOCK 0x10
  310. #define RESET_TOGGLE 0x40
  311. #define ASSP_CONTROL_C 0xA6
  312. #define ASSP_HOST_INT_ENABLE 0x01
  313. #define FM_ADDR_REMAP_DISABLE 0x02
  314. #define HOST_WRITE_PORT_ENABLE 0x08
  315. #define ASSP_HOST_INT_STATUS 0xAC
  316. #define DSP2HOST_REQ_PIORECORD 0x01
  317. #define DSP2HOST_REQ_I2SRATE 0x02
  318. #define DSP2HOST_REQ_TIMER 0x04
  319. /* AC97 registers */
  320. /* XXX fix this crap up */
  321. /*#define AC97_RESET 0x00*/
  322. #define AC97_VOL_MUTE_B 0x8000
  323. #define AC97_VOL_M 0x1F
  324. #define AC97_LEFT_VOL_S 8
  325. #define AC97_MASTER_VOL 0x02
  326. #define AC97_LINE_LEVEL_VOL 0x04
  327. #define AC97_MASTER_MONO_VOL 0x06
  328. #define AC97_PC_BEEP_VOL 0x0A
  329. #define AC97_PC_BEEP_VOL_M 0x0F
  330. #define AC97_SROUND_MASTER_VOL 0x38
  331. #define AC97_PC_BEEP_VOL_S 1
  332. /*#define AC97_PHONE_VOL 0x0C
  333. #define AC97_MIC_VOL 0x0E*/
  334. #define AC97_MIC_20DB_ENABLE 0x40
  335. /*#define AC97_LINEIN_VOL 0x10
  336. #define AC97_CD_VOL 0x12
  337. #define AC97_VIDEO_VOL 0x14
  338. #define AC97_AUX_VOL 0x16*/
  339. #define AC97_PCM_OUT_VOL 0x18
  340. /*#define AC97_RECORD_SELECT 0x1A*/
  341. #define AC97_RECORD_MIC 0x00
  342. #define AC97_RECORD_CD 0x01
  343. #define AC97_RECORD_VIDEO 0x02
  344. #define AC97_RECORD_AUX 0x03
  345. #define AC97_RECORD_MONO_MUX 0x02
  346. #define AC97_RECORD_DIGITAL 0x03
  347. #define AC97_RECORD_LINE 0x04
  348. #define AC97_RECORD_STEREO 0x05
  349. #define AC97_RECORD_MONO 0x06
  350. #define AC97_RECORD_PHONE 0x07
  351. /*#define AC97_RECORD_GAIN 0x1C*/
  352. #define AC97_RECORD_VOL_M 0x0F
  353. /*#define AC97_GENERAL_PURPOSE 0x20*/
  354. #define AC97_POWER_DOWN_CTRL 0x26
  355. #define AC97_ADC_READY 0x0001
  356. #define AC97_DAC_READY 0x0002
  357. #define AC97_ANALOG_READY 0x0004
  358. #define AC97_VREF_ON 0x0008
  359. #define AC97_PR0 0x0100
  360. #define AC97_PR1 0x0200
  361. #define AC97_PR2 0x0400
  362. #define AC97_PR3 0x0800
  363. #define AC97_PR4 0x1000
  364. #define AC97_RESERVED1 0x28
  365. #define AC97_VENDOR_TEST 0x5A
  366. #define AC97_CLOCK_DELAY 0x5C
  367. #define AC97_LINEOUT_MUX_SEL 0x0001
  368. #define AC97_MONO_MUX_SEL 0x0002
  369. #define AC97_CLOCK_DELAY_SEL 0x1F
  370. #define AC97_DAC_CDS_SHIFT 6
  371. #define AC97_ADC_CDS_SHIFT 11
  372. #define AC97_MULTI_CHANNEL_SEL 0x74
  373. /*#define AC97_VENDOR_ID1 0x7C
  374. #define AC97_VENDOR_ID2 0x7E*/
  375. /*
  376. * ASSP control regs
  377. */
  378. #define DSP_PORT_TIMER_COUNT 0x06
  379. #define DSP_PORT_MEMORY_INDEX 0x80
  380. #define DSP_PORT_MEMORY_TYPE 0x82
  381. #define MEMTYPE_INTERNAL_CODE 0x0002
  382. #define MEMTYPE_INTERNAL_DATA 0x0003
  383. #define MEMTYPE_MASK 0x0003
  384. #define DSP_PORT_MEMORY_DATA 0x84
  385. #define DSP_PORT_CONTROL_REG_A 0xA2
  386. #define DSP_PORT_CONTROL_REG_B 0xA4
  387. #define DSP_PORT_CONTROL_REG_C 0xA6
  388. #define REV_A_CODE_MEMORY_BEGIN 0x0000
  389. #define REV_A_CODE_MEMORY_END 0x0FFF
  390. #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
  391. #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
  392. #define REV_B_CODE_MEMORY_BEGIN 0x0000
  393. #define REV_B_CODE_MEMORY_END 0x0BFF
  394. #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
  395. #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
  396. #define REV_A_DATA_MEMORY_BEGIN 0x1000
  397. #define REV_A_DATA_MEMORY_END 0x2FFF
  398. #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
  399. #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
  400. #define REV_B_DATA_MEMORY_BEGIN 0x1000
  401. #define REV_B_DATA_MEMORY_END 0x2BFF
  402. #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
  403. #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
  404. #define NUM_UNITS_KERNEL_CODE 16
  405. #define NUM_UNITS_KERNEL_DATA 2
  406. #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
  407. #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
  408. /*
  409. * Kernel data layout
  410. */
  411. #define DP_SHIFT_COUNT 7
  412. #define KDATA_BASE_ADDR 0x1000
  413. #define KDATA_BASE_ADDR2 0x1080
  414. #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
  415. #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
  416. #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
  417. #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
  418. #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
  419. #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
  420. #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
  421. #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
  422. #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
  423. #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
  424. #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
  425. #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
  426. #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
  427. #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
  428. #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
  429. #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
  430. #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
  431. #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
  432. #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
  433. #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
  434. #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
  435. #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
  436. #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
  437. #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
  438. #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
  439. #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
  440. #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
  441. #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
  442. #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
  443. #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
  444. #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
  445. #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
  446. #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
  447. #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
  448. #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
  449. #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
  450. #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
  451. #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
  452. #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
  453. #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
  454. #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
  455. #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
  456. #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
  457. #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
  458. #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
  459. #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
  460. #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
  461. #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
  462. #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
  463. #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
  464. #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
  465. #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
  466. #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
  467. #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
  468. #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
  469. #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
  470. #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
  471. #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
  472. #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
  473. #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
  474. #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
  475. #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
  476. #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
  477. #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
  478. #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
  479. #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
  480. #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
  481. #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
  482. #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
  483. #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
  484. #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
  485. #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
  486. #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
  487. #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
  488. #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
  489. #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
  490. #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
  491. #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
  492. #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
  493. #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
  494. #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
  495. #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
  496. #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
  497. #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
  498. #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
  499. #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
  500. #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
  501. #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
  502. #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
  503. #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
  504. #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
  505. #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
  506. #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
  507. #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
  508. #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
  509. #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
  510. #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
  511. #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
  512. #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
  513. #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
  514. #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
  515. #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
  516. #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
  517. #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
  518. #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
  519. #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
  520. #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
  521. #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
  522. #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
  523. #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
  524. #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
  525. #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
  526. #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
  527. #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
  528. #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
  529. #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
  530. #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
  531. #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
  532. #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
  533. #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
  534. #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
  535. #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
  536. #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
  537. #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
  538. #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
  539. /*
  540. * second 'segment' (?) reserved for mixer
  541. * buffers..
  542. */
  543. #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
  544. #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
  545. #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
  546. #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
  547. #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
  548. #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
  549. #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
  550. #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
  551. #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
  552. #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
  553. #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
  554. #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
  555. #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
  556. #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
  557. #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
  558. #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
  559. #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
  560. #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
  561. #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
  562. #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
  563. #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
  564. #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
  565. #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
  566. #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
  567. #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
  568. #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
  569. #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
  570. #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
  571. #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
  572. #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
  573. #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
  574. #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
  575. #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
  576. #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
  577. #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
  578. #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
  579. #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
  580. /*
  581. * client data area offsets
  582. */
  583. #define CDATA_INSTANCE_READY 0x00
  584. #define CDATA_HOST_SRC_ADDRL 0x01
  585. #define CDATA_HOST_SRC_ADDRH 0x02
  586. #define CDATA_HOST_SRC_END_PLUS_1L 0x03
  587. #define CDATA_HOST_SRC_END_PLUS_1H 0x04
  588. #define CDATA_HOST_SRC_CURRENTL 0x05
  589. #define CDATA_HOST_SRC_CURRENTH 0x06
  590. #define CDATA_IN_BUF_CONNECT 0x07
  591. #define CDATA_OUT_BUF_CONNECT 0x08
  592. #define CDATA_IN_BUF_BEGIN 0x09
  593. #define CDATA_IN_BUF_END_PLUS_1 0x0A
  594. #define CDATA_IN_BUF_HEAD 0x0B
  595. #define CDATA_IN_BUF_TAIL 0x0C
  596. #define CDATA_OUT_BUF_BEGIN 0x0D
  597. #define CDATA_OUT_BUF_END_PLUS_1 0x0E
  598. #define CDATA_OUT_BUF_HEAD 0x0F
  599. #define CDATA_OUT_BUF_TAIL 0x10
  600. #define CDATA_DMA_CONTROL 0x11
  601. #define CDATA_RESERVED 0x12
  602. #define CDATA_FREQUENCY 0x13
  603. #define CDATA_LEFT_VOLUME 0x14
  604. #define CDATA_RIGHT_VOLUME 0x15
  605. #define CDATA_LEFT_SUR_VOL 0x16
  606. #define CDATA_RIGHT_SUR_VOL 0x17
  607. #define CDATA_HEADER_LEN 0x18
  608. #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
  609. #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
  610. #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
  611. #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
  612. #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
  613. #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
  614. #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
  615. #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
  616. #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
  617. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  618. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  619. #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
  620. #define MINISRC_BIQUAD_STAGE 2
  621. #define MINISRC_COEF_LOC 0x175
  622. #define DMACONTROL_BLOCK_MASK 0x000F
  623. #define DMAC_BLOCK0_SELECTOR 0x0000
  624. #define DMAC_BLOCK1_SELECTOR 0x0001
  625. #define DMAC_BLOCK2_SELECTOR 0x0002
  626. #define DMAC_BLOCK3_SELECTOR 0x0003
  627. #define DMAC_BLOCK4_SELECTOR 0x0004
  628. #define DMAC_BLOCK5_SELECTOR 0x0005
  629. #define DMAC_BLOCK6_SELECTOR 0x0006
  630. #define DMAC_BLOCK7_SELECTOR 0x0007
  631. #define DMAC_BLOCK8_SELECTOR 0x0008
  632. #define DMAC_BLOCK9_SELECTOR 0x0009
  633. #define DMAC_BLOCKA_SELECTOR 0x000A
  634. #define DMAC_BLOCKB_SELECTOR 0x000B
  635. #define DMAC_BLOCKC_SELECTOR 0x000C
  636. #define DMAC_BLOCKD_SELECTOR 0x000D
  637. #define DMAC_BLOCKE_SELECTOR 0x000E
  638. #define DMAC_BLOCKF_SELECTOR 0x000F
  639. #define DMACONTROL_PAGE_MASK 0x00F0
  640. #define DMAC_PAGE0_SELECTOR 0x0030
  641. #define DMAC_PAGE1_SELECTOR 0x0020
  642. #define DMAC_PAGE2_SELECTOR 0x0010
  643. #define DMAC_PAGE3_SELECTOR 0x0000
  644. #define DMACONTROL_AUTOREPEAT 0x1000
  645. #define DMACONTROL_STOPPED 0x2000
  646. #define DMACONTROL_DIRECTION 0x0100
  647. /*
  648. * an arbitrary volume we set the internal
  649. * volume settings to so that the ac97 volume
  650. * range is a little less insane. 0x7fff is
  651. * max.
  652. */
  653. #define ARB_VOLUME ( 0x6800 )
  654. /*
  655. */
  656. typedef struct snd_m3_dma m3_dma_t;
  657. typedef struct snd_m3 m3_t;
  658. /* quirk lists */
  659. struct m3_quirk {
  660. const char *name; /* device name */
  661. u16 vendor, device; /* subsystem ids */
  662. int amp_gpio; /* gpio pin # for external amp, -1 = default */
  663. int irda_workaround; /* non-zero if avoid to touch 0x10 on GPIO_DIRECTION
  664. (e.g. for IrDA on Dell Inspirons) */
  665. };
  666. struct m3_hv_quirk {
  667. u16 vendor, device, subsystem_vendor, subsystem_device;
  668. u32 config; /* ALLEGRO_CONFIG hardware volume bits */
  669. int is_omnibook; /* Do HP OmniBook GPIO magic? */
  670. };
  671. struct m3_list {
  672. int curlen;
  673. int mem_addr;
  674. int max;
  675. };
  676. struct snd_m3_dma {
  677. int number;
  678. m3_t *chip;
  679. snd_pcm_substream_t *substream;
  680. struct assp_instance {
  681. unsigned short code, data;
  682. } inst;
  683. int running;
  684. int opened;
  685. unsigned long buffer_addr;
  686. int dma_size;
  687. int period_size;
  688. unsigned int hwptr;
  689. int count;
  690. int index[3];
  691. struct m3_list *index_list[3];
  692. int in_lists;
  693. struct list_head list;
  694. };
  695. struct snd_m3 {
  696. snd_card_t *card;
  697. unsigned long iobase;
  698. int irq;
  699. unsigned int allegro_flag : 1;
  700. ac97_t *ac97;
  701. snd_pcm_t *pcm;
  702. struct pci_dev *pci;
  703. struct m3_quirk *quirk;
  704. struct m3_hv_quirk *hv_quirk;
  705. int dacs_active;
  706. int timer_users;
  707. struct m3_list msrc_list;
  708. struct m3_list mixer_list;
  709. struct m3_list adc1_list;
  710. struct m3_list dma_list;
  711. /* for storing reset state..*/
  712. u8 reset_state;
  713. int external_amp;
  714. int amp_gpio;
  715. /* midi */
  716. snd_rawmidi_t *rmidi;
  717. /* pcm streams */
  718. int num_substreams;
  719. m3_dma_t *substreams;
  720. spinlock_t reg_lock;
  721. spinlock_t ac97_lock;
  722. snd_kcontrol_t *master_switch;
  723. snd_kcontrol_t *master_volume;
  724. struct tasklet_struct hwvol_tq;
  725. #ifdef CONFIG_PM
  726. u16 *suspend_mem;
  727. #endif
  728. };
  729. /*
  730. * pci ids
  731. */
  732. #ifndef PCI_VENDOR_ID_ESS
  733. #define PCI_VENDOR_ID_ESS 0x125D
  734. #endif
  735. #ifndef PCI_DEVICE_ID_ESS_ALLEGRO_1
  736. #define PCI_DEVICE_ID_ESS_ALLEGRO_1 0x1988
  737. #endif
  738. #ifndef PCI_DEVICE_ID_ESS_ALLEGRO
  739. #define PCI_DEVICE_ID_ESS_ALLEGRO 0x1989
  740. #endif
  741. #ifndef PCI_DEVICE_ID_ESS_CANYON3D_2LE
  742. #define PCI_DEVICE_ID_ESS_CANYON3D_2LE 0x1990
  743. #endif
  744. #ifndef PCI_DEVICE_ID_ESS_CANYON3D_2
  745. #define PCI_DEVICE_ID_ESS_CANYON3D_2 0x1992
  746. #endif
  747. #ifndef PCI_DEVICE_ID_ESS_MAESTRO3
  748. #define PCI_DEVICE_ID_ESS_MAESTRO3 0x1998
  749. #endif
  750. #ifndef PCI_DEVICE_ID_ESS_MAESTRO3_1
  751. #define PCI_DEVICE_ID_ESS_MAESTRO3_1 0x1999
  752. #endif
  753. #ifndef PCI_DEVICE_ID_ESS_MAESTRO3_HW
  754. #define PCI_DEVICE_ID_ESS_MAESTRO3_HW 0x199a
  755. #endif
  756. #ifndef PCI_DEVICE_ID_ESS_MAESTRO3_2
  757. #define PCI_DEVICE_ID_ESS_MAESTRO3_2 0x199b
  758. #endif
  759. static struct pci_device_id snd_m3_ids[] = {
  760. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
  761. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  762. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
  763. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  764. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
  765. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  766. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
  767. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  768. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
  769. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  770. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
  771. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  772. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
  773. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  774. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
  775. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  776. {0,},
  777. };
  778. MODULE_DEVICE_TABLE(pci, snd_m3_ids);
  779. static struct m3_quirk m3_quirk_list[] = {
  780. /* panasonic CF-28 "toughbook" */
  781. {
  782. .name = "Panasonic CF-28",
  783. .vendor = 0x10f7,
  784. .device = 0x833e,
  785. .amp_gpio = 0x0d,
  786. },
  787. /* panasonic CF-72 "toughbook" */
  788. {
  789. .name = "Panasonic CF-72",
  790. .vendor = 0x10f7,
  791. .device = 0x833d,
  792. .amp_gpio = 0x0d,
  793. },
  794. /* Dell Inspiron 4000 */
  795. {
  796. .name = "Dell Inspiron 4000",
  797. .vendor = 0x1028,
  798. .device = 0x00b0,
  799. .amp_gpio = -1,
  800. .irda_workaround = 1,
  801. },
  802. /* Dell Inspiron 8000 */
  803. {
  804. .name = "Dell Inspiron 8000",
  805. .vendor = 0x1028,
  806. .device = 0x00a4,
  807. .amp_gpio = -1,
  808. .irda_workaround = 1,
  809. },
  810. /* Dell Inspiron 8100 */
  811. {
  812. .name = "Dell Inspiron 8100",
  813. .vendor = 0x1028,
  814. .device = 0x00e6,
  815. .amp_gpio = -1,
  816. .irda_workaround = 1,
  817. },
  818. /* NEC LM800J/7 */
  819. {
  820. .name = "NEC LM800J/7",
  821. .vendor = 0x1033,
  822. .device = 0x80f1,
  823. .amp_gpio = 0x03,
  824. },
  825. /* LEGEND ZhaoYang 3100CF */
  826. {
  827. .name = "LEGEND ZhaoYang 3100CF",
  828. .vendor = 0x1509,
  829. .device = 0x1740,
  830. .amp_gpio = 0x03,
  831. },
  832. /* END */
  833. { NULL }
  834. };
  835. /* These values came from the Windows driver. */
  836. static struct m3_hv_quirk m3_hv_quirk_list[] = {
  837. /* Allegro chips */
  838. { 0x125D, 0x1988, 0x0E11, 0x002E, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  839. { 0x125D, 0x1988, 0x0E11, 0x0094, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  840. { 0x125D, 0x1988, 0x0E11, 0xB112, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  841. { 0x125D, 0x1988, 0x0E11, 0xB114, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  842. { 0x125D, 0x1988, 0x103C, 0x0012, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  843. { 0x125D, 0x1988, 0x103C, 0x0018, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  844. { 0x125D, 0x1988, 0x103C, 0x001C, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  845. { 0x125D, 0x1988, 0x103C, 0x001D, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  846. { 0x125D, 0x1988, 0x103C, 0x001E, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  847. { 0x125D, 0x1988, 0x107B, 0x3350, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  848. { 0x125D, 0x1988, 0x10F7, 0x8338, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  849. { 0x125D, 0x1988, 0x10F7, 0x833C, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  850. { 0x125D, 0x1988, 0x10F7, 0x833D, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  851. { 0x125D, 0x1988, 0x10F7, 0x833E, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  852. { 0x125D, 0x1988, 0x10F7, 0x833F, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  853. { 0x125D, 0x1988, 0x13BD, 0x1018, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  854. { 0x125D, 0x1988, 0x13BD, 0x1019, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  855. { 0x125D, 0x1988, 0x13BD, 0x101A, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  856. { 0x125D, 0x1988, 0x14FF, 0x0F03, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  857. { 0x125D, 0x1988, 0x14FF, 0x0F04, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  858. { 0x125D, 0x1988, 0x14FF, 0x0F05, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  859. { 0x125D, 0x1988, 0x156D, 0xB400, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  860. { 0x125D, 0x1988, 0x156D, 0xB795, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  861. { 0x125D, 0x1988, 0x156D, 0xB797, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  862. { 0x125D, 0x1988, 0x156D, 0xC700, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD, 0 },
  863. { 0x125D, 0x1988, 0x1033, 0x80F1, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  864. { 0x125D, 0x1988, 0x103C, 0x001A, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 }, /* HP OmniBook 6100 */
  865. { 0x125D, 0x1988, 0x107B, 0x340A, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  866. { 0x125D, 0x1988, 0x107B, 0x3450, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  867. { 0x125D, 0x1988, 0x109F, 0x3134, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  868. { 0x125D, 0x1988, 0x109F, 0x3161, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  869. { 0x125D, 0x1988, 0x144D, 0x3280, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  870. { 0x125D, 0x1988, 0x144D, 0x3281, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  871. { 0x125D, 0x1988, 0x144D, 0xC002, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  872. { 0x125D, 0x1988, 0x144D, 0xC003, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  873. { 0x125D, 0x1988, 0x1509, 0x1740, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  874. { 0x125D, 0x1988, 0x1610, 0x0010, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE, 0 },
  875. { 0x125D, 0x1988, 0x1042, 0x1042, HV_CTRL_ENABLE, 0 },
  876. { 0x125D, 0x1988, 0x107B, 0x9500, HV_CTRL_ENABLE, 0 },
  877. { 0x125D, 0x1988, 0x14FF, 0x0F06, HV_CTRL_ENABLE, 0 },
  878. { 0x125D, 0x1988, 0x1558, 0x8586, HV_CTRL_ENABLE, 0 },
  879. { 0x125D, 0x1988, 0x161F, 0x2011, HV_CTRL_ENABLE, 0 },
  880. /* Maestro3 chips */
  881. { 0x125D, 0x1998, 0x103C, 0x000E, HV_CTRL_ENABLE, 0 },
  882. { 0x125D, 0x1998, 0x103C, 0x0010, HV_CTRL_ENABLE, 1 }, /* HP OmniBook 6000 */
  883. { 0x125D, 0x1998, 0x103C, 0x0011, HV_CTRL_ENABLE, 1 }, /* HP OmniBook 500 */
  884. { 0x125D, 0x1998, 0x103C, 0x001B, HV_CTRL_ENABLE, 0 },
  885. { 0x125D, 0x1998, 0x104D, 0x80A6, HV_CTRL_ENABLE, 0 },
  886. { 0x125D, 0x1998, 0x104D, 0x80AA, HV_CTRL_ENABLE, 0 },
  887. { 0x125D, 0x1998, 0x107B, 0x5300, HV_CTRL_ENABLE, 0 },
  888. { 0x125D, 0x1998, 0x110A, 0x1998, HV_CTRL_ENABLE, 0 },
  889. { 0x125D, 0x1998, 0x13BD, 0x1015, HV_CTRL_ENABLE, 0 },
  890. { 0x125D, 0x1998, 0x13BD, 0x101C, HV_CTRL_ENABLE, 0 },
  891. { 0x125D, 0x1998, 0x13BD, 0x1802, HV_CTRL_ENABLE, 0 },
  892. { 0x125D, 0x1998, 0x1599, 0x0715, HV_CTRL_ENABLE, 0 },
  893. { 0x125D, 0x1998, 0x5643, 0x5643, HV_CTRL_ENABLE, 0 },
  894. { 0x125D, 0x199A, 0x144D, 0x3260, HV_CTRL_ENABLE | REDUCED_DEBOUNCE, 0 },
  895. { 0x125D, 0x199A, 0x144D, 0x3261, HV_CTRL_ENABLE | REDUCED_DEBOUNCE, 0 },
  896. { 0x125D, 0x199A, 0x144D, 0xC000, HV_CTRL_ENABLE | REDUCED_DEBOUNCE, 0 },
  897. { 0x125D, 0x199A, 0x144D, 0xC001, HV_CTRL_ENABLE | REDUCED_DEBOUNCE, 0 },
  898. { 0 }
  899. };
  900. /*
  901. * lowlevel functions
  902. */
  903. #define big_mdelay(msec) do {\
  904. set_current_state(TASK_UNINTERRUPTIBLE);\
  905. schedule_timeout(((msec) * HZ) / 1000);\
  906. } while (0)
  907. inline static void snd_m3_outw(m3_t *chip, u16 value, unsigned long reg)
  908. {
  909. outw(value, chip->iobase + reg);
  910. }
  911. inline static u16 snd_m3_inw(m3_t *chip, unsigned long reg)
  912. {
  913. return inw(chip->iobase + reg);
  914. }
  915. inline static void snd_m3_outb(m3_t *chip, u8 value, unsigned long reg)
  916. {
  917. outb(value, chip->iobase + reg);
  918. }
  919. inline static u8 snd_m3_inb(m3_t *chip, unsigned long reg)
  920. {
  921. return inb(chip->iobase + reg);
  922. }
  923. /*
  924. * access 16bit words to the code or data regions of the dsp's memory.
  925. * index addresses 16bit words.
  926. */
  927. static u16 snd_m3_assp_read(m3_t *chip, u16 region, u16 index)
  928. {
  929. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  930. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  931. return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
  932. }
  933. static void snd_m3_assp_write(m3_t *chip, u16 region, u16 index, u16 data)
  934. {
  935. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  936. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  937. snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
  938. }
  939. static void snd_m3_assp_halt(m3_t *chip)
  940. {
  941. chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
  942. big_mdelay(10);
  943. snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  944. }
  945. static void snd_m3_assp_continue(m3_t *chip)
  946. {
  947. snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  948. }
  949. /*
  950. * This makes me sad. the maestro3 has lists
  951. * internally that must be packed.. 0 terminates,
  952. * apparently, or maybe all unused entries have
  953. * to be 0, the lists have static lengths set
  954. * by the binary code images.
  955. */
  956. static int snd_m3_add_list(m3_t *chip, struct m3_list *list, u16 val)
  957. {
  958. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  959. list->mem_addr + list->curlen,
  960. val);
  961. return list->curlen++;
  962. }
  963. static void snd_m3_remove_list(m3_t *chip, struct m3_list *list, int index)
  964. {
  965. u16 val;
  966. int lastindex = list->curlen - 1;
  967. if (index != lastindex) {
  968. val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  969. list->mem_addr + lastindex);
  970. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  971. list->mem_addr + index,
  972. val);
  973. }
  974. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  975. list->mem_addr + lastindex,
  976. 0);
  977. list->curlen--;
  978. }
  979. static void snd_m3_inc_timer_users(m3_t *chip)
  980. {
  981. chip->timer_users++;
  982. if (chip->timer_users != 1)
  983. return;
  984. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  985. KDATA_TIMER_COUNT_RELOAD,
  986. 240);
  987. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  988. KDATA_TIMER_COUNT_CURRENT,
  989. 240);
  990. snd_m3_outw(chip,
  991. snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
  992. HOST_INT_CTRL);
  993. }
  994. static void snd_m3_dec_timer_users(m3_t *chip)
  995. {
  996. chip->timer_users--;
  997. if (chip->timer_users > 0)
  998. return;
  999. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1000. KDATA_TIMER_COUNT_RELOAD,
  1001. 0);
  1002. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1003. KDATA_TIMER_COUNT_CURRENT,
  1004. 0);
  1005. snd_m3_outw(chip,
  1006. snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
  1007. HOST_INT_CTRL);
  1008. }
  1009. /*
  1010. * start/stop
  1011. */
  1012. /* spinlock held! */
  1013. static int snd_m3_pcm_start(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1014. {
  1015. if (! s || ! subs)
  1016. return -EINVAL;
  1017. snd_m3_inc_timer_users(chip);
  1018. switch (subs->stream) {
  1019. case SNDRV_PCM_STREAM_PLAYBACK:
  1020. chip->dacs_active++;
  1021. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1022. s->inst.data + CDATA_INSTANCE_READY, 1);
  1023. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1024. KDATA_MIXER_TASK_NUMBER,
  1025. chip->dacs_active);
  1026. break;
  1027. case SNDRV_PCM_STREAM_CAPTURE:
  1028. snd_m3_assp_write(s->chip, MEMTYPE_INTERNAL_DATA,
  1029. KDATA_ADC1_REQUEST, 1);
  1030. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1031. s->inst.data + CDATA_INSTANCE_READY, 1);
  1032. break;
  1033. }
  1034. return 0;
  1035. }
  1036. /* spinlock held! */
  1037. static int snd_m3_pcm_stop(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1038. {
  1039. if (! s || ! subs)
  1040. return -EINVAL;
  1041. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1042. s->inst.data + CDATA_INSTANCE_READY, 0);
  1043. snd_m3_dec_timer_users(chip);
  1044. switch (subs->stream) {
  1045. case SNDRV_PCM_STREAM_PLAYBACK:
  1046. chip->dacs_active--;
  1047. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1048. KDATA_MIXER_TASK_NUMBER,
  1049. chip->dacs_active);
  1050. break;
  1051. case SNDRV_PCM_STREAM_CAPTURE:
  1052. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1053. KDATA_ADC1_REQUEST, 0);
  1054. break;
  1055. }
  1056. return 0;
  1057. }
  1058. static int
  1059. snd_m3_pcm_trigger(snd_pcm_substream_t *subs, int cmd)
  1060. {
  1061. m3_t *chip = snd_pcm_substream_chip(subs);
  1062. m3_dma_t *s = (m3_dma_t*)subs->runtime->private_data;
  1063. int err = -EINVAL;
  1064. snd_assert(s != NULL, return -ENXIO);
  1065. spin_lock(&chip->reg_lock);
  1066. switch (cmd) {
  1067. case SNDRV_PCM_TRIGGER_START:
  1068. case SNDRV_PCM_TRIGGER_RESUME:
  1069. if (s->running)
  1070. err = -EBUSY;
  1071. else {
  1072. s->running = 1;
  1073. err = snd_m3_pcm_start(chip, s, subs);
  1074. }
  1075. break;
  1076. case SNDRV_PCM_TRIGGER_STOP:
  1077. case SNDRV_PCM_TRIGGER_SUSPEND:
  1078. if (! s->running)
  1079. err = 0; /* should return error? */
  1080. else {
  1081. s->running = 0;
  1082. err = snd_m3_pcm_stop(chip, s, subs);
  1083. }
  1084. break;
  1085. }
  1086. spin_unlock(&chip->reg_lock);
  1087. return err;
  1088. }
  1089. /*
  1090. * setup
  1091. */
  1092. static void
  1093. snd_m3_pcm_setup1(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1094. {
  1095. int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
  1096. snd_pcm_runtime_t *runtime = subs->runtime;
  1097. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1098. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
  1099. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
  1100. } else {
  1101. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
  1102. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
  1103. }
  1104. dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
  1105. dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
  1106. s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
  1107. s->period_size = frames_to_bytes(runtime, runtime->period_size);
  1108. s->hwptr = 0;
  1109. s->count = 0;
  1110. #define LO(x) ((x) & 0xffff)
  1111. #define HI(x) LO((x) >> 16)
  1112. /* host dma buffer pointers */
  1113. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1114. s->inst.data + CDATA_HOST_SRC_ADDRL,
  1115. LO(s->buffer_addr));
  1116. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1117. s->inst.data + CDATA_HOST_SRC_ADDRH,
  1118. HI(s->buffer_addr));
  1119. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1120. s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
  1121. LO(s->buffer_addr + s->dma_size));
  1122. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1123. s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
  1124. HI(s->buffer_addr + s->dma_size));
  1125. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1126. s->inst.data + CDATA_HOST_SRC_CURRENTL,
  1127. LO(s->buffer_addr));
  1128. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1129. s->inst.data + CDATA_HOST_SRC_CURRENTH,
  1130. HI(s->buffer_addr));
  1131. #undef LO
  1132. #undef HI
  1133. /* dsp buffers */
  1134. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1135. s->inst.data + CDATA_IN_BUF_BEGIN,
  1136. dsp_in_buffer);
  1137. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1138. s->inst.data + CDATA_IN_BUF_END_PLUS_1,
  1139. dsp_in_buffer + (dsp_in_size / 2));
  1140. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1141. s->inst.data + CDATA_IN_BUF_HEAD,
  1142. dsp_in_buffer);
  1143. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1144. s->inst.data + CDATA_IN_BUF_TAIL,
  1145. dsp_in_buffer);
  1146. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1147. s->inst.data + CDATA_OUT_BUF_BEGIN,
  1148. dsp_out_buffer);
  1149. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1150. s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
  1151. dsp_out_buffer + (dsp_out_size / 2));
  1152. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1153. s->inst.data + CDATA_OUT_BUF_HEAD,
  1154. dsp_out_buffer);
  1155. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1156. s->inst.data + CDATA_OUT_BUF_TAIL,
  1157. dsp_out_buffer);
  1158. }
  1159. static void snd_m3_pcm_setup2(m3_t *chip, m3_dma_t *s, snd_pcm_runtime_t *runtime)
  1160. {
  1161. u32 freq;
  1162. /*
  1163. * put us in the lists if we're not already there
  1164. */
  1165. if (! s->in_lists) {
  1166. s->index[0] = snd_m3_add_list(chip, s->index_list[0],
  1167. s->inst.data >> DP_SHIFT_COUNT);
  1168. s->index[1] = snd_m3_add_list(chip, s->index_list[1],
  1169. s->inst.data >> DP_SHIFT_COUNT);
  1170. s->index[2] = snd_m3_add_list(chip, s->index_list[2],
  1171. s->inst.data >> DP_SHIFT_COUNT);
  1172. s->in_lists = 1;
  1173. }
  1174. /* write to 'mono' word */
  1175. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1176. s->inst.data + SRC3_DIRECTION_OFFSET + 1,
  1177. runtime->channels == 2 ? 0 : 1);
  1178. /* write to '8bit' word */
  1179. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1180. s->inst.data + SRC3_DIRECTION_OFFSET + 2,
  1181. snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
  1182. /* set up dac/adc rate */
  1183. freq = ((runtime->rate << 15) + 24000 ) / 48000;
  1184. if (freq)
  1185. freq--;
  1186. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1187. s->inst.data + CDATA_FREQUENCY,
  1188. freq);
  1189. }
  1190. static struct play_vals {
  1191. u16 addr, val;
  1192. } pv[] = {
  1193. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1194. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1195. {SRC3_DIRECTION_OFFSET, 0} ,
  1196. /* +1, +2 are stereo/16 bit */
  1197. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1198. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1199. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1200. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1201. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1202. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1203. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1204. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1205. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1206. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1207. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1208. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1209. {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
  1210. {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
  1211. {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
  1212. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1213. {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
  1214. };
  1215. /* the mode passed should be already shifted and masked */
  1216. static void
  1217. snd_m3_playback_setup(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1218. {
  1219. unsigned int i;
  1220. /*
  1221. * some per client initializers
  1222. */
  1223. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1224. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1225. s->inst.data + 40 + 8);
  1226. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1227. s->inst.data + SRC3_DIRECTION_OFFSET + 19,
  1228. s->inst.code + MINISRC_COEF_LOC);
  1229. /* enable or disable low pass filter? */
  1230. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1231. s->inst.data + SRC3_DIRECTION_OFFSET + 22,
  1232. subs->runtime->rate > 45000 ? 0xff : 0);
  1233. /* tell it which way dma is going? */
  1234. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1235. s->inst.data + CDATA_DMA_CONTROL,
  1236. DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1237. /*
  1238. * set an armload of static initializers
  1239. */
  1240. for (i = 0; i < ARRAY_SIZE(pv); i++)
  1241. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1242. s->inst.data + pv[i].addr, pv[i].val);
  1243. }
  1244. /*
  1245. * Native record driver
  1246. */
  1247. static struct rec_vals {
  1248. u16 addr, val;
  1249. } rv[] = {
  1250. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1251. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1252. {SRC3_DIRECTION_OFFSET, 1} ,
  1253. /* +1, +2 are stereo/16 bit */
  1254. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1255. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1256. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1257. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1258. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1259. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1260. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1261. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1262. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1263. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1264. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1265. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1266. {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
  1267. {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
  1268. {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
  1269. {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
  1270. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1271. {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
  1272. {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
  1273. };
  1274. static void
  1275. snd_m3_capture_setup(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1276. {
  1277. unsigned int i;
  1278. /*
  1279. * some per client initializers
  1280. */
  1281. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1282. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1283. s->inst.data + 40 + 8);
  1284. /* tell it which way dma is going? */
  1285. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1286. s->inst.data + CDATA_DMA_CONTROL,
  1287. DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
  1288. DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1289. /*
  1290. * set an armload of static initializers
  1291. */
  1292. for (i = 0; i < ARRAY_SIZE(rv); i++)
  1293. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1294. s->inst.data + rv[i].addr, rv[i].val);
  1295. }
  1296. static int snd_m3_pcm_hw_params(snd_pcm_substream_t * substream,
  1297. snd_pcm_hw_params_t * hw_params)
  1298. {
  1299. m3_dma_t *s = (m3_dma_t*) substream->runtime->private_data;
  1300. int err;
  1301. if ((err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params))) < 0)
  1302. return err;
  1303. /* set buffer address */
  1304. s->buffer_addr = substream->runtime->dma_addr;
  1305. if (s->buffer_addr & 0x3) {
  1306. snd_printk("oh my, not aligned\n");
  1307. s->buffer_addr = s->buffer_addr & ~0x3;
  1308. }
  1309. return 0;
  1310. }
  1311. static int snd_m3_pcm_hw_free(snd_pcm_substream_t * substream)
  1312. {
  1313. m3_dma_t *s;
  1314. if (substream->runtime->private_data == NULL)
  1315. return 0;
  1316. s = (m3_dma_t*) substream->runtime->private_data;
  1317. snd_pcm_lib_free_pages(substream);
  1318. s->buffer_addr = 0;
  1319. return 0;
  1320. }
  1321. static int
  1322. snd_m3_pcm_prepare(snd_pcm_substream_t *subs)
  1323. {
  1324. m3_t *chip = snd_pcm_substream_chip(subs);
  1325. snd_pcm_runtime_t *runtime = subs->runtime;
  1326. m3_dma_t *s = (m3_dma_t*)runtime->private_data;
  1327. snd_assert(s != NULL, return -ENXIO);
  1328. if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
  1329. runtime->format != SNDRV_PCM_FORMAT_S16_LE)
  1330. return -EINVAL;
  1331. if (runtime->rate > 48000 ||
  1332. runtime->rate < 8000)
  1333. return -EINVAL;
  1334. spin_lock_irq(&chip->reg_lock);
  1335. snd_m3_pcm_setup1(chip, s, subs);
  1336. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1337. snd_m3_playback_setup(chip, s, subs);
  1338. else
  1339. snd_m3_capture_setup(chip, s, subs);
  1340. snd_m3_pcm_setup2(chip, s, runtime);
  1341. spin_unlock_irq(&chip->reg_lock);
  1342. return 0;
  1343. }
  1344. /*
  1345. * get current pointer
  1346. */
  1347. static unsigned int
  1348. snd_m3_get_pointer(m3_t *chip, m3_dma_t *s, snd_pcm_substream_t *subs)
  1349. {
  1350. u16 hi = 0, lo = 0;
  1351. int retry = 10;
  1352. u32 addr;
  1353. /*
  1354. * try and get a valid answer
  1355. */
  1356. while (retry--) {
  1357. hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1358. s->inst.data + CDATA_HOST_SRC_CURRENTH);
  1359. lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1360. s->inst.data + CDATA_HOST_SRC_CURRENTL);
  1361. if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1362. s->inst.data + CDATA_HOST_SRC_CURRENTH))
  1363. break;
  1364. }
  1365. addr = lo | ((u32)hi<<16);
  1366. return (unsigned int)(addr - s->buffer_addr);
  1367. }
  1368. static snd_pcm_uframes_t
  1369. snd_m3_pcm_pointer(snd_pcm_substream_t * subs)
  1370. {
  1371. m3_t *chip = snd_pcm_substream_chip(subs);
  1372. unsigned int ptr;
  1373. m3_dma_t *s = (m3_dma_t*)subs->runtime->private_data;
  1374. snd_assert(s != NULL, return 0);
  1375. spin_lock(&chip->reg_lock);
  1376. ptr = snd_m3_get_pointer(chip, s, subs);
  1377. spin_unlock(&chip->reg_lock);
  1378. return bytes_to_frames(subs->runtime, ptr);
  1379. }
  1380. /* update pointer */
  1381. /* spinlock held! */
  1382. static void snd_m3_update_ptr(m3_t *chip, m3_dma_t *s)
  1383. {
  1384. snd_pcm_substream_t *subs = s->substream;
  1385. unsigned int hwptr;
  1386. int diff;
  1387. if (! s->running)
  1388. return;
  1389. hwptr = snd_m3_get_pointer(chip, s, subs) % s->dma_size;
  1390. diff = (s->dma_size + hwptr - s->hwptr) % s->dma_size;
  1391. s->hwptr = hwptr;
  1392. s->count += diff;
  1393. if (s->count >= (signed)s->period_size) {
  1394. s->count %= s->period_size;
  1395. spin_unlock(&chip->reg_lock);
  1396. snd_pcm_period_elapsed(subs);
  1397. spin_lock(&chip->reg_lock);
  1398. }
  1399. }
  1400. static void snd_m3_update_hw_volume(unsigned long private_data)
  1401. {
  1402. m3_t *chip = (m3_t *) private_data;
  1403. int x, val;
  1404. unsigned long flags;
  1405. /* Figure out which volume control button was pushed,
  1406. based on differences from the default register
  1407. values. */
  1408. x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
  1409. /* Reset the volume control registers. */
  1410. outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
  1411. outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
  1412. outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
  1413. outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
  1414. if (!chip->master_switch || !chip->master_volume)
  1415. return;
  1416. /* FIXME: we can't call snd_ac97_* functions since here is in tasklet. */
  1417. spin_lock_irqsave(&chip->ac97_lock, flags);
  1418. val = chip->ac97->regs[AC97_MASTER_VOL];
  1419. switch (x) {
  1420. case 0x88:
  1421. /* mute */
  1422. val ^= 0x8000;
  1423. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1424. outw(val, chip->iobase + CODEC_DATA);
  1425. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1426. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1427. &chip->master_switch->id);
  1428. break;
  1429. case 0xaa:
  1430. /* volume up */
  1431. if ((val & 0x7f) > 0)
  1432. val--;
  1433. if ((val & 0x7f00) > 0)
  1434. val -= 0x0100;
  1435. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1436. outw(val, chip->iobase + CODEC_DATA);
  1437. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1438. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1439. &chip->master_volume->id);
  1440. break;
  1441. case 0x66:
  1442. /* volume down */
  1443. if ((val & 0x7f) < 0x1f)
  1444. val++;
  1445. if ((val & 0x7f00) < 0x1f00)
  1446. val += 0x0100;
  1447. chip->ac97->regs[AC97_MASTER_VOL] = val;
  1448. outw(val, chip->iobase + CODEC_DATA);
  1449. outb(AC97_MASTER_VOL, chip->iobase + CODEC_COMMAND);
  1450. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1451. &chip->master_volume->id);
  1452. break;
  1453. }
  1454. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1455. }
  1456. static irqreturn_t
  1457. snd_m3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  1458. {
  1459. m3_t *chip = dev_id;
  1460. u8 status;
  1461. int i;
  1462. status = inb(chip->iobase + HOST_INT_STATUS);
  1463. if (status == 0xff)
  1464. return IRQ_NONE;
  1465. if (status & HV_INT_PENDING)
  1466. tasklet_hi_schedule(&chip->hwvol_tq);
  1467. /*
  1468. * ack an assp int if its running
  1469. * and has an int pending
  1470. */
  1471. if (status & ASSP_INT_PENDING) {
  1472. u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
  1473. if (!(ctl & STOP_ASSP_CLOCK)) {
  1474. ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
  1475. if (ctl & DSP2HOST_REQ_TIMER) {
  1476. outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
  1477. /* update adc/dac info if it was a timer int */
  1478. spin_lock(&chip->reg_lock);
  1479. for (i = 0; i < chip->num_substreams; i++) {
  1480. m3_dma_t *s = &chip->substreams[i];
  1481. if (s->running)
  1482. snd_m3_update_ptr(chip, s);
  1483. }
  1484. spin_unlock(&chip->reg_lock);
  1485. }
  1486. }
  1487. }
  1488. #if 0 /* TODO: not supported yet */
  1489. if ((status & MPU401_INT_PENDING) && chip->rmidi)
  1490. snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
  1491. #endif
  1492. /* ack ints */
  1493. outb(status, chip->iobase + HOST_INT_STATUS);
  1494. return IRQ_HANDLED;
  1495. }
  1496. /*
  1497. */
  1498. static snd_pcm_hardware_t snd_m3_playback =
  1499. {
  1500. .info = (SNDRV_PCM_INFO_MMAP |
  1501. SNDRV_PCM_INFO_INTERLEAVED |
  1502. SNDRV_PCM_INFO_MMAP_VALID |
  1503. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1504. /*SNDRV_PCM_INFO_PAUSE |*/
  1505. SNDRV_PCM_INFO_RESUME),
  1506. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1507. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1508. .rate_min = 8000,
  1509. .rate_max = 48000,
  1510. .channels_min = 1,
  1511. .channels_max = 2,
  1512. .buffer_bytes_max = (512*1024),
  1513. .period_bytes_min = 64,
  1514. .period_bytes_max = (512*1024),
  1515. .periods_min = 1,
  1516. .periods_max = 1024,
  1517. };
  1518. static snd_pcm_hardware_t snd_m3_capture =
  1519. {
  1520. .info = (SNDRV_PCM_INFO_MMAP |
  1521. SNDRV_PCM_INFO_INTERLEAVED |
  1522. SNDRV_PCM_INFO_MMAP_VALID |
  1523. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1524. /*SNDRV_PCM_INFO_PAUSE |*/
  1525. SNDRV_PCM_INFO_RESUME),
  1526. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1527. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1528. .rate_min = 8000,
  1529. .rate_max = 48000,
  1530. .channels_min = 1,
  1531. .channels_max = 2,
  1532. .buffer_bytes_max = (512*1024),
  1533. .period_bytes_min = 64,
  1534. .period_bytes_max = (512*1024),
  1535. .periods_min = 1,
  1536. .periods_max = 1024,
  1537. };
  1538. /*
  1539. */
  1540. static int
  1541. snd_m3_substream_open(m3_t *chip, snd_pcm_substream_t *subs)
  1542. {
  1543. int i;
  1544. m3_dma_t *s;
  1545. spin_lock_irq(&chip->reg_lock);
  1546. for (i = 0; i < chip->num_substreams; i++) {
  1547. s = &chip->substreams[i];
  1548. if (! s->opened)
  1549. goto __found;
  1550. }
  1551. spin_unlock_irq(&chip->reg_lock);
  1552. return -ENOMEM;
  1553. __found:
  1554. s->opened = 1;
  1555. s->running = 0;
  1556. spin_unlock_irq(&chip->reg_lock);
  1557. subs->runtime->private_data = s;
  1558. s->substream = subs;
  1559. /* set list owners */
  1560. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1561. s->index_list[0] = &chip->mixer_list;
  1562. } else
  1563. s->index_list[0] = &chip->adc1_list;
  1564. s->index_list[1] = &chip->msrc_list;
  1565. s->index_list[2] = &chip->dma_list;
  1566. return 0;
  1567. }
  1568. static void
  1569. snd_m3_substream_close(m3_t *chip, snd_pcm_substream_t *subs)
  1570. {
  1571. m3_dma_t *s = (m3_dma_t*) subs->runtime->private_data;
  1572. if (s == NULL)
  1573. return; /* not opened properly */
  1574. spin_lock_irq(&chip->reg_lock);
  1575. if (s->substream && s->running)
  1576. snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
  1577. if (s->in_lists) {
  1578. snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
  1579. snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
  1580. snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
  1581. s->in_lists = 0;
  1582. }
  1583. s->running = 0;
  1584. s->opened = 0;
  1585. spin_unlock_irq(&chip->reg_lock);
  1586. }
  1587. static int
  1588. snd_m3_playback_open(snd_pcm_substream_t *subs)
  1589. {
  1590. m3_t *chip = snd_pcm_substream_chip(subs);
  1591. snd_pcm_runtime_t *runtime = subs->runtime;
  1592. int err;
  1593. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1594. return err;
  1595. runtime->hw = snd_m3_playback;
  1596. snd_pcm_set_sync(subs);
  1597. return 0;
  1598. }
  1599. static int
  1600. snd_m3_playback_close(snd_pcm_substream_t *subs)
  1601. {
  1602. m3_t *chip = snd_pcm_substream_chip(subs);
  1603. snd_m3_substream_close(chip, subs);
  1604. return 0;
  1605. }
  1606. static int
  1607. snd_m3_capture_open(snd_pcm_substream_t *subs)
  1608. {
  1609. m3_t *chip = snd_pcm_substream_chip(subs);
  1610. snd_pcm_runtime_t *runtime = subs->runtime;
  1611. int err;
  1612. if ((err = snd_m3_substream_open(chip, subs)) < 0)
  1613. return err;
  1614. runtime->hw = snd_m3_capture;
  1615. snd_pcm_set_sync(subs);
  1616. return 0;
  1617. }
  1618. static int
  1619. snd_m3_capture_close(snd_pcm_substream_t *subs)
  1620. {
  1621. m3_t *chip = snd_pcm_substream_chip(subs);
  1622. snd_m3_substream_close(chip, subs);
  1623. return 0;
  1624. }
  1625. /*
  1626. * create pcm instance
  1627. */
  1628. static snd_pcm_ops_t snd_m3_playback_ops = {
  1629. .open = snd_m3_playback_open,
  1630. .close = snd_m3_playback_close,
  1631. .ioctl = snd_pcm_lib_ioctl,
  1632. .hw_params = snd_m3_pcm_hw_params,
  1633. .hw_free = snd_m3_pcm_hw_free,
  1634. .prepare = snd_m3_pcm_prepare,
  1635. .trigger = snd_m3_pcm_trigger,
  1636. .pointer = snd_m3_pcm_pointer,
  1637. };
  1638. static snd_pcm_ops_t snd_m3_capture_ops = {
  1639. .open = snd_m3_capture_open,
  1640. .close = snd_m3_capture_close,
  1641. .ioctl = snd_pcm_lib_ioctl,
  1642. .hw_params = snd_m3_pcm_hw_params,
  1643. .hw_free = snd_m3_pcm_hw_free,
  1644. .prepare = snd_m3_pcm_prepare,
  1645. .trigger = snd_m3_pcm_trigger,
  1646. .pointer = snd_m3_pcm_pointer,
  1647. };
  1648. static int __devinit
  1649. snd_m3_pcm(m3_t * chip, int device)
  1650. {
  1651. snd_pcm_t *pcm;
  1652. int err;
  1653. err = snd_pcm_new(chip->card, chip->card->driver, device,
  1654. MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
  1655. if (err < 0)
  1656. return err;
  1657. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
  1658. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
  1659. pcm->private_data = chip;
  1660. pcm->info_flags = 0;
  1661. strcpy(pcm->name, chip->card->driver);
  1662. chip->pcm = pcm;
  1663. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1664. snd_dma_pci_data(chip->pci), 64*1024, 64*1024);
  1665. return 0;
  1666. }
  1667. /*
  1668. * ac97 interface
  1669. */
  1670. /*
  1671. * Wait for the ac97 serial bus to be free.
  1672. * return nonzero if the bus is still busy.
  1673. */
  1674. static int snd_m3_ac97_wait(m3_t *chip)
  1675. {
  1676. int i = 10000;
  1677. do {
  1678. if (! (snd_m3_inb(chip, 0x30) & 1))
  1679. return 0;
  1680. } while (i-- > 0);
  1681. snd_printk("ac97 serial bus busy\n");
  1682. return 1;
  1683. }
  1684. static unsigned short
  1685. snd_m3_ac97_read(ac97_t *ac97, unsigned short reg)
  1686. {
  1687. m3_t *chip = ac97->private_data;
  1688. unsigned long flags;
  1689. unsigned short data;
  1690. if (snd_m3_ac97_wait(chip))
  1691. return 0xffff;
  1692. spin_lock_irqsave(&chip->ac97_lock, flags);
  1693. snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
  1694. if (snd_m3_ac97_wait(chip))
  1695. return 0xffff;
  1696. data = snd_m3_inw(chip, CODEC_DATA);
  1697. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1698. return data;
  1699. }
  1700. static void
  1701. snd_m3_ac97_write(ac97_t *ac97, unsigned short reg, unsigned short val)
  1702. {
  1703. m3_t *chip = ac97->private_data;
  1704. unsigned long flags;
  1705. if (snd_m3_ac97_wait(chip))
  1706. return;
  1707. spin_lock_irqsave(&chip->ac97_lock, flags);
  1708. snd_m3_outw(chip, val, CODEC_DATA);
  1709. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1710. spin_unlock_irqrestore(&chip->ac97_lock, flags);
  1711. }
  1712. static void snd_m3_remote_codec_config(int io, int isremote)
  1713. {
  1714. isremote = isremote ? 1 : 0;
  1715. outw((inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK) | isremote,
  1716. io + RING_BUS_CTRL_B);
  1717. outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
  1718. io + SDO_OUT_DEST_CTRL);
  1719. outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
  1720. io + SDO_IN_DEST_CTRL);
  1721. }
  1722. /*
  1723. * hack, returns non zero on err
  1724. */
  1725. static int snd_m3_try_read_vendor(m3_t *chip)
  1726. {
  1727. u16 ret;
  1728. if (snd_m3_ac97_wait(chip))
  1729. return 1;
  1730. snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
  1731. if (snd_m3_ac97_wait(chip))
  1732. return 1;
  1733. ret = snd_m3_inw(chip, 0x32);
  1734. return (ret == 0) || (ret == 0xffff);
  1735. }
  1736. static void snd_m3_ac97_reset(m3_t *chip)
  1737. {
  1738. u16 dir;
  1739. int delay1 = 0, delay2 = 0, i;
  1740. int io = chip->iobase;
  1741. if (chip->allegro_flag) {
  1742. /*
  1743. * the onboard codec on the allegro seems
  1744. * to want to wait a very long time before
  1745. * coming back to life
  1746. */
  1747. delay1 = 50;
  1748. delay2 = 800;
  1749. } else {
  1750. /* maestro3 */
  1751. delay1 = 20;
  1752. delay2 = 500;
  1753. }
  1754. for (i = 0; i < 5; i++) {
  1755. dir = inw(io + GPIO_DIRECTION);
  1756. if (! chip->quirk || ! chip->quirk->irda_workaround)
  1757. dir |= 0x10; /* assuming pci bus master? */
  1758. snd_m3_remote_codec_config(io, 0);
  1759. outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
  1760. udelay(20);
  1761. outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
  1762. outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
  1763. outw(0, io + GPIO_DATA);
  1764. outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
  1765. set_current_state(TASK_UNINTERRUPTIBLE);
  1766. schedule_timeout((delay1 * HZ) / 1000);
  1767. outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
  1768. udelay(5);
  1769. /* ok, bring back the ac-link */
  1770. outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
  1771. outw(~0, io + GPIO_MASK);
  1772. set_current_state(TASK_UNINTERRUPTIBLE);
  1773. schedule_timeout((delay2 * HZ) / 1000);
  1774. if (! snd_m3_try_read_vendor(chip))
  1775. break;
  1776. delay1 += 10;
  1777. delay2 += 100;
  1778. snd_printd("maestro3: retrying codec reset with delays of %d and %d ms\n",
  1779. delay1, delay2);
  1780. }
  1781. #if 0
  1782. /* more gung-ho reset that doesn't
  1783. * seem to work anywhere :)
  1784. */
  1785. tmp = inw(io + RING_BUS_CTRL_A);
  1786. outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
  1787. big_mdelay(20);
  1788. outw(tmp, io + RING_BUS_CTRL_A);
  1789. big_mdelay(50);
  1790. #endif
  1791. }
  1792. static int __devinit snd_m3_mixer(m3_t *chip)
  1793. {
  1794. ac97_bus_t *pbus;
  1795. ac97_template_t ac97;
  1796. snd_ctl_elem_id_t id;
  1797. int err;
  1798. static ac97_bus_ops_t ops = {
  1799. .write = snd_m3_ac97_write,
  1800. .read = snd_m3_ac97_read,
  1801. };
  1802. if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
  1803. return err;
  1804. memset(&ac97, 0, sizeof(ac97));
  1805. ac97.private_data = chip;
  1806. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
  1807. return err;
  1808. /* seems ac97 PCM needs initialization.. hack hack.. */
  1809. snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
  1810. set_current_state(TASK_UNINTERRUPTIBLE);
  1811. schedule_timeout(HZ / 10);
  1812. snd_ac97_write(chip->ac97, AC97_PCM, 0);
  1813. memset(&id, 0, sizeof(id));
  1814. id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1815. strcpy(id.name, "Master Playback Switch");
  1816. chip->master_switch = snd_ctl_find_id(chip->card, &id);
  1817. memset(&id, 0, sizeof(id));
  1818. id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1819. strcpy(id.name, "Master Playback Volume");
  1820. chip->master_volume = snd_ctl_find_id(chip->card, &id);
  1821. return 0;
  1822. }
  1823. /*
  1824. * DSP Code images
  1825. */
  1826. static u16 assp_kernel_image[] __devinitdata = {
  1827. 0x7980, 0x0030, 0x7980, 0x03B4, 0x7980, 0x03B4, 0x7980, 0x00FB, 0x7980, 0x00DD, 0x7980, 0x03B4,
  1828. 0x7980, 0x0332, 0x7980, 0x0287, 0x7980, 0x03B4, 0x7980, 0x03B4, 0x7980, 0x03B4, 0x7980, 0x03B4,
  1829. 0x7980, 0x031A, 0x7980, 0x03B4, 0x7980, 0x022F, 0x7980, 0x03B4, 0x7980, 0x03B4, 0x7980, 0x03B4,
  1830. 0x7980, 0x03B4, 0x7980, 0x03B4, 0x7980, 0x0063, 0x7980, 0x006B, 0x7980, 0x03B4, 0x7980, 0x03B4,
  1831. 0xBF80, 0x2C7C, 0x8806, 0x8804, 0xBE40, 0xBC20, 0xAE09, 0x1000, 0xAE0A, 0x0001, 0x6938, 0xEB08,
  1832. 0x0053, 0x695A, 0xEB08, 0x00D6, 0x0009, 0x8B88, 0x6980, 0xE388, 0x0036, 0xBE30, 0xBC20, 0x6909,
  1833. 0xB801, 0x9009, 0xBE41, 0xBE41, 0x6928, 0xEB88, 0x0078, 0xBE41, 0xBE40, 0x7980, 0x0038, 0xBE41,
  1834. 0xBE41, 0x903A, 0x6938, 0xE308, 0x0056, 0x903A, 0xBE41, 0xBE40, 0xEF00, 0x903A, 0x6939, 0xE308,
  1835. 0x005E, 0x903A, 0xEF00, 0x690B, 0x660C, 0xEF8C, 0x690A, 0x660C, 0x620B, 0x6609, 0xEF00, 0x6910,
  1836. 0x660F, 0xEF04, 0xE388, 0x0075, 0x690E, 0x660F, 0x6210, 0x660D, 0xEF00, 0x690E, 0x660D, 0xEF00,
  1837. 0xAE70, 0x0001, 0xBC20, 0xAE27, 0x0001, 0x6939, 0xEB08, 0x005D, 0x6926, 0xB801, 0x9026, 0x0026,
  1838. 0x8B88, 0x6980, 0xE388, 0x00CB, 0x9028, 0x0D28, 0x4211, 0xE100, 0x007A, 0x4711, 0xE100, 0x00A0,
  1839. 0x7A80, 0x0063, 0xB811, 0x660A, 0x6209, 0xE304, 0x007A, 0x0C0B, 0x4005, 0x100A, 0xBA01, 0x9012,
  1840. 0x0C12, 0x4002, 0x7980, 0x00AF, 0x7A80, 0x006B, 0xBE02, 0x620E, 0x660D, 0xBA10, 0xE344, 0x007A,
  1841. 0x0C10, 0x4005, 0x100E, 0xBA01, 0x9012, 0x0C12, 0x4002, 0x1003, 0xBA02, 0x9012, 0x0C12, 0x4000,
  1842. 0x1003, 0xE388, 0x00BA, 0x1004, 0x7980, 0x00BC, 0x1004, 0xBA01, 0x9012, 0x0C12, 0x4001, 0x0C05,
  1843. 0x4003, 0x0C06, 0x4004, 0x1011, 0xBFB0, 0x01FF, 0x9012, 0x0C12, 0x4006, 0xBC20, 0xEF00, 0xAE26,
  1844. 0x1028, 0x6970, 0xBFD0, 0x0001, 0x9070, 0xE388, 0x007A, 0xAE28, 0x0000, 0xEF00, 0xAE70, 0x0300,
  1845. 0x0C70, 0xB00C, 0xAE5A, 0x0000, 0xEF00, 0x7A80, 0x038A, 0x697F, 0xB801, 0x907F, 0x0056, 0x8B88,
  1846. 0x0CA0, 0xB008, 0xAF71, 0xB000, 0x4E71, 0xE200, 0x00F3, 0xAE56, 0x1057, 0x0056, 0x0CA0, 0xB008,
  1847. 0x8056, 0x7980, 0x03A1, 0x0810, 0xBFA0, 0x1059, 0xE304, 0x03A1, 0x8056, 0x7980, 0x03A1, 0x7A80,
  1848. 0x038A, 0xBF01, 0xBE43, 0xBE59, 0x907C, 0x6937, 0xE388, 0x010D, 0xBA01, 0xE308, 0x010C, 0xAE71,
  1849. 0x0004, 0x0C71, 0x5000, 0x6936, 0x9037, 0xBF0A, 0x109E, 0x8B8A, 0xAF80, 0x8014, 0x4C80, 0xBF0A,
  1850. 0x0560, 0xF500, 0xBF0A, 0x0520, 0xB900, 0xBB17, 0x90A0, 0x6917, 0xE388, 0x0148, 0x0D17, 0xE100,
  1851. 0x0127, 0xBF0C, 0x0578, 0xBF0D, 0x057C, 0x7980, 0x012B, 0xBF0C, 0x0538, 0xBF0D, 0x053C, 0x6900,
  1852. 0xE308, 0x0135, 0x8B8C, 0xBE59, 0xBB07, 0x90A0, 0xBC20, 0x7980, 0x0157, 0x030C, 0x8B8B, 0xB903,
  1853. 0x8809, 0xBEC6, 0x013E, 0x69AC, 0x90AB, 0x69AD, 0x90AB, 0x0813, 0x660A, 0xE344, 0x0144, 0x0309,
  1854. 0x830C, 0xBC20, 0x7980, 0x0157, 0x6955, 0xE388, 0x0157, 0x7C38, 0xBF0B, 0x0578, 0xF500, 0xBF0B,
  1855. 0x0538, 0xB907, 0x8809, 0xBEC6, 0x0156, 0x10AB, 0x90AA, 0x6974, 0xE388, 0x0163, 0xAE72, 0x0540,
  1856. 0xF500, 0xAE72, 0x0500, 0xAE61, 0x103B, 0x7A80, 0x02F6, 0x6978, 0xE388, 0x0182, 0x8B8C, 0xBF0C,
  1857. 0x0560, 0xE500, 0x7C40, 0x0814, 0xBA20, 0x8812, 0x733D, 0x7A80, 0x0380, 0x733E, 0x7A80, 0x0380,
  1858. 0x8B8C, 0xBF0C, 0x056C, 0xE500, 0x7C40, 0x0814, 0xBA2C, 0x8812, 0x733F, 0x7A80, 0x0380, 0x7340,
  1859. 0x7A80, 0x0380, 0x6975, 0xE388, 0x018E, 0xAE72, 0x0548, 0xF500, 0xAE72, 0x0508, 0xAE61, 0x1041,
  1860. 0x7A80, 0x02F6, 0x6979, 0xE388, 0x01AD, 0x8B8C, 0xBF0C, 0x0560, 0xE500, 0x7C40, 0x0814, 0xBA18,
  1861. 0x8812, 0x7343, 0x7A80, 0x0380, 0x7344, 0x7A80, 0x0380, 0x8B8C, 0xBF0C, 0x056C, 0xE500, 0x7C40,
  1862. 0x0814, 0xBA24, 0x8812, 0x7345, 0x7A80, 0x0380, 0x7346, 0x7A80, 0x0380, 0x6976, 0xE388, 0x01B9,
  1863. 0xAE72, 0x0558, 0xF500, 0xAE72, 0x0518, 0xAE61, 0x1047, 0x7A80, 0x02F6, 0x697A, 0xE388, 0x01D8,
  1864. 0x8B8C, 0xBF0C, 0x0560, 0xE500, 0x7C40, 0x0814, 0xBA08, 0x8812, 0x7349, 0x7A80, 0x0380, 0x734A,
  1865. 0x7A80, 0x0380, 0x8B8C, 0xBF0C, 0x056C, 0xE500, 0x7C40, 0x0814, 0xBA14, 0x8812, 0x734B, 0x7A80,
  1866. 0x0380, 0x734C, 0x7A80, 0x0380, 0xBC21, 0xAE1C, 0x1090, 0x8B8A, 0xBF0A, 0x0560, 0xE500, 0x7C40,
  1867. 0x0812, 0xB804, 0x8813, 0x8B8D, 0xBF0D, 0x056C, 0xE500, 0x7C40, 0x0815, 0xB804, 0x8811, 0x7A80,
  1868. 0x034A, 0x8B8A, 0xBF0A, 0x0560, 0xE500, 0x7C40, 0x731F, 0xB903, 0x8809, 0xBEC6, 0x01F9, 0x548A,
  1869. 0xBE03, 0x98A0, 0x7320, 0xB903, 0x8809, 0xBEC6, 0x0201, 0x548A, 0xBE03, 0x98A0, 0x1F20, 0x2F1F,
  1870. 0x9826, 0xBC20, 0x6935, 0xE388, 0x03A1, 0x6933, 0xB801, 0x9033, 0xBFA0, 0x02EE, 0xE308, 0x03A1,
  1871. 0x9033, 0xBF00, 0x6951, 0xE388, 0x021F, 0x7334, 0xBE80, 0x5760, 0xBE03, 0x9F7E, 0xBE59, 0x9034,
  1872. 0x697E, 0x0D51, 0x9013, 0xBC20, 0x695C, 0xE388, 0x03A1, 0x735E, 0xBE80, 0x5760, 0xBE03, 0x9F7E,
  1873. 0xBE59, 0x905E, 0x697E, 0x0D5C, 0x9013, 0x7980, 0x03A1, 0x7A80, 0x038A, 0xBF01, 0xBE43, 0x6977,
  1874. 0xE388, 0x024E, 0xAE61, 0x104D, 0x0061, 0x8B88, 0x6980, 0xE388, 0x024E, 0x9071, 0x0D71, 0x000B,
  1875. 0xAFA0, 0x8010, 0xAFA0, 0x8010, 0x0810, 0x660A, 0xE308, 0x0249, 0x0009, 0x0810, 0x660C, 0xE388,
  1876. 0x024E, 0x800B, 0xBC20, 0x697B, 0xE388, 0x03A1, 0xBF0A, 0x109E, 0x8B8A, 0xAF80, 0x8014, 0x4C80,
  1877. 0xE100, 0x0266, 0x697C, 0xBF90, 0x0560, 0x9072, 0x0372, 0x697C, 0xBF90, 0x0564, 0x9073, 0x0473,
  1878. 0x7980, 0x0270, 0x697C, 0xBF90, 0x0520, 0x9072, 0x0372, 0x697C, 0xBF90, 0x0524, 0x9073, 0x0473,
  1879. 0x697C, 0xB801, 0x907C, 0xBF0A, 0x10FD, 0x8B8A, 0xAF80, 0x8010, 0x734F, 0x548A, 0xBE03, 0x9880,
  1880. 0xBC21, 0x7326, 0x548B, 0xBE03, 0x618B, 0x988C, 0xBE03, 0x6180, 0x9880, 0x7980, 0x03A1, 0x7A80,
  1881. 0x038A, 0x0D28, 0x4711, 0xE100, 0x02BE, 0xAF12, 0x4006, 0x6912, 0xBFB0, 0x0C00, 0xE388, 0x02B6,
  1882. 0xBFA0, 0x0800, 0xE388, 0x02B2, 0x6912, 0xBFB0, 0x0C00, 0xBFA0, 0x0400, 0xE388, 0x02A3, 0x6909,
  1883. 0x900B, 0x7980, 0x02A5, 0xAF0B, 0x4005, 0x6901, 0x9005, 0x6902, 0x9006, 0x4311, 0xE100, 0x02ED,
  1884. 0x6911, 0xBFC0, 0x2000, 0x9011, 0x7980, 0x02ED, 0x6909, 0x900B, 0x7980, 0x02B8, 0xAF0B, 0x4005,
  1885. 0xAF05, 0x4003, 0xAF06, 0x4004, 0x7980, 0x02ED, 0xAF12, 0x4006, 0x6912, 0xBFB0, 0x0C00, 0xE388,
  1886. 0x02E7, 0xBFA0, 0x0800, 0xE388, 0x02E3, 0x6912, 0xBFB0, 0x0C00, 0xBFA0, 0x0400, 0xE388, 0x02D4,
  1887. 0x690D, 0x9010, 0x7980, 0x02D6, 0xAF10, 0x4005, 0x6901, 0x9005, 0x6902, 0x9006, 0x4311, 0xE100,
  1888. 0x02ED, 0x6911, 0xBFC0, 0x2000, 0x9011, 0x7980, 0x02ED, 0x690D, 0x9010, 0x7980, 0x02E9, 0xAF10,
  1889. 0x4005, 0xAF05, 0x4003, 0xAF06, 0x4004, 0xBC20, 0x6970, 0x9071, 0x7A80, 0x0078, 0x6971, 0x9070,
  1890. 0x7980, 0x03A1, 0xBC20, 0x0361, 0x8B8B, 0x6980, 0xEF88, 0x0272, 0x0372, 0x7804, 0x9071, 0x0D71,
  1891. 0x8B8A, 0x000B, 0xB903, 0x8809, 0xBEC6, 0x0309, 0x69A8, 0x90AB, 0x69A8, 0x90AA, 0x0810, 0x660A,
  1892. 0xE344, 0x030F, 0x0009, 0x0810, 0x660C, 0xE388, 0x0314, 0x800B, 0xBC20, 0x6961, 0xB801, 0x9061,
  1893. 0x7980, 0x02F7, 0x7A80, 0x038A, 0x5D35, 0x0001, 0x6934, 0xB801, 0x9034, 0xBF0A, 0x109E, 0x8B8A,
  1894. 0xAF80, 0x8014, 0x4880, 0xAE72, 0x0550, 0xF500, 0xAE72, 0x0510, 0xAE61, 0x1051, 0x7A80, 0x02F6,
  1895. 0x7980, 0x03A1, 0x7A80, 0x038A, 0x5D35, 0x0002, 0x695E, 0xB801, 0x905E, 0xBF0A, 0x109E, 0x8B8A,
  1896. 0xAF80, 0x8014, 0x4780, 0xAE72, 0x0558, 0xF500, 0xAE72, 0x0518, 0xAE61, 0x105C, 0x7A80, 0x02F6,
  1897. 0x7980, 0x03A1, 0x001C, 0x8B88, 0x6980, 0xEF88, 0x901D, 0x0D1D, 0x100F, 0x6610, 0xE38C, 0x0358,
  1898. 0x690E, 0x6610, 0x620F, 0x660D, 0xBA0F, 0xE301, 0x037A, 0x0410, 0x8B8A, 0xB903, 0x8809, 0xBEC6,
  1899. 0x036C, 0x6A8C, 0x61AA, 0x98AB, 0x6A8C, 0x61AB, 0x98AD, 0x6A8C, 0x61AD, 0x98A9, 0x6A8C, 0x61A9,
  1900. 0x98AA, 0x7C04, 0x8B8B, 0x7C04, 0x8B8D, 0x7C04, 0x8B89, 0x7C04, 0x0814, 0x660E, 0xE308, 0x0379,
  1901. 0x040D, 0x8410, 0xBC21, 0x691C, 0xB801, 0x901C, 0x7980, 0x034A, 0xB903, 0x8809, 0x8B8A, 0xBEC6,
  1902. 0x0388, 0x54AC, 0xBE03, 0x618C, 0x98AA, 0xEF00, 0xBC20, 0xBE46, 0x0809, 0x906B, 0x080A, 0x906C,
  1903. 0x080B, 0x906D, 0x081A, 0x9062, 0x081B, 0x9063, 0x081E, 0x9064, 0xBE59, 0x881E, 0x8065, 0x8166,
  1904. 0x8267, 0x8368, 0x8469, 0x856A, 0xEF00, 0xBC20, 0x696B, 0x8809, 0x696C, 0x880A, 0x696D, 0x880B,
  1905. 0x6962, 0x881A, 0x6963, 0x881B, 0x6964, 0x881E, 0x0065, 0x0166, 0x0267, 0x0368, 0x0469, 0x056A,
  1906. 0xBE3A,
  1907. };
  1908. /*
  1909. * Mini sample rate converter code image
  1910. * that is to be loaded at 0x400 on the DSP.
  1911. */
  1912. static u16 assp_minisrc_image[] __devinitdata = {
  1913. 0xBF80, 0x101E, 0x906E, 0x006E, 0x8B88, 0x6980, 0xEF88, 0x906F, 0x0D6F, 0x6900, 0xEB08, 0x0412,
  1914. 0xBC20, 0x696E, 0xB801, 0x906E, 0x7980, 0x0403, 0xB90E, 0x8807, 0xBE43, 0xBF01, 0xBE47, 0xBE41,
  1915. 0x7A80, 0x002A, 0xBE40, 0x3029, 0xEFCC, 0xBE41, 0x7A80, 0x0028, 0xBE40, 0x3028, 0xEFCC, 0x6907,
  1916. 0xE308, 0x042A, 0x6909, 0x902C, 0x7980, 0x042C, 0x690D, 0x902C, 0x1009, 0x881A, 0x100A, 0xBA01,
  1917. 0x881B, 0x100D, 0x881C, 0x100E, 0xBA01, 0x881D, 0xBF80, 0x00ED, 0x881E, 0x050C, 0x0124, 0xB904,
  1918. 0x9027, 0x6918, 0xE308, 0x04B3, 0x902D, 0x6913, 0xBFA0, 0x7598, 0xF704, 0xAE2D, 0x00FF, 0x8B8D,
  1919. 0x6919, 0xE308, 0x0463, 0x691A, 0xE308, 0x0456, 0xB907, 0x8809, 0xBEC6, 0x0453, 0x10A9, 0x90AD,
  1920. 0x7980, 0x047C, 0xB903, 0x8809, 0xBEC6, 0x0460, 0x1889, 0x6C22, 0x90AD, 0x10A9, 0x6E23, 0x6C22,
  1921. 0x90AD, 0x7980, 0x047C, 0x101A, 0xE308, 0x046F, 0xB903, 0x8809, 0xBEC6, 0x046C, 0x10A9, 0x90A0,
  1922. 0x90AD, 0x7980, 0x047C, 0xB901, 0x8809, 0xBEC6, 0x047B, 0x1889, 0x6C22, 0x90A0, 0x90AD, 0x10A9,
  1923. 0x6E23, 0x6C22, 0x90A0, 0x90AD, 0x692D, 0xE308, 0x049C, 0x0124, 0xB703, 0xB902, 0x8818, 0x8B89,
  1924. 0x022C, 0x108A, 0x7C04, 0x90A0, 0x692B, 0x881F, 0x7E80, 0x055B, 0x692A, 0x8809, 0x8B89, 0x99A0,
  1925. 0x108A, 0x90A0, 0x692B, 0x881F, 0x7E80, 0x055B, 0x692A, 0x8809, 0x8B89, 0x99AF, 0x7B99, 0x0484,
  1926. 0x0124, 0x060F, 0x101B, 0x2013, 0x901B, 0xBFA0, 0x7FFF, 0xE344, 0x04AC, 0x901B, 0x8B89, 0x7A80,
  1927. 0x051A, 0x6927, 0xBA01, 0x9027, 0x7A80, 0x0523, 0x6927, 0xE308, 0x049E, 0x7980, 0x050F, 0x0624,
  1928. 0x1026, 0x2013, 0x9026, 0xBFA0, 0x7FFF, 0xE304, 0x04C0, 0x8B8D, 0x7A80, 0x051A, 0x7980, 0x04B4,
  1929. 0x9026, 0x1013, 0x3026, 0x901B, 0x8B8D, 0x7A80, 0x051A, 0x7A80, 0x0523, 0x1027, 0xBA01, 0x9027,
  1930. 0xE308, 0x04B4, 0x0124, 0x060F, 0x8B89, 0x691A, 0xE308, 0x04EA, 0x6919, 0xE388, 0x04E0, 0xB903,
  1931. 0x8809, 0xBEC6, 0x04DD, 0x1FA0, 0x2FAE, 0x98A9, 0x7980, 0x050F, 0xB901, 0x8818, 0xB907, 0x8809,
  1932. 0xBEC6, 0x04E7, 0x10EE, 0x90A9, 0x7980, 0x050F, 0x6919, 0xE308, 0x04FE, 0xB903, 0x8809, 0xBE46,
  1933. 0xBEC6, 0x04FA, 0x17A0, 0xBE1E, 0x1FAE, 0xBFBF, 0xFF00, 0xBE13, 0xBFDF, 0x8080, 0x99A9, 0xBE47,
  1934. 0x7980, 0x050F, 0xB901, 0x8809, 0xBEC6, 0x050E, 0x16A0, 0x26A0, 0xBFB7, 0xFF00, 0xBE1E, 0x1EA0,
  1935. 0x2EAE, 0xBFBF, 0xFF00, 0xBE13, 0xBFDF, 0x8080, 0x99A9, 0x850C, 0x860F, 0x6907, 0xE388, 0x0516,
  1936. 0x0D07, 0x8510, 0xBE59, 0x881E, 0xBE4A, 0xEF00, 0x101E, 0x901C, 0x101F, 0x901D, 0x10A0, 0x901E,
  1937. 0x10A0, 0x901F, 0xEF00, 0x101E, 0x301C, 0x9020, 0x731B, 0x5420, 0xBE03, 0x9825, 0x1025, 0x201C,
  1938. 0x9025, 0x7325, 0x5414, 0xBE03, 0x8B8E, 0x9880, 0x692F, 0xE388, 0x0539, 0xBE59, 0xBB07, 0x6180,
  1939. 0x9880, 0x8BA0, 0x101F, 0x301D, 0x9021, 0x731B, 0x5421, 0xBE03, 0x982E, 0x102E, 0x201D, 0x902E,
  1940. 0x732E, 0x5415, 0xBE03, 0x9880, 0x692F, 0xE388, 0x054F, 0xBE59, 0xBB07, 0x6180, 0x9880, 0x8BA0,
  1941. 0x6918, 0xEF08, 0x7325, 0x5416, 0xBE03, 0x98A0, 0x732E, 0x5417, 0xBE03, 0x98A0, 0xEF00, 0x8BA0,
  1942. 0xBEC6, 0x056B, 0xBE59, 0xBB04, 0xAA90, 0xBE04, 0xBE1E, 0x99E0, 0x8BE0, 0x69A0, 0x90D0, 0x69A0,
  1943. 0x90D0, 0x081F, 0xB805, 0x881F, 0x8B90, 0x69A0, 0x90D0, 0x69A0, 0x9090, 0x8BD0, 0x8BD8, 0xBE1F,
  1944. 0xEF00, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  1945. 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  1946. };
  1947. /*
  1948. * initialize ASSP
  1949. */
  1950. #define MINISRC_LPF_LEN 10
  1951. static u16 minisrc_lpf[MINISRC_LPF_LEN] __devinitdata = {
  1952. 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
  1953. 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
  1954. };
  1955. static void __devinit snd_m3_assp_init(m3_t *chip)
  1956. {
  1957. unsigned int i;
  1958. /* zero kernel data */
  1959. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1960. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1961. KDATA_BASE_ADDR + i, 0);
  1962. /* zero mixer data? */
  1963. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1964. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1965. KDATA_BASE_ADDR2 + i, 0);
  1966. /* init dma pointer */
  1967. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1968. KDATA_CURRENT_DMA,
  1969. KDATA_DMA_XFER0);
  1970. /* write kernel into code memory.. */
  1971. for (i = 0 ; i < ARRAY_SIZE(assp_kernel_image); i++) {
  1972. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1973. REV_B_CODE_MEMORY_BEGIN + i,
  1974. assp_kernel_image[i]);
  1975. }
  1976. /*
  1977. * We only have this one client and we know that 0x400
  1978. * is free in our kernel's mem map, so lets just
  1979. * drop it there. It seems that the minisrc doesn't
  1980. * need vectors, so we won't bother with them..
  1981. */
  1982. for (i = 0; i < ARRAY_SIZE(assp_minisrc_image); i++) {
  1983. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1984. 0x400 + i,
  1985. assp_minisrc_image[i]);
  1986. }
  1987. /*
  1988. * write the coefficients for the low pass filter?
  1989. */
  1990. for (i = 0; i < MINISRC_LPF_LEN ; i++) {
  1991. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1992. 0x400 + MINISRC_COEF_LOC + i,
  1993. minisrc_lpf[i]);
  1994. }
  1995. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1996. 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
  1997. 0x8000);
  1998. /*
  1999. * the minisrc is the only thing on
  2000. * our task list..
  2001. */
  2002. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2003. KDATA_TASK0,
  2004. 0x400);
  2005. /*
  2006. * init the mixer number..
  2007. */
  2008. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2009. KDATA_MIXER_TASK_NUMBER,0);
  2010. /*
  2011. * EXTREME KERNEL MASTER VOLUME
  2012. */
  2013. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2014. KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
  2015. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2016. KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
  2017. chip->mixer_list.curlen = 0;
  2018. chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
  2019. chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
  2020. chip->adc1_list.curlen = 0;
  2021. chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
  2022. chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
  2023. chip->dma_list.curlen = 0;
  2024. chip->dma_list.mem_addr = KDATA_DMA_XFER0;
  2025. chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
  2026. chip->msrc_list.curlen = 0;
  2027. chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
  2028. chip->msrc_list.max = MAX_INSTANCE_MINISRC;
  2029. }
  2030. static int __devinit snd_m3_assp_client_init(m3_t *chip, m3_dma_t *s, int index)
  2031. {
  2032. int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
  2033. MINISRC_IN_BUFFER_SIZE / 2 +
  2034. 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
  2035. int address, i;
  2036. /*
  2037. * the revb memory map has 0x1100 through 0x1c00
  2038. * free.
  2039. */
  2040. /*
  2041. * align instance address to 256 bytes so that it's
  2042. * shifted list address is aligned.
  2043. * list address = (mem address >> 1) >> 7;
  2044. */
  2045. data_bytes = (data_bytes + 255) & ~255;
  2046. address = 0x1100 + ((data_bytes/2) * index);
  2047. if ((address + (data_bytes/2)) >= 0x1c00) {
  2048. snd_printk("no memory for %d bytes at ind %d (addr 0x%x)\n",
  2049. data_bytes, index, address);
  2050. return -ENOMEM;
  2051. }
  2052. s->number = index;
  2053. s->inst.code = 0x400;
  2054. s->inst.data = address;
  2055. for (i = data_bytes / 2; i > 0; address++, i--) {
  2056. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2057. address, 0);
  2058. }
  2059. return 0;
  2060. }
  2061. /*
  2062. * this works for the reference board, have to find
  2063. * out about others
  2064. *
  2065. * this needs more magic for 4 speaker, but..
  2066. */
  2067. static void
  2068. snd_m3_amp_enable(m3_t *chip, int enable)
  2069. {
  2070. int io = chip->iobase;
  2071. u16 gpo, polarity;
  2072. if (! chip->external_amp)
  2073. return;
  2074. polarity = enable ? 0 : 1;
  2075. polarity = polarity << chip->amp_gpio;
  2076. gpo = 1 << chip->amp_gpio;
  2077. outw(~gpo, io + GPIO_MASK);
  2078. outw(inw(io + GPIO_DIRECTION) | gpo,
  2079. io + GPIO_DIRECTION);
  2080. outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
  2081. io + GPIO_DATA);
  2082. outw(0xffff, io + GPIO_MASK);
  2083. }
  2084. static int
  2085. snd_m3_chip_init(m3_t *chip)
  2086. {
  2087. struct pci_dev *pcidev = chip->pci;
  2088. unsigned long io = chip->iobase;
  2089. u32 n;
  2090. u16 w;
  2091. u8 t; /* makes as much sense as 'n', no? */
  2092. pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
  2093. w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
  2094. MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
  2095. DISABLE_LEGACY);
  2096. pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
  2097. if (chip->hv_quirk && chip->hv_quirk->is_omnibook) {
  2098. /*
  2099. * Volume buttons on some HP OmniBook laptops don't work
  2100. * correctly. This makes them work for the most part.
  2101. *
  2102. * Volume up and down buttons on the laptop side work.
  2103. * Fn+cursor_up (volme up) works.
  2104. * Fn+cursor_down (volume down) doesn't work.
  2105. * Fn+F7 (mute) works acts as volume up.
  2106. */
  2107. outw(~(GPI_VOL_DOWN|GPI_VOL_UP), io + GPIO_MASK);
  2108. outw(inw(io + GPIO_DIRECTION) & ~(GPI_VOL_DOWN|GPI_VOL_UP), io + GPIO_DIRECTION);
  2109. outw((GPI_VOL_DOWN|GPI_VOL_UP), io + GPIO_DATA);
  2110. outw(0xffff, io + GPIO_MASK);
  2111. }
  2112. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  2113. n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
  2114. if (chip->hv_quirk)
  2115. n |= chip->hv_quirk->config;
  2116. /* For some reason we must always use reduced debounce. */
  2117. n |= REDUCED_DEBOUNCE;
  2118. n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
  2119. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  2120. outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
  2121. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  2122. n &= ~INT_CLK_SELECT;
  2123. if (!chip->allegro_flag) {
  2124. n &= ~INT_CLK_MULT_ENABLE;
  2125. n |= INT_CLK_SRC_NOT_PCI;
  2126. }
  2127. n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
  2128. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  2129. if (chip->allegro_flag) {
  2130. pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
  2131. n |= IN_CLK_12MHZ_SELECT;
  2132. pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
  2133. }
  2134. t = inb(chip->iobase + ASSP_CONTROL_A);
  2135. t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
  2136. t |= ASSP_CLK_49MHZ_SELECT;
  2137. t |= ASSP_0_WS_ENABLE;
  2138. outb(t, chip->iobase + ASSP_CONTROL_A);
  2139. outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
  2140. outb(0x00, io + HARDWARE_VOL_CTRL);
  2141. outb(0x88, io + SHADOW_MIX_REG_VOICE);
  2142. outb(0x88, io + HW_VOL_COUNTER_VOICE);
  2143. outb(0x88, io + SHADOW_MIX_REG_MASTER);
  2144. outb(0x88, io + HW_VOL_COUNTER_MASTER);
  2145. return 0;
  2146. }
  2147. static void
  2148. snd_m3_enable_ints(m3_t *chip)
  2149. {
  2150. unsigned long io = chip->iobase;
  2151. /* TODO: MPU401 not supported yet */
  2152. outw(ASSP_INT_ENABLE | HV_INT_ENABLE /*| MPU401_INT_ENABLE*/, io + HOST_INT_CTRL);
  2153. outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
  2154. io + ASSP_CONTROL_C);
  2155. }
  2156. /*
  2157. */
  2158. static int snd_m3_free(m3_t *chip)
  2159. {
  2160. m3_dma_t *s;
  2161. int i;
  2162. if (chip->substreams) {
  2163. spin_lock_irq(&chip->reg_lock);
  2164. for (i = 0; i < chip->num_substreams; i++) {
  2165. s = &chip->substreams[i];
  2166. /* check surviving pcms; this should not happen though.. */
  2167. if (s->substream && s->running)
  2168. snd_m3_pcm_stop(chip, s, s->substream);
  2169. }
  2170. spin_unlock_irq(&chip->reg_lock);
  2171. kfree(chip->substreams);
  2172. }
  2173. if (chip->iobase) {
  2174. outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
  2175. }
  2176. #ifdef CONFIG_PM
  2177. vfree(chip->suspend_mem);
  2178. #endif
  2179. if (chip->irq >= 0) {
  2180. synchronize_irq(chip->irq);
  2181. free_irq(chip->irq, (void *)chip);
  2182. }
  2183. if (chip->iobase)
  2184. pci_release_regions(chip->pci);
  2185. pci_disable_device(chip->pci);
  2186. kfree(chip);
  2187. return 0;
  2188. }
  2189. /*
  2190. * APM support
  2191. */
  2192. #ifdef CONFIG_PM
  2193. static int m3_suspend(snd_card_t *card, pm_message_t state)
  2194. {
  2195. m3_t *chip = card->pm_private_data;
  2196. int i, index;
  2197. if (chip->suspend_mem == NULL)
  2198. return 0;
  2199. snd_pcm_suspend_all(chip->pcm);
  2200. snd_ac97_suspend(chip->ac97);
  2201. big_mdelay(10); /* give the assp a chance to idle.. */
  2202. snd_m3_assp_halt(chip);
  2203. /* save dsp image */
  2204. index = 0;
  2205. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2206. chip->suspend_mem[index++] =
  2207. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
  2208. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2209. chip->suspend_mem[index++] =
  2210. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
  2211. /* power down apci registers */
  2212. snd_m3_outw(chip, 0xffff, 0x54);
  2213. snd_m3_outw(chip, 0xffff, 0x56);
  2214. pci_disable_device(chip->pci);
  2215. return 0;
  2216. }
  2217. static int m3_resume(snd_card_t *card)
  2218. {
  2219. m3_t *chip = card->pm_private_data;
  2220. int i, index;
  2221. if (chip->suspend_mem == NULL)
  2222. return 0;
  2223. pci_enable_device(chip->pci);
  2224. pci_set_master(chip->pci);
  2225. /* first lets just bring everything back. .*/
  2226. snd_m3_outw(chip, 0, 0x54);
  2227. snd_m3_outw(chip, 0, 0x56);
  2228. snd_m3_chip_init(chip);
  2229. snd_m3_assp_halt(chip);
  2230. snd_m3_ac97_reset(chip);
  2231. /* restore dsp image */
  2232. index = 0;
  2233. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2234. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
  2235. chip->suspend_mem[index++]);
  2236. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2237. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
  2238. chip->suspend_mem[index++]);
  2239. /* tell the dma engine to restart itself */
  2240. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2241. KDATA_DMA_ACTIVE, 0);
  2242. /* restore ac97 registers */
  2243. snd_ac97_resume(chip->ac97);
  2244. snd_m3_assp_continue(chip);
  2245. snd_m3_enable_ints(chip);
  2246. snd_m3_amp_enable(chip, 1);
  2247. return 0;
  2248. }
  2249. #endif /* CONFIG_PM */
  2250. /*
  2251. */
  2252. static int snd_m3_dev_free(snd_device_t *device)
  2253. {
  2254. m3_t *chip = device->device_data;
  2255. return snd_m3_free(chip);
  2256. }
  2257. static int __devinit
  2258. snd_m3_create(snd_card_t *card, struct pci_dev *pci,
  2259. int enable_amp,
  2260. int amp_gpio,
  2261. m3_t **chip_ret)
  2262. {
  2263. m3_t *chip;
  2264. int i, err;
  2265. struct m3_quirk *quirk;
  2266. struct m3_hv_quirk *hv_quirk;
  2267. static snd_device_ops_t ops = {
  2268. .dev_free = snd_m3_dev_free,
  2269. };
  2270. *chip_ret = NULL;
  2271. if (pci_enable_device(pci))
  2272. return -EIO;
  2273. /* check, if we can restrict PCI DMA transfers to 28 bits */
  2274. if (pci_set_dma_mask(pci, 0x0fffffff) < 0 ||
  2275. pci_set_consistent_dma_mask(pci, 0x0fffffff) < 0) {
  2276. snd_printk("architecture does not support 28bit PCI busmaster DMA\n");
  2277. pci_disable_device(pci);
  2278. return -ENXIO;
  2279. }
  2280. chip = kcalloc(1, sizeof(*chip), GFP_KERNEL);
  2281. if (chip == NULL) {
  2282. pci_disable_device(pci);
  2283. return -ENOMEM;
  2284. }
  2285. spin_lock_init(&chip->reg_lock);
  2286. switch (pci->device) {
  2287. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2288. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2289. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2290. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2291. chip->allegro_flag = 1;
  2292. break;
  2293. }
  2294. chip->card = card;
  2295. chip->pci = pci;
  2296. chip->irq = -1;
  2297. for (quirk = m3_quirk_list; quirk->vendor; quirk++) {
  2298. if (pci->subsystem_vendor == quirk->vendor &&
  2299. pci->subsystem_device == quirk->device) {
  2300. printk(KERN_INFO "maestro3: enabled hack for '%s'\n", quirk->name);
  2301. chip->quirk = quirk;
  2302. break;
  2303. }
  2304. }
  2305. for (hv_quirk = m3_hv_quirk_list; hv_quirk->vendor; hv_quirk++) {
  2306. if (pci->vendor == hv_quirk->vendor &&
  2307. pci->device == hv_quirk->device &&
  2308. pci->subsystem_vendor == hv_quirk->subsystem_vendor &&
  2309. pci->subsystem_device == hv_quirk->subsystem_device) {
  2310. chip->hv_quirk = hv_quirk;
  2311. break;
  2312. }
  2313. }
  2314. chip->external_amp = enable_amp;
  2315. if (amp_gpio >= 0 && amp_gpio <= 0x0f)
  2316. chip->amp_gpio = amp_gpio;
  2317. else if (chip->quirk && chip->quirk->amp_gpio >= 0)
  2318. chip->amp_gpio = chip->quirk->amp_gpio;
  2319. else if (chip->allegro_flag)
  2320. chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
  2321. else /* presumably this is for all 'maestro3's.. */
  2322. chip->amp_gpio = GPO_EXT_AMP_M3;
  2323. chip->num_substreams = NR_DSPS;
  2324. chip->substreams = kmalloc(sizeof(m3_dma_t) * chip->num_substreams, GFP_KERNEL);
  2325. if (chip->substreams == NULL) {
  2326. kfree(chip);
  2327. pci_disable_device(pci);
  2328. return -ENOMEM;
  2329. }
  2330. memset(chip->substreams, 0, sizeof(m3_dma_t) * chip->num_substreams);
  2331. if ((err = pci_request_regions(pci, card->driver)) < 0) {
  2332. snd_m3_free(chip);
  2333. return err;
  2334. }
  2335. chip->iobase = pci_resource_start(pci, 0);
  2336. /* just to be sure */
  2337. pci_set_master(pci);
  2338. snd_m3_chip_init(chip);
  2339. snd_m3_assp_halt(chip);
  2340. snd_m3_ac97_reset(chip);
  2341. snd_m3_assp_init(chip);
  2342. snd_m3_amp_enable(chip, 1);
  2343. if (request_irq(pci->irq, snd_m3_interrupt, SA_INTERRUPT|SA_SHIRQ,
  2344. card->driver, (void *)chip)) {
  2345. snd_printk("unable to grab IRQ %d\n", pci->irq);
  2346. snd_m3_free(chip);
  2347. return -ENOMEM;
  2348. }
  2349. chip->irq = pci->irq;
  2350. #ifdef CONFIG_PM
  2351. chip->suspend_mem = vmalloc(sizeof(u16) * (REV_B_CODE_MEMORY_LENGTH + REV_B_DATA_MEMORY_LENGTH));
  2352. if (chip->suspend_mem == NULL)
  2353. snd_printk(KERN_WARNING "can't allocate apm buffer\n");
  2354. else
  2355. snd_card_set_pm_callback(card, m3_suspend, m3_resume, chip);
  2356. #endif
  2357. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  2358. snd_m3_free(chip);
  2359. return err;
  2360. }
  2361. spin_lock_init(&chip->ac97_lock);
  2362. tasklet_init(&chip->hwvol_tq, snd_m3_update_hw_volume, (unsigned long)chip);
  2363. if ((err = snd_m3_mixer(chip)) < 0)
  2364. return err;
  2365. for (i = 0; i < chip->num_substreams; i++) {
  2366. m3_dma_t *s = &chip->substreams[i];
  2367. s->chip = chip;
  2368. if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
  2369. return err;
  2370. }
  2371. if ((err = snd_m3_pcm(chip, 0)) < 0)
  2372. return err;
  2373. snd_m3_enable_ints(chip);
  2374. snd_m3_assp_continue(chip);
  2375. snd_card_set_dev(card, &pci->dev);
  2376. *chip_ret = chip;
  2377. return 0;
  2378. }
  2379. /*
  2380. */
  2381. static int __devinit
  2382. snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2383. {
  2384. static int dev;
  2385. snd_card_t *card;
  2386. m3_t *chip;
  2387. int err;
  2388. /* don't pick up modems */
  2389. if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
  2390. return -ENODEV;
  2391. if (dev >= SNDRV_CARDS)
  2392. return -ENODEV;
  2393. if (!enable[dev]) {
  2394. dev++;
  2395. return -ENOENT;
  2396. }
  2397. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  2398. if (card == NULL)
  2399. return -ENOMEM;
  2400. switch (pci->device) {
  2401. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2402. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2403. strcpy(card->driver, "Allegro");
  2404. break;
  2405. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2406. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2407. strcpy(card->driver, "Canyon3D-2");
  2408. break;
  2409. default:
  2410. strcpy(card->driver, "Maestro3");
  2411. break;
  2412. }
  2413. if ((err = snd_m3_create(card, pci,
  2414. external_amp[dev],
  2415. amp_gpio[dev],
  2416. &chip)) < 0) {
  2417. snd_card_free(card);
  2418. return err;
  2419. }
  2420. sprintf(card->shortname, "ESS %s PCI", card->driver);
  2421. sprintf(card->longname, "%s at 0x%lx, irq %d",
  2422. card->shortname, chip->iobase, chip->irq);
  2423. if ((err = snd_card_register(card)) < 0) {
  2424. snd_card_free(card);
  2425. return err;
  2426. }
  2427. #if 0 /* TODO: not supported yet */
  2428. /* TODO enable midi irq and i/o */
  2429. err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
  2430. chip->iobase + MPU401_DATA_PORT, 1,
  2431. chip->irq, 0, &chip->rmidi);
  2432. if (err < 0)
  2433. printk(KERN_WARNING "maestro3: no midi support.\n");
  2434. #endif
  2435. pci_set_drvdata(pci, card);
  2436. dev++;
  2437. return 0;
  2438. }
  2439. static void __devexit snd_m3_remove(struct pci_dev *pci)
  2440. {
  2441. snd_card_free(pci_get_drvdata(pci));
  2442. pci_set_drvdata(pci, NULL);
  2443. }
  2444. static struct pci_driver driver = {
  2445. .name = "Maestro3",
  2446. .id_table = snd_m3_ids,
  2447. .probe = snd_m3_probe,
  2448. .remove = __devexit_p(snd_m3_remove),
  2449. SND_PCI_PM_CALLBACKS
  2450. };
  2451. static int __init alsa_card_m3_init(void)
  2452. {
  2453. return pci_register_driver(&driver);
  2454. }
  2455. static void __exit alsa_card_m3_exit(void)
  2456. {
  2457. pci_unregister_driver(&driver);
  2458. }
  2459. module_init(alsa_card_m3_init)
  2460. module_exit(alsa_card_m3_exit)