cs4281.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139
  1. /*
  2. * Driver for Cirrus Logic CS4281 based PCI soundcard
  3. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>,
  4. *
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <sound/driver.h>
  22. #include <asm/io.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/pci.h>
  27. #include <linux/slab.h>
  28. #include <linux/gameport.h>
  29. #include <linux/moduleparam.h>
  30. #include <sound/core.h>
  31. #include <sound/control.h>
  32. #include <sound/pcm.h>
  33. #include <sound/rawmidi.h>
  34. #include <sound/ac97_codec.h>
  35. #include <sound/opl3.h>
  36. #include <sound/initval.h>
  37. MODULE_AUTHOR("Jaroslav Kysela <perex@suse.cz>");
  38. MODULE_DESCRIPTION("Cirrus Logic CS4281");
  39. MODULE_LICENSE("GPL");
  40. MODULE_SUPPORTED_DEVICE("{{Cirrus Logic,CS4281}}");
  41. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  42. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  43. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
  44. static int dual_codec[SNDRV_CARDS]; /* dual codec */
  45. module_param_array(index, int, NULL, 0444);
  46. MODULE_PARM_DESC(index, "Index value for CS4281 soundcard.");
  47. module_param_array(id, charp, NULL, 0444);
  48. MODULE_PARM_DESC(id, "ID string for CS4281 soundcard.");
  49. module_param_array(enable, bool, NULL, 0444);
  50. MODULE_PARM_DESC(enable, "Enable CS4281 soundcard.");
  51. module_param_array(dual_codec, bool, NULL, 0444);
  52. MODULE_PARM_DESC(dual_codec, "Secondary Codec ID (0 = disabled).");
  53. /*
  54. *
  55. */
  56. #ifndef PCI_VENDOR_ID_CIRRUS
  57. #define PCI_VENDOR_ID_CIRRUS 0x1013
  58. #endif
  59. #ifndef PCI_DEVICE_ID_CIRRUS_4281
  60. #define PCI_DEVICE_ID_CIRRUS_4281 0x6005
  61. #endif
  62. /*
  63. * Direct registers
  64. */
  65. #define CS4281_BA0_SIZE 0x1000
  66. #define CS4281_BA1_SIZE 0x10000
  67. /*
  68. * BA0 registers
  69. */
  70. #define BA0_HISR 0x0000 /* Host Interrupt Status Register */
  71. #define BA0_HISR_INTENA (1<<31) /* Internal Interrupt Enable Bit */
  72. #define BA0_HISR_MIDI (1<<22) /* MIDI port interrupt */
  73. #define BA0_HISR_FIFOI (1<<20) /* FIFO polled interrupt */
  74. #define BA0_HISR_DMAI (1<<18) /* DMA interrupt (half or end) */
  75. #define BA0_HISR_FIFO(c) (1<<(12+(c))) /* FIFO channel interrupt */
  76. #define BA0_HISR_DMA(c) (1<<(8+(c))) /* DMA channel interrupt */
  77. #define BA0_HISR_GPPI (1<<5) /* General Purpose Input (Primary chip) */
  78. #define BA0_HISR_GPSI (1<<4) /* General Purpose Input (Secondary chip) */
  79. #define BA0_HISR_GP3I (1<<3) /* GPIO3 pin Interrupt */
  80. #define BA0_HISR_GP1I (1<<2) /* GPIO1 pin Interrupt */
  81. #define BA0_HISR_VUPI (1<<1) /* VOLUP pin Interrupt */
  82. #define BA0_HISR_VDNI (1<<0) /* VOLDN pin Interrupt */
  83. #define BA0_HICR 0x0008 /* Host Interrupt Control Register */
  84. #define BA0_HICR_CHGM (1<<1) /* INTENA Change Mask */
  85. #define BA0_HICR_IEV (1<<0) /* INTENA Value */
  86. #define BA0_HICR_EOI (3<<0) /* End of Interrupt command */
  87. #define BA0_HIMR 0x000c /* Host Interrupt Mask Register */
  88. /* Use same contants as for BA0_HISR */
  89. #define BA0_IIER 0x0010 /* ISA Interrupt Enable Register */
  90. #define BA0_HDSR0 0x00f0 /* Host DMA Engine 0 Status Register */
  91. #define BA0_HDSR1 0x00f4 /* Host DMA Engine 1 Status Register */
  92. #define BA0_HDSR2 0x00f8 /* Host DMA Engine 2 Status Register */
  93. #define BA0_HDSR3 0x00fc /* Host DMA Engine 3 Status Register */
  94. #define BA0_HDSR_CH1P (1<<25) /* Channel 1 Pending */
  95. #define BA0_HDSR_CH2P (1<<24) /* Channel 2 Pending */
  96. #define BA0_HDSR_DHTC (1<<17) /* DMA Half Terminal Count */
  97. #define BA0_HDSR_DTC (1<<16) /* DMA Terminal Count */
  98. #define BA0_HDSR_DRUN (1<<15) /* DMA Running */
  99. #define BA0_HDSR_RQ (1<<7) /* Pending Request */
  100. #define BA0_DCA0 0x0110 /* Host DMA Engine 0 Current Address */
  101. #define BA0_DCC0 0x0114 /* Host DMA Engine 0 Current Count */
  102. #define BA0_DBA0 0x0118 /* Host DMA Engine 0 Base Address */
  103. #define BA0_DBC0 0x011c /* Host DMA Engine 0 Base Count */
  104. #define BA0_DCA1 0x0120 /* Host DMA Engine 1 Current Address */
  105. #define BA0_DCC1 0x0124 /* Host DMA Engine 1 Current Count */
  106. #define BA0_DBA1 0x0128 /* Host DMA Engine 1 Base Address */
  107. #define BA0_DBC1 0x012c /* Host DMA Engine 1 Base Count */
  108. #define BA0_DCA2 0x0130 /* Host DMA Engine 2 Current Address */
  109. #define BA0_DCC2 0x0134 /* Host DMA Engine 2 Current Count */
  110. #define BA0_DBA2 0x0138 /* Host DMA Engine 2 Base Address */
  111. #define BA0_DBC2 0x013c /* Host DMA Engine 2 Base Count */
  112. #define BA0_DCA3 0x0140 /* Host DMA Engine 3 Current Address */
  113. #define BA0_DCC3 0x0144 /* Host DMA Engine 3 Current Count */
  114. #define BA0_DBA3 0x0148 /* Host DMA Engine 3 Base Address */
  115. #define BA0_DBC3 0x014c /* Host DMA Engine 3 Base Count */
  116. #define BA0_DMR0 0x0150 /* Host DMA Engine 0 Mode */
  117. #define BA0_DCR0 0x0154 /* Host DMA Engine 0 Command */
  118. #define BA0_DMR1 0x0158 /* Host DMA Engine 1 Mode */
  119. #define BA0_DCR1 0x015c /* Host DMA Engine 1 Command */
  120. #define BA0_DMR2 0x0160 /* Host DMA Engine 2 Mode */
  121. #define BA0_DCR2 0x0164 /* Host DMA Engine 2 Command */
  122. #define BA0_DMR3 0x0168 /* Host DMA Engine 3 Mode */
  123. #define BA0_DCR3 0x016c /* Host DMA Engine 3 Command */
  124. #define BA0_DMR_DMA (1<<29) /* Enable DMA mode */
  125. #define BA0_DMR_POLL (1<<28) /* Enable poll mode */
  126. #define BA0_DMR_TBC (1<<25) /* Transfer By Channel */
  127. #define BA0_DMR_CBC (1<<24) /* Count By Channel (0 = frame resolution) */
  128. #define BA0_DMR_SWAPC (1<<22) /* Swap Left/Right Channels */
  129. #define BA0_DMR_SIZE20 (1<<20) /* Sample is 20-bit */
  130. #define BA0_DMR_USIGN (1<<19) /* Unsigned */
  131. #define BA0_DMR_BEND (1<<18) /* Big Endian */
  132. #define BA0_DMR_MONO (1<<17) /* Mono */
  133. #define BA0_DMR_SIZE8 (1<<16) /* Sample is 8-bit */
  134. #define BA0_DMR_TYPE_DEMAND (0<<6)
  135. #define BA0_DMR_TYPE_SINGLE (1<<6)
  136. #define BA0_DMR_TYPE_BLOCK (2<<6)
  137. #define BA0_DMR_TYPE_CASCADE (3<<6) /* Not supported */
  138. #define BA0_DMR_DEC (1<<5) /* Access Increment (0) or Decrement (1) */
  139. #define BA0_DMR_AUTO (1<<4) /* Auto-Initialize */
  140. #define BA0_DMR_TR_VERIFY (0<<2) /* Verify Transfer */
  141. #define BA0_DMR_TR_WRITE (1<<2) /* Write Transfer */
  142. #define BA0_DMR_TR_READ (2<<2) /* Read Transfer */
  143. #define BA0_DCR_HTCIE (1<<17) /* Half Terminal Count Interrupt */
  144. #define BA0_DCR_TCIE (1<<16) /* Terminal Count Interrupt */
  145. #define BA0_DCR_MSK (1<<0) /* DMA Mask bit */
  146. #define BA0_FCR0 0x0180 /* FIFO Control 0 */
  147. #define BA0_FCR1 0x0184 /* FIFO Control 1 */
  148. #define BA0_FCR2 0x0188 /* FIFO Control 2 */
  149. #define BA0_FCR3 0x018c /* FIFO Control 3 */
  150. #define BA0_FCR_FEN (1<<31) /* FIFO Enable bit */
  151. #define BA0_FCR_DACZ (1<<30) /* DAC Zero */
  152. #define BA0_FCR_PSH (1<<29) /* Previous Sample Hold */
  153. #define BA0_FCR_RS(x) (((x)&0x1f)<<24) /* Right Slot Mapping */
  154. #define BA0_FCR_LS(x) (((x)&0x1f)<<16) /* Left Slot Mapping */
  155. #define BA0_FCR_SZ(x) (((x)&0x7f)<<8) /* FIFO buffer size (in samples) */
  156. #define BA0_FCR_OF(x) (((x)&0x7f)<<0) /* FIFO starting offset (in samples) */
  157. #define BA0_FPDR0 0x0190 /* FIFO Polled Data 0 */
  158. #define BA0_FPDR1 0x0194 /* FIFO Polled Data 1 */
  159. #define BA0_FPDR2 0x0198 /* FIFO Polled Data 2 */
  160. #define BA0_FPDR3 0x019c /* FIFO Polled Data 3 */
  161. #define BA0_FCHS 0x020c /* FIFO Channel Status */
  162. #define BA0_FCHS_RCO(x) (1<<(7+(((x)&3)<<3))) /* Right Channel Out */
  163. #define BA0_FCHS_LCO(x) (1<<(6+(((x)&3)<<3))) /* Left Channel Out */
  164. #define BA0_FCHS_MRP(x) (1<<(5+(((x)&3)<<3))) /* Move Read Pointer */
  165. #define BA0_FCHS_FE(x) (1<<(4+(((x)&3)<<3))) /* FIFO Empty */
  166. #define BA0_FCHS_FF(x) (1<<(3+(((x)&3)<<3))) /* FIFO Full */
  167. #define BA0_FCHS_IOR(x) (1<<(2+(((x)&3)<<3))) /* Internal Overrun Flag */
  168. #define BA0_FCHS_RCI(x) (1<<(1+(((x)&3)<<3))) /* Right Channel In */
  169. #define BA0_FCHS_LCI(x) (1<<(0+(((x)&3)<<3))) /* Left Channel In */
  170. #define BA0_FSIC0 0x0210 /* FIFO Status and Interrupt Control 0 */
  171. #define BA0_FSIC1 0x0214 /* FIFO Status and Interrupt Control 1 */
  172. #define BA0_FSIC2 0x0218 /* FIFO Status and Interrupt Control 2 */
  173. #define BA0_FSIC3 0x021c /* FIFO Status and Interrupt Control 3 */
  174. #define BA0_FSIC_FIC(x) (((x)&0x7f)<<24) /* FIFO Interrupt Count */
  175. #define BA0_FSIC_FORIE (1<<23) /* FIFO OverRun Interrupt Enable */
  176. #define BA0_FSIC_FURIE (1<<22) /* FIFO UnderRun Interrupt Enable */
  177. #define BA0_FSIC_FSCIE (1<<16) /* FIFO Sample Count Interrupt Enable */
  178. #define BA0_FSIC_FSC(x) (((x)&0x7f)<<8) /* FIFO Sample Count */
  179. #define BA0_FSIC_FOR (1<<7) /* FIFO OverRun */
  180. #define BA0_FSIC_FUR (1<<6) /* FIFO UnderRun */
  181. #define BA0_FSIC_FSCR (1<<0) /* FIFO Sample Count Reached */
  182. #define BA0_PMCS 0x0344 /* Power Management Control/Status */
  183. #define BA0_CWPR 0x03e0 /* Configuration Write Protect */
  184. #define BA0_EPPMC 0x03e4 /* Extended PCI Power Management Control */
  185. #define BA0_EPPMC_FPDN (1<<14) /* Full Power DowN */
  186. #define BA0_GPIOR 0x03e8 /* GPIO Pin Interface Register */
  187. #define BA0_SPMC 0x03ec /* Serial Port Power Management Control (& ASDIN2 enable) */
  188. #define BA0_SPMC_GIPPEN (1<<15) /* GP INT Primary PME# Enable */
  189. #define BA0_SPMC_GISPEN (1<<14) /* GP INT Secondary PME# Enable */
  190. #define BA0_SPMC_EESPD (1<<9) /* EEPROM Serial Port Disable */
  191. #define BA0_SPMC_ASDI2E (1<<8) /* ASDIN2 Enable */
  192. #define BA0_SPMC_ASDO (1<<7) /* Asynchronous ASDOUT Assertion */
  193. #define BA0_SPMC_WUP2 (1<<3) /* Wakeup for Secondary Input */
  194. #define BA0_SPMC_WUP1 (1<<2) /* Wakeup for Primary Input */
  195. #define BA0_SPMC_ASYNC (1<<1) /* Asynchronous ASYNC Assertion */
  196. #define BA0_SPMC_RSTN (1<<0) /* Reset Not! */
  197. #define BA0_CFLR 0x03f0 /* Configuration Load Register (EEPROM or BIOS) */
  198. #define BA0_CFLR_DEFAULT 0x00000001 /* CFLR must be in AC97 link mode */
  199. #define BA0_IISR 0x03f4 /* ISA Interrupt Select */
  200. #define BA0_TMS 0x03f8 /* Test Register */
  201. #define BA0_SSVID 0x03fc /* Subsystem ID register */
  202. #define BA0_CLKCR1 0x0400 /* Clock Control Register 1 */
  203. #define BA0_CLKCR1_CLKON (1<<25) /* Read Only */
  204. #define BA0_CLKCR1_DLLRDY (1<<24) /* DLL Ready */
  205. #define BA0_CLKCR1_DLLOS (1<<6) /* DLL Output Select */
  206. #define BA0_CLKCR1_SWCE (1<<5) /* Clock Enable */
  207. #define BA0_CLKCR1_DLLP (1<<4) /* DLL PowerUp */
  208. #define BA0_CLKCR1_DLLSS (((x)&3)<<3) /* DLL Source Select */
  209. #define BA0_FRR 0x0410 /* Feature Reporting Register */
  210. #define BA0_SLT12O 0x041c /* Slot 12 GPIO Output Register for AC-Link */
  211. #define BA0_SERMC 0x0420 /* Serial Port Master Control */
  212. #define BA0_SERMC_FCRN (1<<27) /* Force Codec Ready Not */
  213. #define BA0_SERMC_ODSEN2 (1<<25) /* On-Demand Support Enable ASDIN2 */
  214. #define BA0_SERMC_ODSEN1 (1<<24) /* On-Demand Support Enable ASDIN1 */
  215. #define BA0_SERMC_SXLB (1<<21) /* ASDIN2 to ASDOUT Loopback */
  216. #define BA0_SERMC_SLB (1<<20) /* ASDOUT to ASDIN2 Loopback */
  217. #define BA0_SERMC_LOVF (1<<19) /* Loopback Output Valid Frame bit */
  218. #define BA0_SERMC_TCID(x) (((x)&3)<<16) /* Target Secondary Codec ID */
  219. #define BA0_SERMC_PXLB (5<<1) /* Primary Port External Loopback */
  220. #define BA0_SERMC_PLB (4<<1) /* Primary Port Internal Loopback */
  221. #define BA0_SERMC_PTC (7<<1) /* Port Timing Configuration */
  222. #define BA0_SERMC_PTC_AC97 (1<<1) /* AC97 mode */
  223. #define BA0_SERMC_MSPE (1<<0) /* Master Serial Port Enable */
  224. #define BA0_SERC1 0x0428 /* Serial Port Configuration 1 */
  225. #define BA0_SERC1_SO1F(x) (((x)&7)>>1) /* Primary Output Port Format */
  226. #define BA0_SERC1_AC97 (1<<1)
  227. #define BA0_SERC1_SO1EN (1<<0) /* Primary Output Port Enable */
  228. #define BA0_SERC2 0x042c /* Serial Port Configuration 2 */
  229. #define BA0_SERC2_SI1F(x) (((x)&7)>>1) /* Primary Input Port Format */
  230. #define BA0_SERC2_AC97 (1<<1)
  231. #define BA0_SERC2_SI1EN (1<<0) /* Primary Input Port Enable */
  232. #define BA0_SLT12M 0x045c /* Slot 12 Monitor Register for Primary AC-Link */
  233. #define BA0_ACCTL 0x0460 /* AC'97 Control */
  234. #define BA0_ACCTL_TC (1<<6) /* Target Codec */
  235. #define BA0_ACCTL_CRW (1<<4) /* 0=Write, 1=Read Command */
  236. #define BA0_ACCTL_DCV (1<<3) /* Dynamic Command Valid */
  237. #define BA0_ACCTL_VFRM (1<<2) /* Valid Frame */
  238. #define BA0_ACCTL_ESYN (1<<1) /* Enable Sync */
  239. #define BA0_ACSTS 0x0464 /* AC'97 Status */
  240. #define BA0_ACSTS_VSTS (1<<1) /* Valid Status */
  241. #define BA0_ACSTS_CRDY (1<<0) /* Codec Ready */
  242. #define BA0_ACOSV 0x0468 /* AC'97 Output Slot Valid */
  243. #define BA0_ACOSV_SLV(x) (1<<((x)-3))
  244. #define BA0_ACCAD 0x046c /* AC'97 Command Address */
  245. #define BA0_ACCDA 0x0470 /* AC'97 Command Data */
  246. #define BA0_ACISV 0x0474 /* AC'97 Input Slot Valid */
  247. #define BA0_ACISV_SLV(x) (1<<((x)-3))
  248. #define BA0_ACSAD 0x0478 /* AC'97 Status Address */
  249. #define BA0_ACSDA 0x047c /* AC'97 Status Data */
  250. #define BA0_JSPT 0x0480 /* Joystick poll/trigger */
  251. #define BA0_JSCTL 0x0484 /* Joystick control */
  252. #define BA0_JSC1 0x0488 /* Joystick control */
  253. #define BA0_JSC2 0x048c /* Joystick control */
  254. #define BA0_JSIO 0x04a0
  255. #define BA0_MIDCR 0x0490 /* MIDI Control */
  256. #define BA0_MIDCR_MRST (1<<5) /* Reset MIDI Interface */
  257. #define BA0_MIDCR_MLB (1<<4) /* MIDI Loop Back Enable */
  258. #define BA0_MIDCR_TIE (1<<3) /* MIDI Transmuit Interrupt Enable */
  259. #define BA0_MIDCR_RIE (1<<2) /* MIDI Receive Interrupt Enable */
  260. #define BA0_MIDCR_RXE (1<<1) /* MIDI Receive Enable */
  261. #define BA0_MIDCR_TXE (1<<0) /* MIDI Transmit Enable */
  262. #define BA0_MIDCMD 0x0494 /* MIDI Command (wo) */
  263. #define BA0_MIDSR 0x0494 /* MIDI Status (ro) */
  264. #define BA0_MIDSR_RDA (1<<15) /* Sticky bit (RBE 1->0) */
  265. #define BA0_MIDSR_TBE (1<<14) /* Sticky bit (TBF 0->1) */
  266. #define BA0_MIDSR_RBE (1<<7) /* Receive Buffer Empty */
  267. #define BA0_MIDSR_TBF (1<<6) /* Transmit Buffer Full */
  268. #define BA0_MIDWP 0x0498 /* MIDI Write */
  269. #define BA0_MIDRP 0x049c /* MIDI Read (ro) */
  270. #define BA0_AODSD1 0x04a8 /* AC'97 On-Demand Slot Disable for primary link (ro) */
  271. #define BA0_AODSD1_NDS(x) (1<<((x)-3))
  272. #define BA0_AODSD2 0x04ac /* AC'97 On-Demand Slot Disable for secondary link (ro) */
  273. #define BA0_AODSD2_NDS(x) (1<<((x)-3))
  274. #define BA0_CFGI 0x04b0 /* Configure Interface (EEPROM interface) */
  275. #define BA0_SLT12M2 0x04dc /* Slot 12 Monitor Register 2 for secondary AC-link */
  276. #define BA0_ACSTS2 0x04e4 /* AC'97 Status Register 2 */
  277. #define BA0_ACISV2 0x04f4 /* AC'97 Input Slot Valid Register 2 */
  278. #define BA0_ACSAD2 0x04f8 /* AC'97 Status Address Register 2 */
  279. #define BA0_ACSDA2 0x04fc /* AC'97 Status Data Register 2 */
  280. #define BA0_FMSR 0x0730 /* FM Synthesis Status (ro) */
  281. #define BA0_B0AP 0x0730 /* FM Bank 0 Address Port (wo) */
  282. #define BA0_FMDP 0x0734 /* FM Data Port */
  283. #define BA0_B1AP 0x0738 /* FM Bank 1 Address Port */
  284. #define BA0_B1DP 0x073c /* FM Bank 1 Data Port */
  285. #define BA0_SSPM 0x0740 /* Sound System Power Management */
  286. #define BA0_SSPM_MIXEN (1<<6) /* Playback SRC + FM/Wavetable MIX */
  287. #define BA0_SSPM_CSRCEN (1<<5) /* Capture Sample Rate Converter Enable */
  288. #define BA0_SSPM_PSRCEN (1<<4) /* Playback Sample Rate Converter Enable */
  289. #define BA0_SSPM_JSEN (1<<3) /* Joystick Enable */
  290. #define BA0_SSPM_ACLEN (1<<2) /* Serial Port Engine and AC-Link Enable */
  291. #define BA0_SSPM_FMEN (1<<1) /* FM Synthesis Block Enable */
  292. #define BA0_DACSR 0x0744 /* DAC Sample Rate - Playback SRC */
  293. #define BA0_ADCSR 0x0748 /* ADC Sample Rate - Capture SRC */
  294. #define BA0_SSCR 0x074c /* Sound System Control Register */
  295. #define BA0_SSCR_HVS1 (1<<23) /* Hardwave Volume Step (0=1,1=2) */
  296. #define BA0_SSCR_MVCS (1<<19) /* Master Volume Codec Select */
  297. #define BA0_SSCR_MVLD (1<<18) /* Master Volume Line Out Disable */
  298. #define BA0_SSCR_MVAD (1<<17) /* Master Volume Alternate Out Disable */
  299. #define BA0_SSCR_MVMD (1<<16) /* Master Volume Mono Out Disable */
  300. #define BA0_SSCR_XLPSRC (1<<8) /* External SRC Loopback Mode */
  301. #define BA0_SSCR_LPSRC (1<<7) /* SRC Loopback Mode */
  302. #define BA0_SSCR_CDTX (1<<5) /* CD Transfer Data */
  303. #define BA0_SSCR_HVC (1<<3) /* Harware Volume Control Enable */
  304. #define BA0_FMLVC 0x0754 /* FM Synthesis Left Volume Control */
  305. #define BA0_FMRVC 0x0758 /* FM Synthesis Right Volume Control */
  306. #define BA0_SRCSA 0x075c /* SRC Slot Assignments */
  307. #define BA0_PPLVC 0x0760 /* PCM Playback Left Volume Control */
  308. #define BA0_PPRVC 0x0764 /* PCM Playback Right Volume Control */
  309. #define BA0_PASR 0x0768 /* playback sample rate */
  310. #define BA0_CASR 0x076C /* capture sample rate */
  311. /* Source Slot Numbers - Playback */
  312. #define SRCSLOT_LEFT_PCM_PLAYBACK 0
  313. #define SRCSLOT_RIGHT_PCM_PLAYBACK 1
  314. #define SRCSLOT_PHONE_LINE_1_DAC 2
  315. #define SRCSLOT_CENTER_PCM_PLAYBACK 3
  316. #define SRCSLOT_LEFT_SURROUND_PCM_PLAYBACK 4
  317. #define SRCSLOT_RIGHT_SURROUND_PCM_PLAYBACK 5
  318. #define SRCSLOT_LFE_PCM_PLAYBACK 6
  319. #define SRCSLOT_PHONE_LINE_2_DAC 7
  320. #define SRCSLOT_HEADSET_DAC 8
  321. #define SRCSLOT_LEFT_WT 29 /* invalid for BA0_SRCSA */
  322. #define SRCSLOT_RIGHT_WT 30 /* invalid for BA0_SRCSA */
  323. /* Source Slot Numbers - Capture */
  324. #define SRCSLOT_LEFT_PCM_RECORD 10
  325. #define SRCSLOT_RIGHT_PCM_RECORD 11
  326. #define SRCSLOT_PHONE_LINE_1_ADC 12
  327. #define SRCSLOT_MIC_ADC 13
  328. #define SRCSLOT_PHONE_LINE_2_ADC 17
  329. #define SRCSLOT_HEADSET_ADC 18
  330. #define SRCSLOT_SECONDARY_LEFT_PCM_RECORD 20
  331. #define SRCSLOT_SECONDARY_RIGHT_PCM_RECORD 21
  332. #define SRCSLOT_SECONDARY_PHONE_LINE_1_ADC 22
  333. #define SRCSLOT_SECONDARY_MIC_ADC 23
  334. #define SRCSLOT_SECONDARY_PHONE_LINE_2_ADC 27
  335. #define SRCSLOT_SECONDARY_HEADSET_ADC 28
  336. /* Source Slot Numbers - Others */
  337. #define SRCSLOT_POWER_DOWN 31
  338. /* MIDI modes */
  339. #define CS4281_MODE_OUTPUT (1<<0)
  340. #define CS4281_MODE_INPUT (1<<1)
  341. /* joystick bits */
  342. /* Bits for JSPT */
  343. #define JSPT_CAX 0x00000001
  344. #define JSPT_CAY 0x00000002
  345. #define JSPT_CBX 0x00000004
  346. #define JSPT_CBY 0x00000008
  347. #define JSPT_BA1 0x00000010
  348. #define JSPT_BA2 0x00000020
  349. #define JSPT_BB1 0x00000040
  350. #define JSPT_BB2 0x00000080
  351. /* Bits for JSCTL */
  352. #define JSCTL_SP_MASK 0x00000003
  353. #define JSCTL_SP_SLOW 0x00000000
  354. #define JSCTL_SP_MEDIUM_SLOW 0x00000001
  355. #define JSCTL_SP_MEDIUM_FAST 0x00000002
  356. #define JSCTL_SP_FAST 0x00000003
  357. #define JSCTL_ARE 0x00000004
  358. /* Data register pairs masks */
  359. #define JSC1_Y1V_MASK 0x0000FFFF
  360. #define JSC1_X1V_MASK 0xFFFF0000
  361. #define JSC1_Y1V_SHIFT 0
  362. #define JSC1_X1V_SHIFT 16
  363. #define JSC2_Y2V_MASK 0x0000FFFF
  364. #define JSC2_X2V_MASK 0xFFFF0000
  365. #define JSC2_Y2V_SHIFT 0
  366. #define JSC2_X2V_SHIFT 16
  367. /* JS GPIO */
  368. #define JSIO_DAX 0x00000001
  369. #define JSIO_DAY 0x00000002
  370. #define JSIO_DBX 0x00000004
  371. #define JSIO_DBY 0x00000008
  372. #define JSIO_AXOE 0x00000010
  373. #define JSIO_AYOE 0x00000020
  374. #define JSIO_BXOE 0x00000040
  375. #define JSIO_BYOE 0x00000080
  376. /*
  377. *
  378. */
  379. typedef struct snd_cs4281 cs4281_t;
  380. typedef struct snd_cs4281_dma cs4281_dma_t;
  381. struct snd_cs4281_dma {
  382. snd_pcm_substream_t *substream;
  383. unsigned int regDBA; /* offset to DBA register */
  384. unsigned int regDCA; /* offset to DCA register */
  385. unsigned int regDBC; /* offset to DBC register */
  386. unsigned int regDCC; /* offset to DCC register */
  387. unsigned int regDMR; /* offset to DMR register */
  388. unsigned int regDCR; /* offset to DCR register */
  389. unsigned int regHDSR; /* offset to HDSR register */
  390. unsigned int regFCR; /* offset to FCR register */
  391. unsigned int regFSIC; /* offset to FSIC register */
  392. unsigned int valDMR; /* DMA mode */
  393. unsigned int valDCR; /* DMA command */
  394. unsigned int valFCR; /* FIFO control */
  395. unsigned int fifo_offset; /* FIFO offset within BA1 */
  396. unsigned char left_slot; /* FIFO left slot */
  397. unsigned char right_slot; /* FIFO right slot */
  398. int frag; /* period number */
  399. };
  400. #define SUSPEND_REGISTERS 20
  401. struct snd_cs4281 {
  402. int irq;
  403. void __iomem *ba0; /* virtual (accessible) address */
  404. void __iomem *ba1; /* virtual (accessible) address */
  405. unsigned long ba0_addr;
  406. unsigned long ba1_addr;
  407. int dual_codec;
  408. ac97_bus_t *ac97_bus;
  409. ac97_t *ac97;
  410. ac97_t *ac97_secondary;
  411. struct pci_dev *pci;
  412. snd_card_t *card;
  413. snd_pcm_t *pcm;
  414. snd_rawmidi_t *rmidi;
  415. snd_rawmidi_substream_t *midi_input;
  416. snd_rawmidi_substream_t *midi_output;
  417. cs4281_dma_t dma[4];
  418. unsigned char src_left_play_slot;
  419. unsigned char src_right_play_slot;
  420. unsigned char src_left_rec_slot;
  421. unsigned char src_right_rec_slot;
  422. unsigned int spurious_dhtc_irq;
  423. unsigned int spurious_dtc_irq;
  424. spinlock_t reg_lock;
  425. unsigned int midcr;
  426. unsigned int uartm;
  427. struct gameport *gameport;
  428. #ifdef CONFIG_PM
  429. u32 suspend_regs[SUSPEND_REGISTERS];
  430. #endif
  431. };
  432. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id, struct pt_regs *regs);
  433. static struct pci_device_id snd_cs4281_ids[] = {
  434. { 0x1013, 0x6005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, }, /* CS4281 */
  435. { 0, }
  436. };
  437. MODULE_DEVICE_TABLE(pci, snd_cs4281_ids);
  438. /*
  439. * constants
  440. */
  441. #define CS4281_FIFO_SIZE 32
  442. /*
  443. * common I/O routines
  444. */
  445. static void snd_cs4281_delay(unsigned int delay)
  446. {
  447. if (delay > 999) {
  448. unsigned long end_time;
  449. delay = (delay * HZ) / 1000000;
  450. if (delay < 1)
  451. delay = 1;
  452. end_time = jiffies + delay;
  453. do {
  454. set_current_state(TASK_UNINTERRUPTIBLE);
  455. schedule_timeout(1);
  456. } while (time_after_eq(end_time, jiffies));
  457. } else {
  458. udelay(delay);
  459. }
  460. }
  461. inline static void snd_cs4281_delay_long(void)
  462. {
  463. set_current_state(TASK_UNINTERRUPTIBLE);
  464. schedule_timeout(1);
  465. }
  466. static inline void snd_cs4281_pokeBA0(cs4281_t *chip, unsigned long offset, unsigned int val)
  467. {
  468. writel(val, chip->ba0 + offset);
  469. }
  470. static inline unsigned int snd_cs4281_peekBA0(cs4281_t *chip, unsigned long offset)
  471. {
  472. return readl(chip->ba0 + offset);
  473. }
  474. static void snd_cs4281_ac97_write(ac97_t *ac97,
  475. unsigned short reg, unsigned short val)
  476. {
  477. /*
  478. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  479. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  480. * 3. Write ACCTL = Control Register = 460h for initiating the write
  481. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 07h
  482. * 5. if DCV not cleared, break and return error
  483. */
  484. cs4281_t *chip = ac97->private_data;
  485. int count;
  486. /*
  487. * Setup the AC97 control registers on the CS461x to send the
  488. * appropriate command to the AC97 to perform the read.
  489. * ACCAD = Command Address Register = 46Ch
  490. * ACCDA = Command Data Register = 470h
  491. * ACCTL = Control Register = 460h
  492. * set DCV - will clear when process completed
  493. * reset CRW - Write command
  494. * set VFRM - valid frame enabled
  495. * set ESYN - ASYNC generation enabled
  496. * set RSTN - ARST# inactive, AC97 codec not reset
  497. */
  498. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  499. snd_cs4281_pokeBA0(chip, BA0_ACCDA, val);
  500. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_VFRM |
  501. BA0_ACCTL_ESYN | (ac97->num ? BA0_ACCTL_TC : 0));
  502. for (count = 0; count < 2000; count++) {
  503. /*
  504. * First, we want to wait for a short time.
  505. */
  506. udelay(10);
  507. /*
  508. * Now, check to see if the write has completed.
  509. * ACCTL = 460h, DCV should be reset by now and 460h = 07h
  510. */
  511. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV)) {
  512. return;
  513. }
  514. }
  515. snd_printk(KERN_ERR "AC'97 write problem, reg = 0x%x, val = 0x%x\n", reg, val);
  516. }
  517. static unsigned short snd_cs4281_ac97_read(ac97_t *ac97,
  518. unsigned short reg)
  519. {
  520. cs4281_t *chip = ac97->private_data;
  521. int count;
  522. unsigned short result;
  523. // FIXME: volatile is necessary in the following due to a bug of
  524. // some gcc versions
  525. volatile int ac97_num = ((volatile ac97_t *)ac97)->num;
  526. /*
  527. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  528. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  529. * 3. Write ACCTL = Control Register = 460h for initiating the write
  530. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 17h
  531. * 5. if DCV not cleared, break and return error
  532. * 6. Read ACSTS = Status Register = 464h, check VSTS bit
  533. */
  534. snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  535. /*
  536. * Setup the AC97 control registers on the CS461x to send the
  537. * appropriate command to the AC97 to perform the read.
  538. * ACCAD = Command Address Register = 46Ch
  539. * ACCDA = Command Data Register = 470h
  540. * ACCTL = Control Register = 460h
  541. * set DCV - will clear when process completed
  542. * set CRW - Read command
  543. * set VFRM - valid frame enabled
  544. * set ESYN - ASYNC generation enabled
  545. * set RSTN - ARST# inactive, AC97 codec not reset
  546. */
  547. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  548. snd_cs4281_pokeBA0(chip, BA0_ACCDA, 0);
  549. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_CRW |
  550. BA0_ACCTL_VFRM | BA0_ACCTL_ESYN |
  551. (ac97_num ? BA0_ACCTL_TC : 0));
  552. /*
  553. * Wait for the read to occur.
  554. */
  555. for (count = 0; count < 500; count++) {
  556. /*
  557. * First, we want to wait for a short time.
  558. */
  559. udelay(10);
  560. /*
  561. * Now, check to see if the read has completed.
  562. * ACCTL = 460h, DCV should be reset by now and 460h = 17h
  563. */
  564. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV))
  565. goto __ok1;
  566. }
  567. snd_printk(KERN_ERR "AC'97 read problem (ACCTL_DCV), reg = 0x%x\n", reg);
  568. result = 0xffff;
  569. goto __end;
  570. __ok1:
  571. /*
  572. * Wait for the valid status bit to go active.
  573. */
  574. for (count = 0; count < 100; count++) {
  575. /*
  576. * Read the AC97 status register.
  577. * ACSTS = Status Register = 464h
  578. * VSTS - Valid Status
  579. */
  580. if (snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSTS2 : BA0_ACSTS) & BA0_ACSTS_VSTS)
  581. goto __ok2;
  582. udelay(10);
  583. }
  584. snd_printk(KERN_ERR "AC'97 read problem (ACSTS_VSTS), reg = 0x%x\n", reg);
  585. result = 0xffff;
  586. goto __end;
  587. __ok2:
  588. /*
  589. * Read the data returned from the AC97 register.
  590. * ACSDA = Status Data Register = 474h
  591. */
  592. result = snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  593. __end:
  594. return result;
  595. }
  596. /*
  597. * PCM part
  598. */
  599. static int snd_cs4281_trigger(snd_pcm_substream_t *substream, int cmd)
  600. {
  601. cs4281_dma_t *dma = (cs4281_dma_t *)substream->runtime->private_data;
  602. cs4281_t *chip = snd_pcm_substream_chip(substream);
  603. spin_lock(&chip->reg_lock);
  604. switch (cmd) {
  605. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  606. dma->valDCR |= BA0_DCR_MSK;
  607. dma->valFCR |= BA0_FCR_FEN;
  608. break;
  609. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  610. dma->valDCR &= ~BA0_DCR_MSK;
  611. dma->valFCR &= ~BA0_FCR_FEN;
  612. break;
  613. case SNDRV_PCM_TRIGGER_START:
  614. case SNDRV_PCM_TRIGGER_RESUME:
  615. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR & ~BA0_DMR_DMA);
  616. dma->valDMR |= BA0_DMR_DMA;
  617. dma->valDCR &= ~BA0_DCR_MSK;
  618. dma->valFCR |= BA0_FCR_FEN;
  619. break;
  620. case SNDRV_PCM_TRIGGER_STOP:
  621. case SNDRV_PCM_TRIGGER_SUSPEND:
  622. dma->valDMR &= ~(BA0_DMR_DMA|BA0_DMR_POLL);
  623. dma->valDCR |= BA0_DCR_MSK;
  624. dma->valFCR &= ~BA0_FCR_FEN;
  625. /* Leave wave playback FIFO enabled for FM */
  626. if (dma->regFCR != BA0_FCR0)
  627. dma->valFCR &= ~BA0_FCR_FEN;
  628. break;
  629. default:
  630. spin_unlock(&chip->reg_lock);
  631. return -EINVAL;
  632. }
  633. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR);
  634. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR);
  635. snd_cs4281_pokeBA0(chip, dma->regDCR, dma->valDCR);
  636. spin_unlock(&chip->reg_lock);
  637. return 0;
  638. }
  639. static unsigned int snd_cs4281_rate(unsigned int rate, unsigned int *real_rate)
  640. {
  641. unsigned int val = ~0;
  642. if (real_rate)
  643. *real_rate = rate;
  644. /* special "hardcoded" rates */
  645. switch (rate) {
  646. case 8000: return 5;
  647. case 11025: return 4;
  648. case 16000: return 3;
  649. case 22050: return 2;
  650. case 44100: return 1;
  651. case 48000: return 0;
  652. default:
  653. goto __variable;
  654. }
  655. __variable:
  656. val = 1536000 / rate;
  657. if (real_rate)
  658. *real_rate = 1536000 / val;
  659. return val;
  660. }
  661. static void snd_cs4281_mode(cs4281_t *chip, cs4281_dma_t *dma, snd_pcm_runtime_t *runtime, int capture, int src)
  662. {
  663. int rec_mono;
  664. dma->valDMR = BA0_DMR_TYPE_SINGLE | BA0_DMR_AUTO |
  665. (capture ? BA0_DMR_TR_WRITE : BA0_DMR_TR_READ);
  666. if (runtime->channels == 1)
  667. dma->valDMR |= BA0_DMR_MONO;
  668. if (snd_pcm_format_unsigned(runtime->format) > 0)
  669. dma->valDMR |= BA0_DMR_USIGN;
  670. if (snd_pcm_format_big_endian(runtime->format) > 0)
  671. dma->valDMR |= BA0_DMR_BEND;
  672. switch (snd_pcm_format_width(runtime->format)) {
  673. case 8: dma->valDMR |= BA0_DMR_SIZE8;
  674. if (runtime->channels == 1)
  675. dma->valDMR |= BA0_DMR_SWAPC;
  676. break;
  677. case 32: dma->valDMR |= BA0_DMR_SIZE20; break;
  678. }
  679. dma->frag = 0; /* for workaround */
  680. dma->valDCR = BA0_DCR_TCIE | BA0_DCR_MSK;
  681. if (runtime->buffer_size != runtime->period_size)
  682. dma->valDCR |= BA0_DCR_HTCIE;
  683. /* Initialize DMA */
  684. snd_cs4281_pokeBA0(chip, dma->regDBA, runtime->dma_addr);
  685. snd_cs4281_pokeBA0(chip, dma->regDBC, runtime->buffer_size - 1);
  686. rec_mono = (chip->dma[1].valDMR & BA0_DMR_MONO) == BA0_DMR_MONO;
  687. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  688. (chip->src_right_play_slot << 8) |
  689. (chip->src_left_rec_slot << 16) |
  690. ((rec_mono ? 31 : chip->src_right_rec_slot) << 24));
  691. if (!src)
  692. goto __skip_src;
  693. if (!capture) {
  694. if (dma->left_slot == chip->src_left_play_slot) {
  695. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  696. snd_assert(dma->right_slot == chip->src_right_play_slot, );
  697. snd_cs4281_pokeBA0(chip, BA0_DACSR, val);
  698. }
  699. } else {
  700. if (dma->left_slot == chip->src_left_rec_slot) {
  701. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  702. snd_assert(dma->right_slot == chip->src_right_rec_slot, );
  703. snd_cs4281_pokeBA0(chip, BA0_ADCSR, val);
  704. }
  705. }
  706. __skip_src:
  707. /* Deactivate wave playback FIFO before changing slot assignments */
  708. if (dma->regFCR == BA0_FCR0)
  709. snd_cs4281_pokeBA0(chip, dma->regFCR, snd_cs4281_peekBA0(chip, dma->regFCR) & ~BA0_FCR_FEN);
  710. /* Initialize FIFO */
  711. dma->valFCR = BA0_FCR_LS(dma->left_slot) |
  712. BA0_FCR_RS(capture && (dma->valDMR & BA0_DMR_MONO) ? 31 : dma->right_slot) |
  713. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  714. BA0_FCR_OF(dma->fifo_offset);
  715. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | (capture ? BA0_FCR_PSH : 0));
  716. /* Activate FIFO again for FM playback */
  717. if (dma->regFCR == BA0_FCR0)
  718. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | BA0_FCR_FEN);
  719. /* Clear FIFO Status and Interrupt Control Register */
  720. snd_cs4281_pokeBA0(chip, dma->regFSIC, 0);
  721. }
  722. static int snd_cs4281_hw_params(snd_pcm_substream_t * substream,
  723. snd_pcm_hw_params_t * hw_params)
  724. {
  725. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  726. }
  727. static int snd_cs4281_hw_free(snd_pcm_substream_t * substream)
  728. {
  729. return snd_pcm_lib_free_pages(substream);
  730. }
  731. static int snd_cs4281_playback_prepare(snd_pcm_substream_t * substream)
  732. {
  733. snd_pcm_runtime_t *runtime = substream->runtime;
  734. cs4281_dma_t *dma = (cs4281_dma_t *)runtime->private_data;
  735. cs4281_t *chip = snd_pcm_substream_chip(substream);
  736. spin_lock_irq(&chip->reg_lock);
  737. snd_cs4281_mode(chip, dma, runtime, 0, 1);
  738. spin_unlock_irq(&chip->reg_lock);
  739. return 0;
  740. }
  741. static int snd_cs4281_capture_prepare(snd_pcm_substream_t * substream)
  742. {
  743. snd_pcm_runtime_t *runtime = substream->runtime;
  744. cs4281_dma_t *dma = (cs4281_dma_t *)runtime->private_data;
  745. cs4281_t *chip = snd_pcm_substream_chip(substream);
  746. spin_lock_irq(&chip->reg_lock);
  747. snd_cs4281_mode(chip, dma, runtime, 1, 1);
  748. spin_unlock_irq(&chip->reg_lock);
  749. return 0;
  750. }
  751. static snd_pcm_uframes_t snd_cs4281_pointer(snd_pcm_substream_t * substream)
  752. {
  753. snd_pcm_runtime_t *runtime = substream->runtime;
  754. cs4281_dma_t *dma = (cs4281_dma_t *)runtime->private_data;
  755. cs4281_t *chip = snd_pcm_substream_chip(substream);
  756. // printk("DCC = 0x%x, buffer_size = 0x%x, jiffies = %li\n", snd_cs4281_peekBA0(chip, dma->regDCC), runtime->buffer_size, jiffies);
  757. return runtime->buffer_size -
  758. snd_cs4281_peekBA0(chip, dma->regDCC) - 1;
  759. }
  760. static snd_pcm_hardware_t snd_cs4281_playback =
  761. {
  762. .info = (SNDRV_PCM_INFO_MMAP |
  763. SNDRV_PCM_INFO_INTERLEAVED |
  764. SNDRV_PCM_INFO_MMAP_VALID |
  765. SNDRV_PCM_INFO_PAUSE |
  766. SNDRV_PCM_INFO_RESUME |
  767. SNDRV_PCM_INFO_SYNC_START),
  768. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  769. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  770. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  771. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  772. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  773. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  774. .rate_min = 4000,
  775. .rate_max = 48000,
  776. .channels_min = 1,
  777. .channels_max = 2,
  778. .buffer_bytes_max = (512*1024),
  779. .period_bytes_min = 64,
  780. .period_bytes_max = (512*1024),
  781. .periods_min = 1,
  782. .periods_max = 2,
  783. .fifo_size = CS4281_FIFO_SIZE,
  784. };
  785. static snd_pcm_hardware_t snd_cs4281_capture =
  786. {
  787. .info = (SNDRV_PCM_INFO_MMAP |
  788. SNDRV_PCM_INFO_INTERLEAVED |
  789. SNDRV_PCM_INFO_MMAP_VALID |
  790. SNDRV_PCM_INFO_PAUSE |
  791. SNDRV_PCM_INFO_RESUME |
  792. SNDRV_PCM_INFO_SYNC_START),
  793. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  794. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  795. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  796. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  797. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  798. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  799. .rate_min = 4000,
  800. .rate_max = 48000,
  801. .channels_min = 1,
  802. .channels_max = 2,
  803. .buffer_bytes_max = (512*1024),
  804. .period_bytes_min = 64,
  805. .period_bytes_max = (512*1024),
  806. .periods_min = 1,
  807. .periods_max = 2,
  808. .fifo_size = CS4281_FIFO_SIZE,
  809. };
  810. static int snd_cs4281_playback_open(snd_pcm_substream_t * substream)
  811. {
  812. cs4281_t *chip = snd_pcm_substream_chip(substream);
  813. snd_pcm_runtime_t *runtime = substream->runtime;
  814. cs4281_dma_t *dma;
  815. dma = &chip->dma[0];
  816. dma->substream = substream;
  817. dma->left_slot = 0;
  818. dma->right_slot = 1;
  819. runtime->private_data = dma;
  820. runtime->hw = snd_cs4281_playback;
  821. snd_pcm_set_sync(substream);
  822. /* should be detected from the AC'97 layer, but it seems
  823. that although CS4297A rev B reports 18-bit ADC resolution,
  824. samples are 20-bit */
  825. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  826. return 0;
  827. }
  828. static int snd_cs4281_capture_open(snd_pcm_substream_t * substream)
  829. {
  830. cs4281_t *chip = snd_pcm_substream_chip(substream);
  831. snd_pcm_runtime_t *runtime = substream->runtime;
  832. cs4281_dma_t *dma;
  833. dma = &chip->dma[1];
  834. dma->substream = substream;
  835. dma->left_slot = 10;
  836. dma->right_slot = 11;
  837. runtime->private_data = dma;
  838. runtime->hw = snd_cs4281_capture;
  839. snd_pcm_set_sync(substream);
  840. /* should be detected from the AC'97 layer, but it seems
  841. that although CS4297A rev B reports 18-bit ADC resolution,
  842. samples are 20-bit */
  843. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  844. return 0;
  845. }
  846. static int snd_cs4281_playback_close(snd_pcm_substream_t * substream)
  847. {
  848. cs4281_dma_t *dma = (cs4281_dma_t *)substream->runtime->private_data;
  849. dma->substream = NULL;
  850. return 0;
  851. }
  852. static int snd_cs4281_capture_close(snd_pcm_substream_t * substream)
  853. {
  854. cs4281_dma_t *dma = (cs4281_dma_t *)substream->runtime->private_data;
  855. dma->substream = NULL;
  856. return 0;
  857. }
  858. static snd_pcm_ops_t snd_cs4281_playback_ops = {
  859. .open = snd_cs4281_playback_open,
  860. .close = snd_cs4281_playback_close,
  861. .ioctl = snd_pcm_lib_ioctl,
  862. .hw_params = snd_cs4281_hw_params,
  863. .hw_free = snd_cs4281_hw_free,
  864. .prepare = snd_cs4281_playback_prepare,
  865. .trigger = snd_cs4281_trigger,
  866. .pointer = snd_cs4281_pointer,
  867. };
  868. static snd_pcm_ops_t snd_cs4281_capture_ops = {
  869. .open = snd_cs4281_capture_open,
  870. .close = snd_cs4281_capture_close,
  871. .ioctl = snd_pcm_lib_ioctl,
  872. .hw_params = snd_cs4281_hw_params,
  873. .hw_free = snd_cs4281_hw_free,
  874. .prepare = snd_cs4281_capture_prepare,
  875. .trigger = snd_cs4281_trigger,
  876. .pointer = snd_cs4281_pointer,
  877. };
  878. static void snd_cs4281_pcm_free(snd_pcm_t *pcm)
  879. {
  880. cs4281_t *chip = pcm->private_data;
  881. chip->pcm = NULL;
  882. snd_pcm_lib_preallocate_free_for_all(pcm);
  883. }
  884. static int __devinit snd_cs4281_pcm(cs4281_t * chip, int device, snd_pcm_t ** rpcm)
  885. {
  886. snd_pcm_t *pcm;
  887. int err;
  888. if (rpcm)
  889. *rpcm = NULL;
  890. err = snd_pcm_new(chip->card, "CS4281", device, 1, 1, &pcm);
  891. if (err < 0)
  892. return err;
  893. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4281_playback_ops);
  894. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4281_capture_ops);
  895. pcm->private_data = chip;
  896. pcm->private_free = snd_cs4281_pcm_free;
  897. pcm->info_flags = 0;
  898. strcpy(pcm->name, "CS4281");
  899. chip->pcm = pcm;
  900. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  901. snd_dma_pci_data(chip->pci), 64*1024, 512*1024);
  902. if (rpcm)
  903. *rpcm = pcm;
  904. return 0;
  905. }
  906. /*
  907. * Mixer section
  908. */
  909. #define CS_VOL_MASK 0x1f
  910. static int snd_cs4281_info_volume(snd_kcontrol_t * kcontrol, snd_ctl_elem_info_t * uinfo)
  911. {
  912. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  913. uinfo->count = 2;
  914. uinfo->value.integer.min = 0;
  915. uinfo->value.integer.max = CS_VOL_MASK;
  916. return 0;
  917. }
  918. static int snd_cs4281_get_volume(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  919. {
  920. cs4281_t *chip = snd_kcontrol_chip(kcontrol);
  921. int regL = (kcontrol->private_value >> 16) & 0xffff;
  922. int regR = kcontrol->private_value & 0xffff;
  923. int volL, volR;
  924. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  925. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  926. ucontrol->value.integer.value[0] = volL;
  927. ucontrol->value.integer.value[1] = volR;
  928. return 0;
  929. }
  930. static int snd_cs4281_put_volume(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  931. {
  932. cs4281_t *chip = snd_kcontrol_chip(kcontrol);
  933. int change = 0;
  934. int regL = (kcontrol->private_value >> 16) & 0xffff;
  935. int regR = kcontrol->private_value & 0xffff;
  936. int volL, volR;
  937. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  938. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  939. if (ucontrol->value.integer.value[0] != volL) {
  940. volL = CS_VOL_MASK - (ucontrol->value.integer.value[0] & CS_VOL_MASK);
  941. snd_cs4281_pokeBA0(chip, regL, volL);
  942. change = 1;
  943. }
  944. if (ucontrol->value.integer.value[0] != volL) {
  945. volR = CS_VOL_MASK - (ucontrol->value.integer.value[1] & CS_VOL_MASK);
  946. snd_cs4281_pokeBA0(chip, regR, volR);
  947. change = 1;
  948. }
  949. return change;
  950. }
  951. static snd_kcontrol_new_t snd_cs4281_fm_vol =
  952. {
  953. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  954. .name = "Synth Playback Volume",
  955. .info = snd_cs4281_info_volume,
  956. .get = snd_cs4281_get_volume,
  957. .put = snd_cs4281_put_volume,
  958. .private_value = ((BA0_FMLVC << 16) | BA0_FMRVC),
  959. };
  960. static snd_kcontrol_new_t snd_cs4281_pcm_vol =
  961. {
  962. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  963. .name = "PCM Stream Playback Volume",
  964. .info = snd_cs4281_info_volume,
  965. .get = snd_cs4281_get_volume,
  966. .put = snd_cs4281_put_volume,
  967. .private_value = ((BA0_PPLVC << 16) | BA0_PPRVC),
  968. };
  969. static void snd_cs4281_mixer_free_ac97_bus(ac97_bus_t *bus)
  970. {
  971. cs4281_t *chip = bus->private_data;
  972. chip->ac97_bus = NULL;
  973. }
  974. static void snd_cs4281_mixer_free_ac97(ac97_t *ac97)
  975. {
  976. cs4281_t *chip = ac97->private_data;
  977. if (ac97->num)
  978. chip->ac97_secondary = NULL;
  979. else
  980. chip->ac97 = NULL;
  981. }
  982. static int __devinit snd_cs4281_mixer(cs4281_t * chip)
  983. {
  984. snd_card_t *card = chip->card;
  985. ac97_template_t ac97;
  986. int err;
  987. static ac97_bus_ops_t ops = {
  988. .write = snd_cs4281_ac97_write,
  989. .read = snd_cs4281_ac97_read,
  990. };
  991. if ((err = snd_ac97_bus(card, 0, &ops, chip, &chip->ac97_bus)) < 0)
  992. return err;
  993. chip->ac97_bus->private_free = snd_cs4281_mixer_free_ac97_bus;
  994. memset(&ac97, 0, sizeof(ac97));
  995. ac97.private_data = chip;
  996. ac97.private_free = snd_cs4281_mixer_free_ac97;
  997. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97)) < 0)
  998. return err;
  999. if (chip->dual_codec) {
  1000. ac97.num = 1;
  1001. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97_secondary)) < 0)
  1002. return err;
  1003. }
  1004. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_fm_vol, chip))) < 0)
  1005. return err;
  1006. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_pcm_vol, chip))) < 0)
  1007. return err;
  1008. return 0;
  1009. }
  1010. /*
  1011. * proc interface
  1012. */
  1013. static void snd_cs4281_proc_read(snd_info_entry_t *entry,
  1014. snd_info_buffer_t * buffer)
  1015. {
  1016. cs4281_t *chip = entry->private_data;
  1017. snd_iprintf(buffer, "Cirrus Logic CS4281\n\n");
  1018. snd_iprintf(buffer, "Spurious half IRQs : %u\n", chip->spurious_dhtc_irq);
  1019. snd_iprintf(buffer, "Spurious end IRQs : %u\n", chip->spurious_dtc_irq);
  1020. }
  1021. static long snd_cs4281_BA0_read(snd_info_entry_t *entry, void *file_private_data,
  1022. struct file *file, char __user *buf,
  1023. unsigned long count, unsigned long pos)
  1024. {
  1025. long size;
  1026. cs4281_t *chip = entry->private_data;
  1027. size = count;
  1028. if (pos + size > CS4281_BA0_SIZE)
  1029. size = (long)CS4281_BA0_SIZE - pos;
  1030. if (size > 0) {
  1031. if (copy_to_user_fromio(buf, chip->ba0 + pos, size))
  1032. return -EFAULT;
  1033. }
  1034. return size;
  1035. }
  1036. static long snd_cs4281_BA1_read(snd_info_entry_t *entry, void *file_private_data,
  1037. struct file *file, char __user *buf,
  1038. unsigned long count, unsigned long pos)
  1039. {
  1040. long size;
  1041. cs4281_t *chip = entry->private_data;
  1042. size = count;
  1043. if (pos + size > CS4281_BA1_SIZE)
  1044. size = (long)CS4281_BA1_SIZE - pos;
  1045. if (size > 0) {
  1046. if (copy_to_user_fromio(buf, chip->ba1 + pos, size))
  1047. return -EFAULT;
  1048. }
  1049. return size;
  1050. }
  1051. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA0 = {
  1052. .read = snd_cs4281_BA0_read,
  1053. };
  1054. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA1 = {
  1055. .read = snd_cs4281_BA1_read,
  1056. };
  1057. static void __devinit snd_cs4281_proc_init(cs4281_t * chip)
  1058. {
  1059. snd_info_entry_t *entry;
  1060. if (! snd_card_proc_new(chip->card, "cs4281", &entry))
  1061. snd_info_set_text_ops(entry, chip, 1024, snd_cs4281_proc_read);
  1062. if (! snd_card_proc_new(chip->card, "cs4281_BA0", &entry)) {
  1063. entry->content = SNDRV_INFO_CONTENT_DATA;
  1064. entry->private_data = chip;
  1065. entry->c.ops = &snd_cs4281_proc_ops_BA0;
  1066. entry->size = CS4281_BA0_SIZE;
  1067. }
  1068. if (! snd_card_proc_new(chip->card, "cs4281_BA1", &entry)) {
  1069. entry->content = SNDRV_INFO_CONTENT_DATA;
  1070. entry->private_data = chip;
  1071. entry->c.ops = &snd_cs4281_proc_ops_BA1;
  1072. entry->size = CS4281_BA1_SIZE;
  1073. }
  1074. }
  1075. /*
  1076. * joystick support
  1077. */
  1078. #if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
  1079. static void snd_cs4281_gameport_trigger(struct gameport *gameport)
  1080. {
  1081. cs4281_t *chip = gameport_get_port_data(gameport);
  1082. snd_assert(chip, return);
  1083. snd_cs4281_pokeBA0(chip, BA0_JSPT, 0xff);
  1084. }
  1085. static unsigned char snd_cs4281_gameport_read(struct gameport *gameport)
  1086. {
  1087. cs4281_t *chip = gameport_get_port_data(gameport);
  1088. snd_assert(chip, return 0);
  1089. return snd_cs4281_peekBA0(chip, BA0_JSPT);
  1090. }
  1091. #ifdef COOKED_MODE
  1092. static int snd_cs4281_gameport_cooked_read(struct gameport *gameport, int *axes, int *buttons)
  1093. {
  1094. cs4281_t *chip = gameport_get_port_data(gameport);
  1095. unsigned js1, js2, jst;
  1096. snd_assert(chip, return 0);
  1097. js1 = snd_cs4281_peekBA0(chip, BA0_JSC1);
  1098. js2 = snd_cs4281_peekBA0(chip, BA0_JSC2);
  1099. jst = snd_cs4281_peekBA0(chip, BA0_JSPT);
  1100. *buttons = (~jst >> 4) & 0x0F;
  1101. axes[0] = ((js1 & JSC1_Y1V_MASK) >> JSC1_Y1V_SHIFT) & 0xFFFF;
  1102. axes[1] = ((js1 & JSC1_X1V_MASK) >> JSC1_X1V_SHIFT) & 0xFFFF;
  1103. axes[2] = ((js2 & JSC2_Y2V_MASK) >> JSC2_Y2V_SHIFT) & 0xFFFF;
  1104. axes[3] = ((js2 & JSC2_X2V_MASK) >> JSC2_X2V_SHIFT) & 0xFFFF;
  1105. for (jst = 0; jst < 4; ++jst)
  1106. if (axes[jst] == 0xFFFF) axes[jst] = -1;
  1107. return 0;
  1108. }
  1109. #else
  1110. #define snd_cs4281_gameport_cooked_read NULL
  1111. #endif
  1112. static int snd_cs4281_gameport_open(struct gameport *gameport, int mode)
  1113. {
  1114. switch (mode) {
  1115. #ifdef COOKED_MODE
  1116. case GAMEPORT_MODE_COOKED:
  1117. return 0;
  1118. #endif
  1119. case GAMEPORT_MODE_RAW:
  1120. return 0;
  1121. default:
  1122. return -1;
  1123. }
  1124. return 0;
  1125. }
  1126. static int __devinit snd_cs4281_create_gameport(cs4281_t *chip)
  1127. {
  1128. struct gameport *gp;
  1129. chip->gameport = gp = gameport_allocate_port();
  1130. if (!gp) {
  1131. printk(KERN_ERR "cs4281: cannot allocate memory for gameport\n");
  1132. return -ENOMEM;
  1133. }
  1134. gameport_set_name(gp, "CS4281 Gameport");
  1135. gameport_set_phys(gp, "pci%s/gameport0", pci_name(chip->pci));
  1136. gameport_set_dev_parent(gp, &chip->pci->dev);
  1137. gp->open = snd_cs4281_gameport_open;
  1138. gp->read = snd_cs4281_gameport_read;
  1139. gp->trigger = snd_cs4281_gameport_trigger;
  1140. gp->cooked_read = snd_cs4281_gameport_cooked_read;
  1141. gameport_set_port_data(gp, chip);
  1142. snd_cs4281_pokeBA0(chip, BA0_JSIO, 0xFF); // ?
  1143. snd_cs4281_pokeBA0(chip, BA0_JSCTL, JSCTL_SP_MEDIUM_SLOW);
  1144. gameport_register_port(gp);
  1145. return 0;
  1146. }
  1147. static void snd_cs4281_free_gameport(cs4281_t *chip)
  1148. {
  1149. if (chip->gameport) {
  1150. gameport_unregister_port(chip->gameport);
  1151. chip->gameport = NULL;
  1152. }
  1153. }
  1154. #else
  1155. static inline int snd_cs4281_create_gameport(cs4281_t *chip) { return -ENOSYS; }
  1156. static inline void snd_cs4281_free_gameport(cs4281_t *chip) { }
  1157. #endif /* CONFIG_GAMEPORT || (MODULE && CONFIG_GAMEPORT_MODULE) */
  1158. static int snd_cs4281_free(cs4281_t *chip)
  1159. {
  1160. snd_cs4281_free_gameport(chip);
  1161. if (chip->irq >= 0)
  1162. synchronize_irq(chip->irq);
  1163. /* Mask interrupts */
  1164. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff);
  1165. /* Stop the DLL Clock logic. */
  1166. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1167. /* Sound System Power Management - Turn Everything OFF */
  1168. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1169. /* PCI interface - D3 state */
  1170. pci_set_power_state(chip->pci, 3);
  1171. if (chip->irq >= 0)
  1172. free_irq(chip->irq, (void *)chip);
  1173. if (chip->ba0)
  1174. iounmap(chip->ba0);
  1175. if (chip->ba1)
  1176. iounmap(chip->ba1);
  1177. pci_release_regions(chip->pci);
  1178. pci_disable_device(chip->pci);
  1179. kfree(chip);
  1180. return 0;
  1181. }
  1182. static int snd_cs4281_dev_free(snd_device_t *device)
  1183. {
  1184. cs4281_t *chip = device->device_data;
  1185. return snd_cs4281_free(chip);
  1186. }
  1187. static int snd_cs4281_chip_init(cs4281_t *chip); /* defined below */
  1188. #ifdef CONFIG_PM
  1189. static int cs4281_suspend(snd_card_t *card, pm_message_t state);
  1190. static int cs4281_resume(snd_card_t *card);
  1191. #endif
  1192. static int __devinit snd_cs4281_create(snd_card_t * card,
  1193. struct pci_dev *pci,
  1194. cs4281_t ** rchip,
  1195. int dual_codec)
  1196. {
  1197. cs4281_t *chip;
  1198. unsigned int tmp;
  1199. int err;
  1200. static snd_device_ops_t ops = {
  1201. .dev_free = snd_cs4281_dev_free,
  1202. };
  1203. *rchip = NULL;
  1204. if ((err = pci_enable_device(pci)) < 0)
  1205. return err;
  1206. chip = kcalloc(1, sizeof(*chip), GFP_KERNEL);
  1207. if (chip == NULL) {
  1208. pci_disable_device(pci);
  1209. return -ENOMEM;
  1210. }
  1211. spin_lock_init(&chip->reg_lock);
  1212. chip->card = card;
  1213. chip->pci = pci;
  1214. chip->irq = -1;
  1215. pci_set_master(pci);
  1216. if (dual_codec < 0 || dual_codec > 3) {
  1217. snd_printk(KERN_ERR "invalid dual_codec option %d\n", dual_codec);
  1218. dual_codec = 0;
  1219. }
  1220. chip->dual_codec = dual_codec;
  1221. if ((err = pci_request_regions(pci, "CS4281")) < 0) {
  1222. kfree(chip);
  1223. pci_disable_device(pci);
  1224. return err;
  1225. }
  1226. chip->ba0_addr = pci_resource_start(pci, 0);
  1227. chip->ba1_addr = pci_resource_start(pci, 1);
  1228. if (request_irq(pci->irq, snd_cs4281_interrupt, SA_INTERRUPT|SA_SHIRQ, "CS4281", (void *)chip)) {
  1229. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1230. snd_cs4281_free(chip);
  1231. return -ENOMEM;
  1232. }
  1233. chip->irq = pci->irq;
  1234. chip->ba0 = ioremap_nocache(chip->ba0_addr, pci_resource_len(pci, 0));
  1235. chip->ba1 = ioremap_nocache(chip->ba1_addr, pci_resource_len(pci, 1));
  1236. if (!chip->ba0 || !chip->ba1) {
  1237. snd_cs4281_free(chip);
  1238. return -ENOMEM;
  1239. }
  1240. tmp = snd_cs4281_chip_init(chip);
  1241. if (tmp) {
  1242. snd_cs4281_free(chip);
  1243. return tmp;
  1244. }
  1245. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1246. snd_cs4281_free(chip);
  1247. return err;
  1248. }
  1249. snd_cs4281_proc_init(chip);
  1250. snd_card_set_pm_callback(card, cs4281_suspend, cs4281_resume, chip);
  1251. snd_card_set_dev(card, &pci->dev);
  1252. *rchip = chip;
  1253. return 0;
  1254. }
  1255. static int snd_cs4281_chip_init(cs4281_t *chip)
  1256. {
  1257. unsigned int tmp;
  1258. int timeout;
  1259. int retry_count = 2;
  1260. /* Having EPPMC.FPDN=1 prevent proper chip initialisation */
  1261. tmp = snd_cs4281_peekBA0(chip, BA0_EPPMC);
  1262. if (tmp & BA0_EPPMC_FPDN)
  1263. snd_cs4281_pokeBA0(chip, BA0_EPPMC, tmp & ~BA0_EPPMC_FPDN);
  1264. __retry:
  1265. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1266. if (tmp != BA0_CFLR_DEFAULT) {
  1267. snd_cs4281_pokeBA0(chip, BA0_CFLR, BA0_CFLR_DEFAULT);
  1268. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1269. if (tmp != BA0_CFLR_DEFAULT) {
  1270. snd_printk(KERN_ERR "CFLR setup failed (0x%x)\n", tmp);
  1271. return -EIO;
  1272. }
  1273. }
  1274. /* Set the 'Configuration Write Protect' register
  1275. * to 4281h. Allows vendor-defined configuration
  1276. * space between 0e4h and 0ffh to be written. */
  1277. snd_cs4281_pokeBA0(chip, BA0_CWPR, 0x4281);
  1278. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC1)) != (BA0_SERC1_SO1EN | BA0_SERC1_AC97)) {
  1279. snd_printk(KERN_ERR "SERC1 AC'97 check failed (0x%x)\n", tmp);
  1280. return -EIO;
  1281. }
  1282. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC2)) != (BA0_SERC2_SI1EN | BA0_SERC2_AC97)) {
  1283. snd_printk(KERN_ERR "SERC2 AC'97 check failed (0x%x)\n", tmp);
  1284. return -EIO;
  1285. }
  1286. /* Sound System Power Management */
  1287. snd_cs4281_pokeBA0(chip, BA0_SSPM, BA0_SSPM_MIXEN | BA0_SSPM_CSRCEN |
  1288. BA0_SSPM_PSRCEN | BA0_SSPM_JSEN |
  1289. BA0_SSPM_ACLEN | BA0_SSPM_FMEN);
  1290. /* Serial Port Power Management */
  1291. /* Blast the clock control register to zero so that the
  1292. * PLL starts out in a known state, and blast the master serial
  1293. * port control register to zero so that the serial ports also
  1294. * start out in a known state. */
  1295. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1296. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1297. /* Make ESYN go to zero to turn off
  1298. * the Sync pulse on the AC97 link. */
  1299. snd_cs4281_pokeBA0(chip, BA0_ACCTL, 0);
  1300. udelay(50);
  1301. /* Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
  1302. * spec) and then drive it high. This is done for non AC97 modes since
  1303. * there might be logic external to the CS4281 that uses the ARST# line
  1304. * for a reset. */
  1305. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1306. udelay(50);
  1307. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN);
  1308. snd_cs4281_delay(50000);
  1309. if (chip->dual_codec)
  1310. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN | BA0_SPMC_ASDI2E);
  1311. /*
  1312. * Set the serial port timing configuration.
  1313. */
  1314. snd_cs4281_pokeBA0(chip, BA0_SERMC,
  1315. (chip->dual_codec ? BA0_SERMC_TCID(chip->dual_codec) : BA0_SERMC_TCID(1)) |
  1316. BA0_SERMC_PTC_AC97 | BA0_SERMC_MSPE);
  1317. /*
  1318. * Start the DLL Clock logic.
  1319. */
  1320. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_DLLP);
  1321. snd_cs4281_delay(50000);
  1322. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_SWCE | BA0_CLKCR1_DLLP);
  1323. /*
  1324. * Wait for the DLL ready signal from the clock logic.
  1325. */
  1326. timeout = HZ;
  1327. do {
  1328. /*
  1329. * Read the AC97 status register to see if we've seen a CODEC
  1330. * signal from the AC97 codec.
  1331. */
  1332. if (snd_cs4281_peekBA0(chip, BA0_CLKCR1) & BA0_CLKCR1_DLLRDY)
  1333. goto __ok0;
  1334. snd_cs4281_delay_long();
  1335. } while (timeout-- > 0);
  1336. snd_printk(KERN_ERR "DLLRDY not seen\n");
  1337. return -EIO;
  1338. __ok0:
  1339. /*
  1340. * The first thing we do here is to enable sync generation. As soon
  1341. * as we start receiving bit clock, we'll start producing the SYNC
  1342. * signal.
  1343. */
  1344. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_ESYN);
  1345. /*
  1346. * Wait for the codec ready signal from the AC97 codec.
  1347. */
  1348. timeout = HZ;
  1349. do {
  1350. /*
  1351. * Read the AC97 status register to see if we've seen a CODEC
  1352. * signal from the AC97 codec.
  1353. */
  1354. if (snd_cs4281_peekBA0(chip, BA0_ACSTS) & BA0_ACSTS_CRDY)
  1355. goto __ok1;
  1356. snd_cs4281_delay_long();
  1357. } while (timeout-- > 0);
  1358. snd_printk(KERN_ERR "never read codec ready from AC'97 (0x%x)\n", snd_cs4281_peekBA0(chip, BA0_ACSTS));
  1359. return -EIO;
  1360. __ok1:
  1361. if (chip->dual_codec) {
  1362. timeout = HZ;
  1363. do {
  1364. if (snd_cs4281_peekBA0(chip, BA0_ACSTS2) & BA0_ACSTS_CRDY)
  1365. goto __codec2_ok;
  1366. snd_cs4281_delay_long();
  1367. } while (timeout-- > 0);
  1368. snd_printk(KERN_INFO "secondary codec doesn't respond. disable it...\n");
  1369. chip->dual_codec = 0;
  1370. __codec2_ok: ;
  1371. }
  1372. /*
  1373. * Assert the valid frame signal so that we can start sending commands
  1374. * to the AC97 codec.
  1375. */
  1376. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_VFRM | BA0_ACCTL_ESYN);
  1377. /*
  1378. * Wait until we've sampled input slots 3 and 4 as valid, meaning that
  1379. * the codec is pumping ADC data across the AC-link.
  1380. */
  1381. timeout = HZ;
  1382. do {
  1383. /*
  1384. * Read the input slot valid register and see if input slots 3
  1385. * 4 are valid yet.
  1386. */
  1387. if ((snd_cs4281_peekBA0(chip, BA0_ACISV) & (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4))) == (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4)))
  1388. goto __ok2;
  1389. snd_cs4281_delay_long();
  1390. } while (timeout-- > 0);
  1391. if (--retry_count > 0)
  1392. goto __retry;
  1393. snd_printk(KERN_ERR "never read ISV3 and ISV4 from AC'97\n");
  1394. return -EIO;
  1395. __ok2:
  1396. /*
  1397. * Now, assert valid frame and the slot 3 and 4 valid bits. This will
  1398. * commense the transfer of digital audio data to the AC97 codec.
  1399. */
  1400. snd_cs4281_pokeBA0(chip, BA0_ACOSV, BA0_ACOSV_SLV(3) | BA0_ACOSV_SLV(4));
  1401. /*
  1402. * Initialize DMA structures
  1403. */
  1404. for (tmp = 0; tmp < 4; tmp++) {
  1405. cs4281_dma_t *dma = &chip->dma[tmp];
  1406. dma->regDBA = BA0_DBA0 + (tmp * 0x10);
  1407. dma->regDCA = BA0_DCA0 + (tmp * 0x10);
  1408. dma->regDBC = BA0_DBC0 + (tmp * 0x10);
  1409. dma->regDCC = BA0_DCC0 + (tmp * 0x10);
  1410. dma->regDMR = BA0_DMR0 + (tmp * 8);
  1411. dma->regDCR = BA0_DCR0 + (tmp * 8);
  1412. dma->regHDSR = BA0_HDSR0 + (tmp * 4);
  1413. dma->regFCR = BA0_FCR0 + (tmp * 4);
  1414. dma->regFSIC = BA0_FSIC0 + (tmp * 4);
  1415. dma->fifo_offset = tmp * CS4281_FIFO_SIZE;
  1416. snd_cs4281_pokeBA0(chip, dma->regFCR,
  1417. BA0_FCR_LS(31) |
  1418. BA0_FCR_RS(31) |
  1419. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1420. BA0_FCR_OF(dma->fifo_offset));
  1421. }
  1422. chip->src_left_play_slot = 0; /* AC'97 left PCM playback (3) */
  1423. chip->src_right_play_slot = 1; /* AC'97 right PCM playback (4) */
  1424. chip->src_left_rec_slot = 10; /* AC'97 left PCM record (3) */
  1425. chip->src_right_rec_slot = 11; /* AC'97 right PCM record (4) */
  1426. /* Activate wave playback FIFO for FM playback */
  1427. chip->dma[0].valFCR = BA0_FCR_FEN | BA0_FCR_LS(0) |
  1428. BA0_FCR_RS(1) |
  1429. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1430. BA0_FCR_OF(chip->dma[0].fifo_offset);
  1431. snd_cs4281_pokeBA0(chip, chip->dma[0].regFCR, chip->dma[0].valFCR);
  1432. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  1433. (chip->src_right_play_slot << 8) |
  1434. (chip->src_left_rec_slot << 16) |
  1435. (chip->src_right_rec_slot << 24));
  1436. /* Initialize digital volume */
  1437. snd_cs4281_pokeBA0(chip, BA0_PPLVC, 0);
  1438. snd_cs4281_pokeBA0(chip, BA0_PPRVC, 0);
  1439. /* Enable IRQs */
  1440. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1441. /* Unmask interrupts */
  1442. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff & ~(
  1443. BA0_HISR_MIDI |
  1444. BA0_HISR_DMAI |
  1445. BA0_HISR_DMA(0) |
  1446. BA0_HISR_DMA(1) |
  1447. BA0_HISR_DMA(2) |
  1448. BA0_HISR_DMA(3)));
  1449. synchronize_irq(chip->irq);
  1450. return 0;
  1451. }
  1452. /*
  1453. * MIDI section
  1454. */
  1455. static void snd_cs4281_midi_reset(cs4281_t *chip)
  1456. {
  1457. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr | BA0_MIDCR_MRST);
  1458. udelay(100);
  1459. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1460. }
  1461. static int snd_cs4281_midi_input_open(snd_rawmidi_substream_t * substream)
  1462. {
  1463. cs4281_t *chip = substream->rmidi->private_data;
  1464. spin_lock_irq(&chip->reg_lock);
  1465. chip->midcr |= BA0_MIDCR_RXE;
  1466. chip->midi_input = substream;
  1467. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1468. snd_cs4281_midi_reset(chip);
  1469. } else {
  1470. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1471. }
  1472. spin_unlock_irq(&chip->reg_lock);
  1473. return 0;
  1474. }
  1475. static int snd_cs4281_midi_input_close(snd_rawmidi_substream_t * substream)
  1476. {
  1477. cs4281_t *chip = substream->rmidi->private_data;
  1478. spin_lock_irq(&chip->reg_lock);
  1479. chip->midcr &= ~(BA0_MIDCR_RXE | BA0_MIDCR_RIE);
  1480. chip->midi_input = NULL;
  1481. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1482. snd_cs4281_midi_reset(chip);
  1483. } else {
  1484. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1485. }
  1486. chip->uartm &= ~CS4281_MODE_INPUT;
  1487. spin_unlock_irq(&chip->reg_lock);
  1488. return 0;
  1489. }
  1490. static int snd_cs4281_midi_output_open(snd_rawmidi_substream_t * substream)
  1491. {
  1492. cs4281_t *chip = substream->rmidi->private_data;
  1493. spin_lock_irq(&chip->reg_lock);
  1494. chip->uartm |= CS4281_MODE_OUTPUT;
  1495. chip->midcr |= BA0_MIDCR_TXE;
  1496. chip->midi_output = substream;
  1497. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1498. snd_cs4281_midi_reset(chip);
  1499. } else {
  1500. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1501. }
  1502. spin_unlock_irq(&chip->reg_lock);
  1503. return 0;
  1504. }
  1505. static int snd_cs4281_midi_output_close(snd_rawmidi_substream_t * substream)
  1506. {
  1507. cs4281_t *chip = substream->rmidi->private_data;
  1508. spin_lock_irq(&chip->reg_lock);
  1509. chip->midcr &= ~(BA0_MIDCR_TXE | BA0_MIDCR_TIE);
  1510. chip->midi_output = NULL;
  1511. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1512. snd_cs4281_midi_reset(chip);
  1513. } else {
  1514. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1515. }
  1516. chip->uartm &= ~CS4281_MODE_OUTPUT;
  1517. spin_unlock_irq(&chip->reg_lock);
  1518. return 0;
  1519. }
  1520. static void snd_cs4281_midi_input_trigger(snd_rawmidi_substream_t * substream, int up)
  1521. {
  1522. unsigned long flags;
  1523. cs4281_t *chip = substream->rmidi->private_data;
  1524. spin_lock_irqsave(&chip->reg_lock, flags);
  1525. if (up) {
  1526. if ((chip->midcr & BA0_MIDCR_RIE) == 0) {
  1527. chip->midcr |= BA0_MIDCR_RIE;
  1528. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1529. }
  1530. } else {
  1531. if (chip->midcr & BA0_MIDCR_RIE) {
  1532. chip->midcr &= ~BA0_MIDCR_RIE;
  1533. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1534. }
  1535. }
  1536. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1537. }
  1538. static void snd_cs4281_midi_output_trigger(snd_rawmidi_substream_t * substream, int up)
  1539. {
  1540. unsigned long flags;
  1541. cs4281_t *chip = substream->rmidi->private_data;
  1542. unsigned char byte;
  1543. spin_lock_irqsave(&chip->reg_lock, flags);
  1544. if (up) {
  1545. if ((chip->midcr & BA0_MIDCR_TIE) == 0) {
  1546. chip->midcr |= BA0_MIDCR_TIE;
  1547. /* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
  1548. while ((chip->midcr & BA0_MIDCR_TIE) &&
  1549. (snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1550. if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
  1551. chip->midcr &= ~BA0_MIDCR_TIE;
  1552. } else {
  1553. snd_cs4281_pokeBA0(chip, BA0_MIDWP, byte);
  1554. }
  1555. }
  1556. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1557. }
  1558. } else {
  1559. if (chip->midcr & BA0_MIDCR_TIE) {
  1560. chip->midcr &= ~BA0_MIDCR_TIE;
  1561. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1562. }
  1563. }
  1564. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1565. }
  1566. static snd_rawmidi_ops_t snd_cs4281_midi_output =
  1567. {
  1568. .open = snd_cs4281_midi_output_open,
  1569. .close = snd_cs4281_midi_output_close,
  1570. .trigger = snd_cs4281_midi_output_trigger,
  1571. };
  1572. static snd_rawmidi_ops_t snd_cs4281_midi_input =
  1573. {
  1574. .open = snd_cs4281_midi_input_open,
  1575. .close = snd_cs4281_midi_input_close,
  1576. .trigger = snd_cs4281_midi_input_trigger,
  1577. };
  1578. static int __devinit snd_cs4281_midi(cs4281_t * chip, int device, snd_rawmidi_t **rrawmidi)
  1579. {
  1580. snd_rawmidi_t *rmidi;
  1581. int err;
  1582. if (rrawmidi)
  1583. *rrawmidi = NULL;
  1584. if ((err = snd_rawmidi_new(chip->card, "CS4281", device, 1, 1, &rmidi)) < 0)
  1585. return err;
  1586. strcpy(rmidi->name, "CS4281");
  1587. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_cs4281_midi_output);
  1588. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_cs4281_midi_input);
  1589. rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT | SNDRV_RAWMIDI_INFO_DUPLEX;
  1590. rmidi->private_data = chip;
  1591. chip->rmidi = rmidi;
  1592. if (rrawmidi)
  1593. *rrawmidi = rmidi;
  1594. return 0;
  1595. }
  1596. /*
  1597. * Interrupt handler
  1598. */
  1599. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  1600. {
  1601. cs4281_t *chip = dev_id;
  1602. unsigned int status, dma, val;
  1603. cs4281_dma_t *cdma;
  1604. if (chip == NULL)
  1605. return IRQ_NONE;
  1606. status = snd_cs4281_peekBA0(chip, BA0_HISR);
  1607. if ((status & 0x7fffffff) == 0) {
  1608. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1609. return IRQ_NONE;
  1610. }
  1611. if (status & (BA0_HISR_DMA(0)|BA0_HISR_DMA(1)|BA0_HISR_DMA(2)|BA0_HISR_DMA(3))) {
  1612. for (dma = 0; dma < 4; dma++)
  1613. if (status & BA0_HISR_DMA(dma)) {
  1614. cdma = &chip->dma[dma];
  1615. spin_lock(&chip->reg_lock);
  1616. /* ack DMA IRQ */
  1617. val = snd_cs4281_peekBA0(chip, cdma->regHDSR);
  1618. /* workaround, sometimes CS4281 acknowledges */
  1619. /* end or middle transfer position twice */
  1620. cdma->frag++;
  1621. if ((val & BA0_HDSR_DHTC) && !(cdma->frag & 1)) {
  1622. cdma->frag--;
  1623. chip->spurious_dhtc_irq++;
  1624. spin_unlock(&chip->reg_lock);
  1625. continue;
  1626. }
  1627. if ((val & BA0_HDSR_DTC) && (cdma->frag & 1)) {
  1628. cdma->frag--;
  1629. chip->spurious_dtc_irq++;
  1630. spin_unlock(&chip->reg_lock);
  1631. continue;
  1632. }
  1633. spin_unlock(&chip->reg_lock);
  1634. snd_pcm_period_elapsed(cdma->substream);
  1635. }
  1636. }
  1637. if ((status & BA0_HISR_MIDI) && chip->rmidi) {
  1638. unsigned char c;
  1639. spin_lock(&chip->reg_lock);
  1640. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_RBE) == 0) {
  1641. c = snd_cs4281_peekBA0(chip, BA0_MIDRP);
  1642. if ((chip->midcr & BA0_MIDCR_RIE) == 0)
  1643. continue;
  1644. snd_rawmidi_receive(chip->midi_input, &c, 1);
  1645. }
  1646. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1647. if ((chip->midcr & BA0_MIDCR_TIE) == 0)
  1648. break;
  1649. if (snd_rawmidi_transmit(chip->midi_output, &c, 1) != 1) {
  1650. chip->midcr &= ~BA0_MIDCR_TIE;
  1651. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1652. break;
  1653. }
  1654. snd_cs4281_pokeBA0(chip, BA0_MIDWP, c);
  1655. }
  1656. spin_unlock(&chip->reg_lock);
  1657. }
  1658. /* EOI to the PCI part... reenables interrupts */
  1659. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1660. return IRQ_HANDLED;
  1661. }
  1662. /*
  1663. * OPL3 command
  1664. */
  1665. static void snd_cs4281_opl3_command(opl3_t * opl3, unsigned short cmd, unsigned char val)
  1666. {
  1667. unsigned long flags;
  1668. cs4281_t *chip = opl3->private_data;
  1669. void __iomem *port;
  1670. if (cmd & OPL3_RIGHT)
  1671. port = chip->ba0 + BA0_B1AP; /* right port */
  1672. else
  1673. port = chip->ba0 + BA0_B0AP; /* left port */
  1674. spin_lock_irqsave(&opl3->reg_lock, flags);
  1675. writel((unsigned int)cmd, port);
  1676. udelay(10);
  1677. writel((unsigned int)val, port + 4);
  1678. udelay(30);
  1679. spin_unlock_irqrestore(&opl3->reg_lock, flags);
  1680. }
  1681. static int __devinit snd_cs4281_probe(struct pci_dev *pci,
  1682. const struct pci_device_id *pci_id)
  1683. {
  1684. static int dev;
  1685. snd_card_t *card;
  1686. cs4281_t *chip;
  1687. opl3_t *opl3;
  1688. int err;
  1689. if (dev >= SNDRV_CARDS)
  1690. return -ENODEV;
  1691. if (!enable[dev]) {
  1692. dev++;
  1693. return -ENOENT;
  1694. }
  1695. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1696. if (card == NULL)
  1697. return -ENOMEM;
  1698. if ((err = snd_cs4281_create(card, pci, &chip, dual_codec[dev])) < 0) {
  1699. snd_card_free(card);
  1700. return err;
  1701. }
  1702. if ((err = snd_cs4281_mixer(chip)) < 0) {
  1703. snd_card_free(card);
  1704. return err;
  1705. }
  1706. if ((err = snd_cs4281_pcm(chip, 0, NULL)) < 0) {
  1707. snd_card_free(card);
  1708. return err;
  1709. }
  1710. if ((err = snd_cs4281_midi(chip, 0, NULL)) < 0) {
  1711. snd_card_free(card);
  1712. return err;
  1713. }
  1714. if ((err = snd_opl3_new(card, OPL3_HW_OPL3_CS4281, &opl3)) < 0) {
  1715. snd_card_free(card);
  1716. return err;
  1717. }
  1718. opl3->private_data = chip;
  1719. opl3->command = snd_cs4281_opl3_command;
  1720. snd_opl3_init(opl3);
  1721. if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
  1722. snd_card_free(card);
  1723. return err;
  1724. }
  1725. snd_cs4281_create_gameport(chip);
  1726. strcpy(card->driver, "CS4281");
  1727. strcpy(card->shortname, "Cirrus Logic CS4281");
  1728. sprintf(card->longname, "%s at 0x%lx, irq %d",
  1729. card->shortname,
  1730. chip->ba0_addr,
  1731. chip->irq);
  1732. if ((err = snd_card_register(card)) < 0) {
  1733. snd_card_free(card);
  1734. return err;
  1735. }
  1736. pci_set_drvdata(pci, card);
  1737. dev++;
  1738. return 0;
  1739. }
  1740. static void __devexit snd_cs4281_remove(struct pci_dev *pci)
  1741. {
  1742. snd_card_free(pci_get_drvdata(pci));
  1743. pci_set_drvdata(pci, NULL);
  1744. }
  1745. /*
  1746. * Power Management
  1747. */
  1748. #ifdef CONFIG_PM
  1749. static int saved_regs[SUSPEND_REGISTERS] = {
  1750. BA0_JSCTL,
  1751. BA0_GPIOR,
  1752. BA0_SSCR,
  1753. BA0_MIDCR,
  1754. BA0_SRCSA,
  1755. BA0_PASR,
  1756. BA0_CASR,
  1757. BA0_DACSR,
  1758. BA0_ADCSR,
  1759. BA0_FMLVC,
  1760. BA0_FMRVC,
  1761. BA0_PPLVC,
  1762. BA0_PPRVC,
  1763. };
  1764. #define CLKCR1_CKRA 0x00010000L
  1765. static int cs4281_suspend(snd_card_t *card, pm_message_t state)
  1766. {
  1767. cs4281_t *chip = card->pm_private_data;
  1768. u32 ulCLK;
  1769. unsigned int i;
  1770. snd_pcm_suspend_all(chip->pcm);
  1771. if (chip->ac97)
  1772. snd_ac97_suspend(chip->ac97);
  1773. if (chip->ac97_secondary)
  1774. snd_ac97_suspend(chip->ac97_secondary);
  1775. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1776. ulCLK |= CLKCR1_CKRA;
  1777. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1778. /* Disable interrupts. */
  1779. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_CHGM);
  1780. /* remember the status registers */
  1781. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1782. if (saved_regs[i])
  1783. chip->suspend_regs[i] = snd_cs4281_peekBA0(chip, saved_regs[i]);
  1784. /* Turn off the serial ports. */
  1785. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1786. /* Power off FM, Joystick, AC link, */
  1787. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1788. /* DLL off. */
  1789. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1790. /* AC link off. */
  1791. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1792. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1793. ulCLK &= ~CLKCR1_CKRA;
  1794. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1795. pci_disable_device(chip->pci);
  1796. return 0;
  1797. }
  1798. static int cs4281_resume(snd_card_t *card)
  1799. {
  1800. cs4281_t *chip = card->pm_private_data;
  1801. unsigned int i;
  1802. u32 ulCLK;
  1803. pci_enable_device(chip->pci);
  1804. pci_set_master(chip->pci);
  1805. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1806. ulCLK |= CLKCR1_CKRA;
  1807. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1808. snd_cs4281_chip_init(chip);
  1809. /* restore the status registers */
  1810. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1811. if (saved_regs[i])
  1812. snd_cs4281_pokeBA0(chip, saved_regs[i], chip->suspend_regs[i]);
  1813. if (chip->ac97)
  1814. snd_ac97_resume(chip->ac97);
  1815. if (chip->ac97_secondary)
  1816. snd_ac97_resume(chip->ac97_secondary);
  1817. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1818. ulCLK &= ~CLKCR1_CKRA;
  1819. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1820. return 0;
  1821. }
  1822. #endif /* CONFIG_PM */
  1823. static struct pci_driver driver = {
  1824. .name = "CS4281",
  1825. .id_table = snd_cs4281_ids,
  1826. .probe = snd_cs4281_probe,
  1827. .remove = __devexit_p(snd_cs4281_remove),
  1828. SND_PCI_PM_CALLBACKS
  1829. };
  1830. static int __init alsa_card_cs4281_init(void)
  1831. {
  1832. return pci_register_driver(&driver);
  1833. }
  1834. static void __exit alsa_card_cs4281_exit(void)
  1835. {
  1836. pci_unregister_driver(&driver);
  1837. }
  1838. module_init(alsa_card_cs4281_init)
  1839. module_exit(alsa_card_cs4281_exit)