rwsem.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /* $Id: rwsem.h,v 1.5 2001/11/18 00:12:56 davem Exp $
  2. * rwsem.h: R/W semaphores implemented using CAS
  3. *
  4. * Written by David S. Miller (davem@redhat.com), 2001.
  5. * Derived from asm-i386/rwsem.h
  6. */
  7. #ifndef _SPARC64_RWSEM_H
  8. #define _SPARC64_RWSEM_H
  9. #ifndef _LINUX_RWSEM_H
  10. #error "please don't include asm/rwsem.h directly, use linux/rwsem.h instead"
  11. #endif
  12. #ifdef __KERNEL__
  13. #include <linux/list.h>
  14. #include <linux/spinlock.h>
  15. #include <asm/rwsem-const.h>
  16. struct rwsem_waiter;
  17. struct rw_semaphore {
  18. signed int count;
  19. spinlock_t wait_lock;
  20. struct list_head wait_list;
  21. };
  22. #define __RWSEM_INITIALIZER(name) \
  23. { RWSEM_UNLOCKED_VALUE, SPIN_LOCK_UNLOCKED, LIST_HEAD_INIT((name).wait_list) }
  24. #define DECLARE_RWSEM(name) \
  25. struct rw_semaphore name = __RWSEM_INITIALIZER(name)
  26. static __inline__ void init_rwsem(struct rw_semaphore *sem)
  27. {
  28. sem->count = RWSEM_UNLOCKED_VALUE;
  29. spin_lock_init(&sem->wait_lock);
  30. INIT_LIST_HEAD(&sem->wait_list);
  31. }
  32. extern void __down_read(struct rw_semaphore *sem);
  33. extern int __down_read_trylock(struct rw_semaphore *sem);
  34. extern void __down_write(struct rw_semaphore *sem);
  35. extern int __down_write_trylock(struct rw_semaphore *sem);
  36. extern void __up_read(struct rw_semaphore *sem);
  37. extern void __up_write(struct rw_semaphore *sem);
  38. extern void __downgrade_write(struct rw_semaphore *sem);
  39. static __inline__ int rwsem_atomic_update(int delta, struct rw_semaphore *sem)
  40. {
  41. int tmp = delta;
  42. __asm__ __volatile__(
  43. "1:\tlduw [%2], %%g1\n\t"
  44. "add %%g1, %1, %%g7\n\t"
  45. "cas [%2], %%g1, %%g7\n\t"
  46. "cmp %%g1, %%g7\n\t"
  47. "membar #StoreLoad | #StoreStore\n\t"
  48. "bne,pn %%icc, 1b\n\t"
  49. " nop\n\t"
  50. "mov %%g7, %0\n\t"
  51. : "=&r" (tmp)
  52. : "0" (tmp), "r" (sem)
  53. : "g1", "g7", "memory", "cc");
  54. return tmp + delta;
  55. }
  56. #define rwsem_atomic_add rwsem_atomic_update
  57. static __inline__ __u16 rwsem_cmpxchgw(struct rw_semaphore *sem, __u16 __old, __u16 __new)
  58. {
  59. u32 old = (sem->count & 0xffff0000) | (u32) __old;
  60. u32 new = (old & 0xffff0000) | (u32) __new;
  61. u32 prev;
  62. again:
  63. __asm__ __volatile__("cas [%2], %3, %0\n\t"
  64. "membar #StoreLoad | #StoreStore"
  65. : "=&r" (prev)
  66. : "0" (new), "r" (sem), "r" (old)
  67. : "memory");
  68. /* To give the same semantics as x86 cmpxchgw, keep trying
  69. * if only the upper 16-bits changed.
  70. */
  71. if (prev != old &&
  72. ((prev & 0xffff) == (old & 0xffff)))
  73. goto again;
  74. return prev & 0xffff;
  75. }
  76. static __inline__ signed long rwsem_cmpxchg(struct rw_semaphore *sem, signed long old, signed long new)
  77. {
  78. return cmpxchg(&sem->count,old,new);
  79. }
  80. #endif /* __KERNEL__ */
  81. #endif /* _SPARC64_RWSEM_H */