io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /* $Id: io.h,v 1.47 2001/12/13 10:36:02 davem Exp $ */
  2. #ifndef __SPARC64_IO_H
  3. #define __SPARC64_IO_H
  4. #include <linux/kernel.h>
  5. #include <linux/compiler.h>
  6. #include <linux/types.h>
  7. #include <asm/page.h> /* IO address mapping routines need this */
  8. #include <asm/system.h>
  9. #include <asm/asi.h>
  10. /* PC crapola... */
  11. #define __SLOW_DOWN_IO do { } while (0)
  12. #define SLOW_DOWN_IO do { } while (0)
  13. extern unsigned long virt_to_bus_not_defined_use_pci_map(volatile void *addr);
  14. #define virt_to_bus virt_to_bus_not_defined_use_pci_map
  15. extern unsigned long bus_to_virt_not_defined_use_pci_map(volatile void *addr);
  16. #define bus_to_virt bus_to_virt_not_defined_use_pci_map
  17. /* BIO layer definitions. */
  18. extern unsigned long kern_base, kern_size;
  19. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  20. #define BIO_VMERGE_BOUNDARY 8192
  21. /* Different PCI controllers we support have their PCI MEM space
  22. * mapped to an either 2GB (Psycho) or 4GB (Sabre) aligned area,
  23. * so need to chop off the top 33 or 32 bits.
  24. */
  25. extern unsigned long pci_memspace_mask;
  26. #define bus_dvma_to_mem(__vaddr) ((__vaddr) & pci_memspace_mask)
  27. static __inline__ u8 _inb(unsigned long addr)
  28. {
  29. u8 ret;
  30. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  31. : "=r" (ret)
  32. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  33. return ret;
  34. }
  35. static __inline__ u16 _inw(unsigned long addr)
  36. {
  37. u16 ret;
  38. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  39. : "=r" (ret)
  40. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  41. return ret;
  42. }
  43. static __inline__ u32 _inl(unsigned long addr)
  44. {
  45. u32 ret;
  46. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  47. : "=r" (ret)
  48. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  49. return ret;
  50. }
  51. static __inline__ void _outb(u8 b, unsigned long addr)
  52. {
  53. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  54. : /* no outputs */
  55. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  56. }
  57. static __inline__ void _outw(u16 w, unsigned long addr)
  58. {
  59. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  60. : /* no outputs */
  61. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  62. }
  63. static __inline__ void _outl(u32 l, unsigned long addr)
  64. {
  65. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  66. : /* no outputs */
  67. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  68. }
  69. #define inb(__addr) (_inb((unsigned long)(__addr)))
  70. #define inw(__addr) (_inw((unsigned long)(__addr)))
  71. #define inl(__addr) (_inl((unsigned long)(__addr)))
  72. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  73. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  74. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  75. #define inb_p(__addr) inb(__addr)
  76. #define outb_p(__b, __addr) outb(__b, __addr)
  77. #define inw_p(__addr) inw(__addr)
  78. #define outw_p(__w, __addr) outw(__w, __addr)
  79. #define inl_p(__addr) inl(__addr)
  80. #define outl_p(__l, __addr) outl(__l, __addr)
  81. extern void outsb(void __iomem *addr, const void *src, unsigned long count);
  82. extern void outsw(void __iomem *addr, const void *src, unsigned long count);
  83. extern void outsl(void __iomem *addr, const void *src, unsigned long count);
  84. extern void insb(void __iomem *addr, void *dst, unsigned long count);
  85. extern void insw(void __iomem *addr, void *dst, unsigned long count);
  86. extern void insl(void __iomem *addr, void *dst, unsigned long count);
  87. #define ioread8_rep(a,d,c) insb(a,d,c)
  88. #define ioread16_rep(a,d,c) insw(a,d,c)
  89. #define ioread32_rep(a,d,c) insl(a,d,c)
  90. #define iowrite8_rep(a,s,c) outsb(a,s,c)
  91. #define iowrite16_rep(a,s,c) outsw(a,s,c)
  92. #define iowrite32_rep(a,s,c) outsl(a,s,c)
  93. /* Memory functions, same as I/O accesses on Ultra. */
  94. static inline u8 _readb(const volatile void __iomem *addr)
  95. { u8 ret;
  96. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  97. : "=r" (ret)
  98. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  99. return ret;
  100. }
  101. static inline u16 _readw(const volatile void __iomem *addr)
  102. { u16 ret;
  103. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  104. : "=r" (ret)
  105. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  106. return ret;
  107. }
  108. static inline u32 _readl(const volatile void __iomem *addr)
  109. { u32 ret;
  110. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  111. : "=r" (ret)
  112. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  113. return ret;
  114. }
  115. static inline u64 _readq(const volatile void __iomem *addr)
  116. { u64 ret;
  117. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  118. : "=r" (ret)
  119. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  120. return ret;
  121. }
  122. static inline void _writeb(u8 b, volatile void __iomem *addr)
  123. {
  124. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  125. : /* no outputs */
  126. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  127. }
  128. static inline void _writew(u16 w, volatile void __iomem *addr)
  129. {
  130. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  131. : /* no outputs */
  132. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  133. }
  134. static inline void _writel(u32 l, volatile void __iomem *addr)
  135. {
  136. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  137. : /* no outputs */
  138. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  139. }
  140. static inline void _writeq(u64 q, volatile void __iomem *addr)
  141. {
  142. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  143. : /* no outputs */
  144. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  145. }
  146. #define readb(__addr) _readb(__addr)
  147. #define readw(__addr) _readw(__addr)
  148. #define readl(__addr) _readl(__addr)
  149. #define readq(__addr) _readq(__addr)
  150. #define readb_relaxed(__addr) _readb(__addr)
  151. #define readw_relaxed(__addr) _readw(__addr)
  152. #define readl_relaxed(__addr) _readl(__addr)
  153. #define readq_relaxed(__addr) _readq(__addr)
  154. #define writeb(__b, __addr) _writeb(__b, __addr)
  155. #define writew(__w, __addr) _writew(__w, __addr)
  156. #define writel(__l, __addr) _writel(__l, __addr)
  157. #define writeq(__q, __addr) _writeq(__q, __addr)
  158. /* Now versions without byte-swapping. */
  159. static __inline__ u8 _raw_readb(unsigned long addr)
  160. {
  161. u8 ret;
  162. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  163. : "=r" (ret)
  164. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  165. return ret;
  166. }
  167. static __inline__ u16 _raw_readw(unsigned long addr)
  168. {
  169. u16 ret;
  170. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  171. : "=r" (ret)
  172. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  173. return ret;
  174. }
  175. static __inline__ u32 _raw_readl(unsigned long addr)
  176. {
  177. u32 ret;
  178. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  179. : "=r" (ret)
  180. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  181. return ret;
  182. }
  183. static __inline__ u64 _raw_readq(unsigned long addr)
  184. {
  185. u64 ret;
  186. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  187. : "=r" (ret)
  188. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  189. return ret;
  190. }
  191. static __inline__ void _raw_writeb(u8 b, unsigned long addr)
  192. {
  193. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  194. : /* no outputs */
  195. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  196. }
  197. static __inline__ void _raw_writew(u16 w, unsigned long addr)
  198. {
  199. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  200. : /* no outputs */
  201. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  202. }
  203. static __inline__ void _raw_writel(u32 l, unsigned long addr)
  204. {
  205. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  206. : /* no outputs */
  207. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  208. }
  209. static __inline__ void _raw_writeq(u64 q, unsigned long addr)
  210. {
  211. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  212. : /* no outputs */
  213. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  214. }
  215. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  216. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  217. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  218. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  219. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  220. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  221. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  222. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  223. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  224. * can live in an arbitrary area of the physical address range.
  225. */
  226. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  227. /* Now, SBUS variants, only difference from PCI is that we do
  228. * not use little-endian ASIs.
  229. */
  230. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  231. {
  232. u8 ret;
  233. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  234. : "=r" (ret)
  235. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  236. return ret;
  237. }
  238. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  239. {
  240. u16 ret;
  241. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  242. : "=r" (ret)
  243. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  244. return ret;
  245. }
  246. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  247. {
  248. u32 ret;
  249. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  250. : "=r" (ret)
  251. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  252. return ret;
  253. }
  254. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  255. {
  256. u64 ret;
  257. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  258. : "=r" (ret)
  259. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  260. return ret;
  261. }
  262. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  263. {
  264. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  265. : /* no outputs */
  266. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  267. }
  268. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  269. {
  270. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  271. : /* no outputs */
  272. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  273. }
  274. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  275. {
  276. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  277. : /* no outputs */
  278. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  279. }
  280. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  281. {
  282. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  283. : /* no outputs */
  284. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  285. }
  286. #define sbus_readb(__addr) _sbus_readb(__addr)
  287. #define sbus_readw(__addr) _sbus_readw(__addr)
  288. #define sbus_readl(__addr) _sbus_readl(__addr)
  289. #define sbus_readq(__addr) _sbus_readq(__addr)
  290. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  291. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  292. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  293. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  294. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  295. {
  296. while(n--) {
  297. sbus_writeb(c, dst);
  298. dst++;
  299. }
  300. }
  301. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  302. static inline void
  303. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  304. {
  305. volatile void __iomem *d = dst;
  306. while (n--) {
  307. writeb(c, d);
  308. d++;
  309. }
  310. }
  311. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  312. static inline void
  313. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  314. {
  315. char *d = dst;
  316. while (n--) {
  317. char tmp = readb(src);
  318. *d++ = tmp;
  319. src++;
  320. }
  321. }
  322. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  323. static inline void
  324. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  325. {
  326. const char *s = src;
  327. volatile void __iomem *d = dst;
  328. while (n--) {
  329. char tmp = *s++;
  330. writeb(tmp, d);
  331. d++;
  332. }
  333. }
  334. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  335. static inline int check_signature(void __iomem *io_addr,
  336. const unsigned char *signature,
  337. int length)
  338. {
  339. int retval = 0;
  340. do {
  341. if (readb(io_addr) != *signature++)
  342. goto out;
  343. io_addr++;
  344. } while (--length);
  345. retval = 1;
  346. out:
  347. return retval;
  348. }
  349. #define mmiowb()
  350. #ifdef __KERNEL__
  351. /* On sparc64 we have the whole physical IO address space accessible
  352. * using physically addressed loads and stores, so this does nothing.
  353. */
  354. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  355. {
  356. return (void __iomem *)offset;
  357. }
  358. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  359. static inline void iounmap(volatile void __iomem *addr)
  360. {
  361. }
  362. #define ioread8(X) readb(X)
  363. #define ioread16(X) readw(X)
  364. #define ioread32(X) readl(X)
  365. #define iowrite8(val,X) writeb(val,X)
  366. #define iowrite16(val,X) writew(val,X)
  367. #define iowrite32(val,X) writel(val,X)
  368. /* Create a virtual mapping cookie for an IO port range */
  369. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  370. extern void ioport_unmap(void __iomem *);
  371. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  372. struct pci_dev;
  373. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  374. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  375. /* Similarly for SBUS. */
  376. #define sbus_ioremap(__res, __offset, __size, __name) \
  377. ({ unsigned long __ret; \
  378. __ret = (__res)->start + (((__res)->flags & 0x1ffUL) << 32UL); \
  379. __ret += (unsigned long) (__offset); \
  380. if (! request_region((__ret), (__size), (__name))) \
  381. __ret = 0UL; \
  382. (void __iomem *) __ret; \
  383. })
  384. #define sbus_iounmap(__addr, __size) \
  385. release_region((unsigned long)(__addr), (__size))
  386. /* Nothing to do */
  387. #define dma_cache_inv(_start,_size) do { } while (0)
  388. #define dma_cache_wback(_start,_size) do { } while (0)
  389. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  390. /*
  391. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  392. * access
  393. */
  394. #define xlate_dev_mem_ptr(p) __va(p)
  395. /*
  396. * Convert a virtual cached pointer to an uncached pointer
  397. */
  398. #define xlate_dev_kmem_ptr(p) p
  399. #endif
  400. #endif /* !(__SPARC64_IO_H) */