cache.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * include/asm-ppc/cache.h
  3. */
  4. #ifdef __KERNEL__
  5. #ifndef __ARCH_PPC_CACHE_H
  6. #define __ARCH_PPC_CACHE_H
  7. #include <linux/config.h>
  8. /* bytes per L1 cache line */
  9. #if defined(CONFIG_8xx) || defined(CONFIG_403GCX)
  10. #define L1_CACHE_LINE_SIZE 16
  11. #define LG_L1_CACHE_LINE_SIZE 4
  12. #define MAX_COPY_PREFETCH 1
  13. #elif defined(CONFIG_PPC64BRIDGE)
  14. #define L1_CACHE_LINE_SIZE 128
  15. #define LG_L1_CACHE_LINE_SIZE 7
  16. #define MAX_COPY_PREFETCH 1
  17. #else
  18. #define L1_CACHE_LINE_SIZE 32
  19. #define LG_L1_CACHE_LINE_SIZE 5
  20. #define MAX_COPY_PREFETCH 4
  21. #endif
  22. #define L1_CACHE_BYTES L1_CACHE_LINE_SIZE
  23. #define L1_CACHE_SHIFT LG_L1_CACHE_LINE_SIZE
  24. #define SMP_CACHE_BYTES L1_CACHE_BYTES
  25. #define L1_CACHE_SHIFT_MAX 7 /* largest L1 which this arch supports */
  26. #define L1_CACHE_ALIGN(x) (((x)+(L1_CACHE_BYTES-1))&~(L1_CACHE_BYTES-1))
  27. #define L1_CACHE_PAGES 8
  28. #ifndef __ASSEMBLY__
  29. extern void clean_dcache_range(unsigned long start, unsigned long stop);
  30. extern void flush_dcache_range(unsigned long start, unsigned long stop);
  31. extern void invalidate_dcache_range(unsigned long start, unsigned long stop);
  32. extern void flush_dcache_all(void);
  33. #endif /* __ASSEMBLY__ */
  34. /* prep registers for L2 */
  35. #define CACHECRBA 0x80000823 /* Cache configuration register address */
  36. #define L2CACHE_MASK 0x03 /* Mask for 2 L2 Cache bits */
  37. #define L2CACHE_512KB 0x00 /* 512KB */
  38. #define L2CACHE_256KB 0x01 /* 256KB */
  39. #define L2CACHE_1MB 0x02 /* 1MB */
  40. #define L2CACHE_NONE 0x03 /* NONE */
  41. #define L2CACHE_PARITY 0x08 /* Mask for L2 Cache Parity Protected bit */
  42. #ifdef CONFIG_8xx
  43. /* Cache control on the MPC8xx is provided through some additional
  44. * special purpose registers.
  45. */
  46. #define SPRN_IC_CST 560 /* Instruction cache control/status */
  47. #define SPRN_IC_ADR 561 /* Address needed for some commands */
  48. #define SPRN_IC_DAT 562 /* Read-only data register */
  49. #define SPRN_DC_CST 568 /* Data cache control/status */
  50. #define SPRN_DC_ADR 569 /* Address needed for some commands */
  51. #define SPRN_DC_DAT 570 /* Read-only data register */
  52. /* Commands. Only the first few are available to the instruction cache.
  53. */
  54. #define IDC_ENABLE 0x02000000 /* Cache enable */
  55. #define IDC_DISABLE 0x04000000 /* Cache disable */
  56. #define IDC_LDLCK 0x06000000 /* Load and lock */
  57. #define IDC_UNLINE 0x08000000 /* Unlock line */
  58. #define IDC_UNALL 0x0a000000 /* Unlock all */
  59. #define IDC_INVALL 0x0c000000 /* Invalidate all */
  60. #define DC_FLINE 0x0e000000 /* Flush data cache line */
  61. #define DC_SFWT 0x01000000 /* Set forced writethrough mode */
  62. #define DC_CFWT 0x03000000 /* Clear forced writethrough mode */
  63. #define DC_SLES 0x05000000 /* Set little endian swap mode */
  64. #define DC_CLES 0x07000000 /* Clear little endian swap mode */
  65. /* Status.
  66. */
  67. #define IDC_ENABLED 0x80000000 /* Cache is enabled */
  68. #define IDC_CERR1 0x00200000 /* Cache error 1 */
  69. #define IDC_CERR2 0x00100000 /* Cache error 2 */
  70. #define IDC_CERR3 0x00080000 /* Cache error 3 */
  71. #define DC_DFWT 0x40000000 /* Data cache is forced write through */
  72. #define DC_LES 0x20000000 /* Caches are little endian mode */
  73. #endif /* CONFIG_8xx */
  74. #endif
  75. #endif /* __KERNEL__ */