pci.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. #ifndef __ASM_PARISC_PCI_H
  2. #define __ASM_PARISC_PCI_H
  3. #include <linux/config.h>
  4. #include <asm/scatterlist.h>
  5. /*
  6. ** HP PCI platforms generally support multiple bus adapters.
  7. ** (workstations 1-~4, servers 2-~32)
  8. **
  9. ** Newer platforms number the busses across PCI bus adapters *sparsely*.
  10. ** E.g. 0, 8, 16, ...
  11. **
  12. ** Under a PCI bus, most HP platforms support PPBs up to two or three
  13. ** levels deep. See "Bit3" product line.
  14. */
  15. #define PCI_MAX_BUSSES 256
  16. /*
  17. ** pci_hba_data (aka H2P_OBJECT in HP/UX)
  18. **
  19. ** This is the "common" or "base" data structure which HBA drivers
  20. ** (eg Dino or LBA) are required to place at the top of their own
  21. ** platform_data structure. I've heard this called "C inheritance" too.
  22. **
  23. ** Data needed by pcibios layer belongs here.
  24. */
  25. struct pci_hba_data {
  26. void __iomem *base_addr; /* aka Host Physical Address */
  27. const struct parisc_device *dev; /* device from PA bus walk */
  28. struct pci_bus *hba_bus; /* primary PCI bus below HBA */
  29. int hba_num; /* I/O port space access "key" */
  30. struct resource bus_num; /* PCI bus numbers */
  31. struct resource io_space; /* PIOP */
  32. struct resource lmmio_space; /* bus addresses < 4Gb */
  33. struct resource elmmio_space; /* additional bus addresses < 4Gb */
  34. struct resource gmmio_space; /* bus addresses > 4Gb */
  35. /* NOTE: Dino code assumes it can use *all* of the lmmio_space,
  36. * elmmio_space and gmmio_space as a contiguous array of
  37. * resources. This #define represents the array size */
  38. #define DINO_MAX_LMMIO_RESOURCES 3
  39. unsigned long lmmio_space_offset; /* CPU view - PCI view */
  40. void * iommu; /* IOMMU this device is under */
  41. /* REVISIT - spinlock to protect resources? */
  42. #define HBA_NAME_SIZE 16
  43. char io_name[HBA_NAME_SIZE];
  44. char lmmio_name[HBA_NAME_SIZE];
  45. char elmmio_name[HBA_NAME_SIZE];
  46. char gmmio_name[HBA_NAME_SIZE];
  47. };
  48. #define HBA_DATA(d) ((struct pci_hba_data *) (d))
  49. /*
  50. ** We support 2^16 I/O ports per HBA. These are set up in the form
  51. ** 0xbbxxxx, where bb is the bus number and xxxx is the I/O port
  52. ** space address.
  53. */
  54. #define HBA_PORT_SPACE_BITS 16
  55. #define HBA_PORT_BASE(h) ((h) << HBA_PORT_SPACE_BITS)
  56. #define HBA_PORT_SPACE_SIZE (1UL << HBA_PORT_SPACE_BITS)
  57. #define PCI_PORT_HBA(a) ((a) >> HBA_PORT_SPACE_BITS)
  58. #define PCI_PORT_ADDR(a) ((a) & (HBA_PORT_SPACE_SIZE - 1))
  59. #if CONFIG_64BIT
  60. #define PCI_F_EXTEND 0xffffffff00000000UL
  61. #define PCI_IS_LMMIO(hba,a) pci_is_lmmio(hba,a)
  62. /* We need to know if an address is LMMMIO or GMMIO.
  63. * LMMIO requires mangling and GMMIO we must use as-is.
  64. */
  65. static __inline__ int pci_is_lmmio(struct pci_hba_data *hba, unsigned long a)
  66. {
  67. return(((a) & PCI_F_EXTEND) == PCI_F_EXTEND);
  68. }
  69. /*
  70. ** Convert between PCI (IO_VIEW) addresses and processor (PA_VIEW) addresses.
  71. ** See pcibios.c for more conversions used by Generic PCI code.
  72. */
  73. #define PCI_BUS_ADDR(hba,a) (PCI_IS_LMMIO(hba,a) \
  74. ? ((a) - hba->lmmio_space_offset) /* mangle LMMIO */ \
  75. : (a)) /* GMMIO */
  76. #define PCI_HOST_ADDR(hba,a) ((a) + hba->lmmio_space_offset)
  77. #else /* !CONFIG_64BIT */
  78. #define PCI_BUS_ADDR(hba,a) (a)
  79. #define PCI_HOST_ADDR(hba,a) (a)
  80. #define PCI_F_EXTEND 0UL
  81. #define PCI_IS_LMMIO(hba,a) (1) /* 32-bit doesn't support GMMIO */
  82. #endif /* !CONFIG_64BIT */
  83. /*
  84. ** KLUGE: linux/pci.h include asm/pci.h BEFORE declaring struct pci_bus
  85. ** (This eliminates some of the warnings).
  86. */
  87. struct pci_bus;
  88. struct pci_dev;
  89. /*
  90. * If the PCI device's view of memory is the same as the CPU's view of memory,
  91. * PCI_DMA_BUS_IS_PHYS is true. The networking and block device layers use
  92. * this boolean for bounce buffer decisions.
  93. */
  94. #ifdef CONFIG_PA20
  95. /* All PA-2.0 machines have an IOMMU. */
  96. #define PCI_DMA_BUS_IS_PHYS 0
  97. #define parisc_has_iommu() do { } while (0)
  98. #else
  99. #if defined(CONFIG_IOMMU_CCIO) || defined(CONFIG_IOMMU_SBA)
  100. extern int parisc_bus_is_phys; /* in arch/parisc/kernel/setup.c */
  101. #define PCI_DMA_BUS_IS_PHYS parisc_bus_is_phys
  102. #define parisc_has_iommu() do { parisc_bus_is_phys = 0; } while (0)
  103. #else
  104. #define PCI_DMA_BUS_IS_PHYS 1
  105. #define parisc_has_iommu() do { } while (0)
  106. #endif
  107. #endif /* !CONFIG_PA20 */
  108. /*
  109. ** Most PCI devices (eg Tulip, NCR720) also export the same registers
  110. ** to both MMIO and I/O port space. Due to poor performance of I/O Port
  111. ** access under HP PCI bus adapters, strongly reccomend use of MMIO
  112. ** address space.
  113. **
  114. ** While I'm at it more PA programming notes:
  115. **
  116. ** 1) MMIO stores (writes) are posted operations. This means the processor
  117. ** gets an "ACK" before the write actually gets to the device. A read
  118. ** to the same device (or typically the bus adapter above it) will
  119. ** force in-flight write transaction(s) out to the targeted device
  120. ** before the read can complete.
  121. **
  122. ** 2) The Programmed I/O (PIO) data may not always be strongly ordered with
  123. ** respect to DMA on all platforms. Ie PIO data can reach the processor
  124. ** before in-flight DMA reaches memory. Since most SMP PA platforms
  125. ** are I/O coherent, it generally doesn't matter...but sometimes
  126. ** it does.
  127. **
  128. ** I've helped device driver writers debug both types of problems.
  129. */
  130. struct pci_port_ops {
  131. u8 (*inb) (struct pci_hba_data *hba, u16 port);
  132. u16 (*inw) (struct pci_hba_data *hba, u16 port);
  133. u32 (*inl) (struct pci_hba_data *hba, u16 port);
  134. void (*outb) (struct pci_hba_data *hba, u16 port, u8 data);
  135. void (*outw) (struct pci_hba_data *hba, u16 port, u16 data);
  136. void (*outl) (struct pci_hba_data *hba, u16 port, u32 data);
  137. };
  138. struct pci_bios_ops {
  139. void (*init)(void);
  140. void (*fixup_bus)(struct pci_bus *bus);
  141. };
  142. /* pci_unmap_{single,page} is not a nop, thus... */
  143. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  144. dma_addr_t ADDR_NAME;
  145. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  146. __u32 LEN_NAME;
  147. #define pci_unmap_addr(PTR, ADDR_NAME) \
  148. ((PTR)->ADDR_NAME)
  149. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  150. (((PTR)->ADDR_NAME) = (VAL))
  151. #define pci_unmap_len(PTR, LEN_NAME) \
  152. ((PTR)->LEN_NAME)
  153. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  154. (((PTR)->LEN_NAME) = (VAL))
  155. /*
  156. ** Stuff declared in arch/parisc/kernel/pci.c
  157. */
  158. extern struct pci_port_ops *pci_port;
  159. extern struct pci_bios_ops *pci_bios;
  160. extern int pci_post_reset_delay; /* delay after de-asserting #RESET */
  161. extern int pci_hba_count;
  162. extern struct pci_hba_data *parisc_pci_hba[];
  163. #ifdef CONFIG_PCI
  164. extern void pcibios_register_hba(struct pci_hba_data *);
  165. extern void pcibios_set_master(struct pci_dev *);
  166. #else
  167. extern inline void pcibios_register_hba(struct pci_hba_data *x)
  168. {
  169. }
  170. #endif
  171. /*
  172. * pcibios_assign_all_busses() is used in drivers/pci/pci.c:pci_do_scan_bus()
  173. * 0 == check if bridge is numbered before re-numbering.
  174. * 1 == pci_do_scan_bus() should automatically number all PCI-PCI bridges.
  175. *
  176. * We *should* set this to zero for "legacy" platforms and one
  177. * for PAT platforms.
  178. *
  179. * But legacy platforms also need to renumber the busses below a Host
  180. * Bus controller. Adding a 4-port Tulip card on the first PCI root
  181. * bus of a C200 resulted in the secondary bus being numbered as 1.
  182. * The second PCI host bus controller's root bus had already been
  183. * assigned bus number 1 by firmware and sysfs complained.
  184. *
  185. * Firmware isn't doing anything wrong here since each controller
  186. * is its own PCI domain. It's simpler and easier for us to renumber
  187. * the busses rather than treat each Dino as a separate PCI domain.
  188. * Eventually, we may want to introduce PCI domains for Superdome or
  189. * rp7420/8420 boxes and then revisit this issue.
  190. */
  191. #define pcibios_assign_all_busses() (1)
  192. #define pcibios_scan_all_fns(a, b) (0)
  193. #define PCIBIOS_MIN_IO 0x10
  194. #define PCIBIOS_MIN_MEM 0x1000 /* NBPG - but pci/setup-res.c dies */
  195. /* Don't support DAC yet. */
  196. #define pci_dac_dma_supported(pci_dev, mask) (0)
  197. /* export the pci_ DMA API in terms of the dma_ one */
  198. #include <asm-generic/pci-dma-compat.h>
  199. #ifdef CONFIG_PCI
  200. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  201. enum pci_dma_burst_strategy *strat,
  202. unsigned long *strategy_parameter)
  203. {
  204. unsigned long cacheline_size;
  205. u8 byte;
  206. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  207. if (byte == 0)
  208. cacheline_size = 1024;
  209. else
  210. cacheline_size = (int) byte * 4;
  211. *strat = PCI_DMA_BURST_MULTIPLE;
  212. *strategy_parameter = cacheline_size;
  213. }
  214. #endif
  215. extern void
  216. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  217. struct resource *res);
  218. static inline void pcibios_add_platform_entries(struct pci_dev *dev)
  219. {
  220. }
  221. #endif /* __ASM_PARISC_PCI_H */