cobalt.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /*
  2. * Lowlevel hardware stuff for the MIPS based Cobalt microservers.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1997 Cobalt Microserver
  9. * Copyright (C) 1997, 2003 Ralf Baechle
  10. * Copyright (C) 2001, 2002, 2003 Liam Davies (ldavies@agile.tv)
  11. */
  12. #ifndef __ASM_COBALT_H
  13. #define __ASM_COBALT_H
  14. /*
  15. * i8259 legacy interrupts used on Cobalt:
  16. *
  17. * 8 - RTC
  18. * 9 - PCI
  19. * 14 - IDE0
  20. * 15 - IDE1
  21. *
  22. * CPU IRQs are 16 ... 23
  23. */
  24. #define COBALT_TIMER_IRQ 18
  25. #define COBALT_SCC_IRQ 19 /* pre-production has 85C30 */
  26. #define COBALT_RAQ_SCSI_IRQ 19
  27. #define COBALT_ETH0_IRQ 19
  28. #define COBALT_ETH1_IRQ 20
  29. #define COBALT_SERIAL_IRQ 21
  30. #define COBALT_SCSI_IRQ 21
  31. #define COBALT_VIA_IRQ 22 /* Chained to VIA ISA bridge */
  32. #define COBALT_QUBE_SLOT_IRQ 23
  33. /*
  34. * PCI configuration space manifest constants. These are wired into
  35. * the board layout according to the PCI spec to enable the software
  36. * to probe the hardware configuration space in a well defined manner.
  37. *
  38. * The PCI_DEVSHFT() macro transforms these values into numbers
  39. * suitable for passing as the dev parameter to the various
  40. * pcibios_read/write_config routines.
  41. */
  42. #define COBALT_PCICONF_CPU 0x06
  43. #define COBALT_PCICONF_ETH0 0x07
  44. #define COBALT_PCICONF_RAQSCSI 0x08
  45. #define COBALT_PCICONF_VIA 0x09
  46. #define COBALT_PCICONF_PCISLOT 0x0A
  47. #define COBALT_PCICONF_ETH1 0x0C
  48. /*
  49. * The Cobalt board id information. The boards have an ID number wired
  50. * into the VIA that is available in the high nibble of register 94.
  51. * This register is available in the VIA configuration space through the
  52. * interface routines qube_pcibios_read/write_config. See cobalt/pci.c
  53. */
  54. #define VIA_COBALT_BRD_ID_REG 0x94
  55. #define VIA_COBALT_BRD_REG_to_ID(reg) ((unsigned char) (reg) >> 4)
  56. #define COBALT_BRD_ID_QUBE1 0x3
  57. #define COBALT_BRD_ID_RAQ1 0x4
  58. #define COBALT_BRD_ID_QUBE2 0x5
  59. #define COBALT_BRD_ID_RAQ2 0x6
  60. /*
  61. * Galileo chipset access macros for the Cobalt. The base address for
  62. * the GT64111 chip is 0x14000000
  63. *
  64. * Most of this really should go into a separate GT64111 header file.
  65. */
  66. #define GT64111_IO_BASE 0x10000000UL
  67. #define GT64111_BASE 0x14000000UL
  68. #define GALILEO_REG(ofs) (KSEG0 + GT64111_BASE + (unsigned long)(ofs))
  69. #define GALILEO_INL(port) (*(volatile unsigned int *) GALILEO_REG(port))
  70. #define GALILEO_OUTL(val, port) \
  71. do { \
  72. *(volatile unsigned int *) GALILEO_REG(port) = (port); \
  73. } while (0)
  74. #define GALILEO_T0EXP 0x0100
  75. #define GALILEO_ENTC0 0x01
  76. #define GALILEO_SELTC0 0x02
  77. #define PCI_CFG_SET(devfn,where) \
  78. GALILEO_OUTL((0x80000000 | (PCI_SLOT (devfn) << 11) | \
  79. (PCI_FUNC (devfn) << 8) | (where)), GT_PCI0_CFGADDR_OFS)
  80. #endif /* __ASM_COBALT_H */