system.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. #ifndef _ASM_M32R_SYSTEM_H
  2. #define _ASM_M32R_SYSTEM_H
  3. /*
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2001 by Hiroyuki Kondo, Hirokazu Takata, and Hitoshi Yamamoto
  9. * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
  10. */
  11. #include <linux/config.h>
  12. #ifdef __KERNEL__
  13. /*
  14. * switch_to(prev, next) should switch from task `prev' to `next'
  15. * `prev' will never be the same as `next'.
  16. *
  17. * `next' and `prev' should be struct task_struct, but it isn't always defined
  18. */
  19. #ifndef CONFIG_SMP
  20. #define prepare_to_switch() do { } while(0)
  21. #endif /* not CONFIG_SMP */
  22. #define switch_to(prev, next, last) do { \
  23. register unsigned long arg0 __asm__ ("r0") = (unsigned long)prev; \
  24. register unsigned long arg1 __asm__ ("r1") = (unsigned long)next; \
  25. register unsigned long *oldsp __asm__ ("r2") = &(prev->thread.sp); \
  26. register unsigned long *newsp __asm__ ("r3") = &(next->thread.sp); \
  27. register unsigned long *oldlr __asm__ ("r4") = &(prev->thread.lr); \
  28. register unsigned long *newlr __asm__ ("r5") = &(next->thread.lr); \
  29. register struct task_struct *__last __asm__ ("r6"); \
  30. __asm__ __volatile__ ( \
  31. "st r8, @-r15 \n\t" \
  32. "st r9, @-r15 \n\t" \
  33. "st r10, @-r15 \n\t" \
  34. "st r11, @-r15 \n\t" \
  35. "st r12, @-r15 \n\t" \
  36. "st r13, @-r15 \n\t" \
  37. "st r14, @-r15 \n\t" \
  38. "seth r14, #high(1f) \n\t" \
  39. "or3 r14, r14, #low(1f) \n\t" \
  40. "st r14, @r4 ; store old LR \n\t" \
  41. "st r15, @r2 ; store old SP \n\t" \
  42. "ld r15, @r3 ; load new SP \n\t" \
  43. "st r0, @-r15 ; store 'prev' onto new stack \n\t" \
  44. "ld r14, @r5 ; load new LR \n\t" \
  45. "jmp r14 \n\t" \
  46. ".fillinsn \n " \
  47. "1: \n\t" \
  48. "ld r6, @r15+ ; load 'prev' from new stack \n\t" \
  49. "ld r14, @r15+ \n\t" \
  50. "ld r13, @r15+ \n\t" \
  51. "ld r12, @r15+ \n\t" \
  52. "ld r11, @r15+ \n\t" \
  53. "ld r10, @r15+ \n\t" \
  54. "ld r9, @r15+ \n\t" \
  55. "ld r8, @r15+ \n\t" \
  56. : "=&r" (__last) \
  57. : "r" (arg0), "r" (arg1), "r" (oldsp), "r" (newsp), \
  58. "r" (oldlr), "r" (newlr) \
  59. : "memory" \
  60. ); \
  61. last = __last; \
  62. } while(0)
  63. /* Interrupt Control */
  64. #if !defined(CONFIG_CHIP_M32102)
  65. #define local_irq_enable() \
  66. __asm__ __volatile__ ("setpsw #0x40 -> nop": : :"memory")
  67. #define local_irq_disable() \
  68. __asm__ __volatile__ ("clrpsw #0x40 -> nop": : :"memory")
  69. #else /* CONFIG_CHIP_M32102 */
  70. static inline void local_irq_enable(void)
  71. {
  72. unsigned long tmpreg;
  73. __asm__ __volatile__(
  74. "mvfc %0, psw; \n\t"
  75. "or3 %0, %0, #0x0040; \n\t"
  76. "mvtc %0, psw; \n\t"
  77. : "=&r" (tmpreg) : : "cbit", "memory");
  78. }
  79. static inline void local_irq_disable(void)
  80. {
  81. unsigned long tmpreg0, tmpreg1;
  82. __asm__ __volatile__(
  83. "ld24 %0, #0 ; Use 32-bit insn. \n\t"
  84. "mvfc %1, psw ; No interrupt can be accepted here. \n\t"
  85. "mvtc %0, psw \n\t"
  86. "and3 %0, %1, #0xffbf \n\t"
  87. "mvtc %0, psw \n\t"
  88. : "=&r" (tmpreg0), "=&r" (tmpreg1) : : "cbit", "memory");
  89. }
  90. #endif /* CONFIG_CHIP_M32102 */
  91. #define local_save_flags(x) \
  92. __asm__ __volatile__("mvfc %0,psw" : "=r"(x) : /* no input */)
  93. #define local_irq_restore(x) \
  94. __asm__ __volatile__("mvtc %0,psw" : /* no outputs */ \
  95. : "r" (x) : "cbit", "memory")
  96. #if !defined(CONFIG_CHIP_M32102)
  97. #define local_irq_save(x) \
  98. __asm__ __volatile__( \
  99. "mvfc %0, psw; \n\t" \
  100. "clrpsw #0x40 -> nop; \n\t" \
  101. : "=r" (x) : /* no input */ : "memory")
  102. #else /* CONFIG_CHIP_M32102 */
  103. #define local_irq_save(x) \
  104. ({ \
  105. unsigned long tmpreg; \
  106. __asm__ __volatile__( \
  107. "ld24 %1, #0 \n\t" \
  108. "mvfc %0, psw \n\t" \
  109. "mvtc %1, psw \n\t" \
  110. "and3 %1, %0, #0xffbf \n\t" \
  111. "mvtc %1, psw \n\t" \
  112. : "=r" (x), "=&r" (tmpreg) \
  113. : : "cbit", "memory"); \
  114. })
  115. #endif /* CONFIG_CHIP_M32102 */
  116. #define irqs_disabled() \
  117. ({ \
  118. unsigned long flags; \
  119. local_save_flags(flags); \
  120. !(flags & 0x40); \
  121. })
  122. #endif /* __KERNEL__ */
  123. #define nop() __asm__ __volatile__ ("nop" : : )
  124. #define xchg(ptr,x) \
  125. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  126. #define tas(ptr) (xchg((ptr),1))
  127. #ifdef CONFIG_SMP
  128. extern void __xchg_called_with_bad_pointer(void);
  129. #endif
  130. #ifdef CONFIG_CHIP_M32700_TS1
  131. #define DCACHE_CLEAR(reg0, reg1, addr) \
  132. "seth "reg1", #high(dcache_dummy); \n\t" \
  133. "or3 "reg1", "reg1", #low(dcache_dummy); \n\t" \
  134. "lock "reg0", @"reg1"; \n\t" \
  135. "add3 "reg0", "addr", #0x1000; \n\t" \
  136. "ld "reg0", @"reg0"; \n\t" \
  137. "add3 "reg0", "addr", #0x2000; \n\t" \
  138. "ld "reg0", @"reg0"; \n\t" \
  139. "unlock "reg0", @"reg1"; \n\t"
  140. /* FIXME: This workaround code cannot handle kenrel modules
  141. * correctly under SMP environment.
  142. */
  143. #else /* CONFIG_CHIP_M32700_TS1 */
  144. #define DCACHE_CLEAR(reg0, reg1, addr)
  145. #endif /* CONFIG_CHIP_M32700_TS1 */
  146. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr,
  147. int size)
  148. {
  149. unsigned long flags;
  150. unsigned long tmp = 0;
  151. local_irq_save(flags);
  152. switch (size) {
  153. #ifndef CONFIG_SMP
  154. case 1:
  155. __asm__ __volatile__ (
  156. "ldb %0, @%2 \n\t"
  157. "stb %1, @%2 \n\t"
  158. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  159. break;
  160. case 2:
  161. __asm__ __volatile__ (
  162. "ldh %0, @%2 \n\t"
  163. "sth %1, @%2 \n\t"
  164. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  165. break;
  166. case 4:
  167. __asm__ __volatile__ (
  168. "ld %0, @%2 \n\t"
  169. "st %1, @%2 \n\t"
  170. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  171. break;
  172. #else /* CONFIG_SMP */
  173. case 4:
  174. __asm__ __volatile__ (
  175. DCACHE_CLEAR("%0", "r4", "%2")
  176. "lock %0, @%2; \n\t"
  177. "unlock %1, @%2; \n\t"
  178. : "=&r" (tmp) : "r" (x), "r" (ptr)
  179. : "memory"
  180. #ifdef CONFIG_CHIP_M32700_TS1
  181. , "r4"
  182. #endif /* CONFIG_CHIP_M32700_TS1 */
  183. );
  184. break;
  185. default:
  186. __xchg_called_with_bad_pointer();
  187. #endif /* CONFIG_SMP */
  188. }
  189. local_irq_restore(flags);
  190. return (tmp);
  191. }
  192. /*
  193. * Memory barrier.
  194. *
  195. * mb() prevents loads and stores being reordered across this point.
  196. * rmb() prevents loads being reordered across this point.
  197. * wmb() prevents stores being reordered across this point.
  198. */
  199. #define mb() barrier()
  200. #define rmb() mb()
  201. #define wmb() mb()
  202. /**
  203. * read_barrier_depends - Flush all pending reads that subsequents reads
  204. * depend on.
  205. *
  206. * No data-dependent reads from memory-like regions are ever reordered
  207. * over this barrier. All reads preceding this primitive are guaranteed
  208. * to access memory (but not necessarily other CPUs' caches) before any
  209. * reads following this primitive that depend on the data return by
  210. * any of the preceding reads. This primitive is much lighter weight than
  211. * rmb() on most CPUs, and is never heavier weight than is
  212. * rmb().
  213. *
  214. * These ordering constraints are respected by both the local CPU
  215. * and the compiler.
  216. *
  217. * Ordering is not guaranteed by anything other than these primitives,
  218. * not even by data dependencies. See the documentation for
  219. * memory_barrier() for examples and URLs to more information.
  220. *
  221. * For example, the following code would force ordering (the initial
  222. * value of "a" is zero, "b" is one, and "p" is "&a"):
  223. *
  224. * <programlisting>
  225. * CPU 0 CPU 1
  226. *
  227. * b = 2;
  228. * memory_barrier();
  229. * p = &b; q = p;
  230. * read_barrier_depends();
  231. * d = *q;
  232. * </programlisting>
  233. *
  234. *
  235. * because the read of "*q" depends on the read of "p" and these
  236. * two reads are separated by a read_barrier_depends(). However,
  237. * the following code, with the same initial values for "a" and "b":
  238. *
  239. * <programlisting>
  240. * CPU 0 CPU 1
  241. *
  242. * a = 2;
  243. * memory_barrier();
  244. * b = 3; y = b;
  245. * read_barrier_depends();
  246. * x = a;
  247. * </programlisting>
  248. *
  249. * does not enforce ordering, since there is no data dependency between
  250. * the read of "a" and the read of "b". Therefore, on some CPUs, such
  251. * as Alpha, "y" could be set to 3 and "x" to 0. Use rmb()
  252. * in cases like thiswhere there are no data dependencies.
  253. **/
  254. #define read_barrier_depends() do { } while (0)
  255. #ifdef CONFIG_SMP
  256. #define smp_mb() mb()
  257. #define smp_rmb() rmb()
  258. #define smp_wmb() wmb()
  259. #define smp_read_barrier_depends() read_barrier_depends()
  260. #else
  261. #define smp_mb() barrier()
  262. #define smp_rmb() barrier()
  263. #define smp_wmb() barrier()
  264. #define smp_read_barrier_depends() do { } while (0)
  265. #endif
  266. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  267. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  268. #define arch_align_stack(x) (x)
  269. #endif /* _ASM_M32R_SYSTEM_H */