pal.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632
  1. #ifndef _ASM_IA64_PAL_H
  2. #define _ASM_IA64_PAL_H
  3. /*
  4. * Processor Abstraction Layer definitions.
  5. *
  6. * This is based on Intel IA-64 Architecture Software Developer's Manual rev 1.0
  7. * chapter 11 IA-64 Processor Abstraction Layer
  8. *
  9. * Copyright (C) 1998-2001 Hewlett-Packard Co
  10. * David Mosberger-Tang <davidm@hpl.hp.com>
  11. * Stephane Eranian <eranian@hpl.hp.com>
  12. * Copyright (C) 1999 VA Linux Systems
  13. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  14. * Copyright (C) 1999 Srinivasa Prasad Thirumalachar <sprasad@sprasad.engr.sgi.com>
  15. *
  16. * 99/10/01 davidm Make sure we pass zero for reserved parameters.
  17. * 00/03/07 davidm Updated pal_cache_flush() to be in sync with PAL v2.6.
  18. * 00/03/23 cfleck Modified processor min-state save area to match updated PAL & SAL info
  19. * 00/05/24 eranian Updated to latest PAL spec, fix structures bugs, added
  20. * 00/05/25 eranian Support for stack calls, and static physical calls
  21. * 00/06/18 eranian Support for stacked physical calls
  22. */
  23. /*
  24. * Note that some of these calls use a static-register only calling
  25. * convention which has nothing to do with the regular calling
  26. * convention.
  27. */
  28. #define PAL_CACHE_FLUSH 1 /* flush i/d cache */
  29. #define PAL_CACHE_INFO 2 /* get detailed i/d cache info */
  30. #define PAL_CACHE_INIT 3 /* initialize i/d cache */
  31. #define PAL_CACHE_SUMMARY 4 /* get summary of cache heirarchy */
  32. #define PAL_MEM_ATTRIB 5 /* list supported memory attributes */
  33. #define PAL_PTCE_INFO 6 /* purge TLB info */
  34. #define PAL_VM_INFO 7 /* return supported virtual memory features */
  35. #define PAL_VM_SUMMARY 8 /* return summary on supported vm features */
  36. #define PAL_BUS_GET_FEATURES 9 /* return processor bus interface features settings */
  37. #define PAL_BUS_SET_FEATURES 10 /* set processor bus features */
  38. #define PAL_DEBUG_INFO 11 /* get number of debug registers */
  39. #define PAL_FIXED_ADDR 12 /* get fixed component of processors's directed address */
  40. #define PAL_FREQ_BASE 13 /* base frequency of the platform */
  41. #define PAL_FREQ_RATIOS 14 /* ratio of processor, bus and ITC frequency */
  42. #define PAL_PERF_MON_INFO 15 /* return performance monitor info */
  43. #define PAL_PLATFORM_ADDR 16 /* set processor interrupt block and IO port space addr */
  44. #define PAL_PROC_GET_FEATURES 17 /* get configurable processor features & settings */
  45. #define PAL_PROC_SET_FEATURES 18 /* enable/disable configurable processor features */
  46. #define PAL_RSE_INFO 19 /* return rse information */
  47. #define PAL_VERSION 20 /* return version of PAL code */
  48. #define PAL_MC_CLEAR_LOG 21 /* clear all processor log info */
  49. #define PAL_MC_DRAIN 22 /* drain operations which could result in an MCA */
  50. #define PAL_MC_EXPECTED 23 /* set/reset expected MCA indicator */
  51. #define PAL_MC_DYNAMIC_STATE 24 /* get processor dynamic state */
  52. #define PAL_MC_ERROR_INFO 25 /* get processor MCA info and static state */
  53. #define PAL_MC_RESUME 26 /* Return to interrupted process */
  54. #define PAL_MC_REGISTER_MEM 27 /* Register memory for PAL to use during MCAs and inits */
  55. #define PAL_HALT 28 /* enter the low power HALT state */
  56. #define PAL_HALT_LIGHT 29 /* enter the low power light halt state*/
  57. #define PAL_COPY_INFO 30 /* returns info needed to relocate PAL */
  58. #define PAL_CACHE_LINE_INIT 31 /* init tags & data of cache line */
  59. #define PAL_PMI_ENTRYPOINT 32 /* register PMI memory entry points with the processor */
  60. #define PAL_ENTER_IA_32_ENV 33 /* enter IA-32 system environment */
  61. #define PAL_VM_PAGE_SIZE 34 /* return vm TC and page walker page sizes */
  62. #define PAL_MEM_FOR_TEST 37 /* get amount of memory needed for late processor test */
  63. #define PAL_CACHE_PROT_INFO 38 /* get i/d cache protection info */
  64. #define PAL_REGISTER_INFO 39 /* return AR and CR register information*/
  65. #define PAL_SHUTDOWN 40 /* enter processor shutdown state */
  66. #define PAL_PREFETCH_VISIBILITY 41 /* Make Processor Prefetches Visible */
  67. #define PAL_LOGICAL_TO_PHYSICAL 42 /* returns information on logical to physical processor mapping */
  68. #define PAL_COPY_PAL 256 /* relocate PAL procedures and PAL PMI */
  69. #define PAL_HALT_INFO 257 /* return the low power capabilities of processor */
  70. #define PAL_TEST_PROC 258 /* perform late processor self-test */
  71. #define PAL_CACHE_READ 259 /* read tag & data of cacheline for diagnostic testing */
  72. #define PAL_CACHE_WRITE 260 /* write tag & data of cacheline for diagnostic testing */
  73. #define PAL_VM_TR_READ 261 /* read contents of translation register */
  74. #ifndef __ASSEMBLY__
  75. #include <linux/types.h>
  76. #include <asm/fpu.h>
  77. /*
  78. * Data types needed to pass information into PAL procedures and
  79. * interpret information returned by them.
  80. */
  81. /* Return status from the PAL procedure */
  82. typedef s64 pal_status_t;
  83. #define PAL_STATUS_SUCCESS 0 /* No error */
  84. #define PAL_STATUS_UNIMPLEMENTED (-1) /* Unimplemented procedure */
  85. #define PAL_STATUS_EINVAL (-2) /* Invalid argument */
  86. #define PAL_STATUS_ERROR (-3) /* Error */
  87. #define PAL_STATUS_CACHE_INIT_FAIL (-4) /* Could not initialize the
  88. * specified level and type of
  89. * cache without sideeffects
  90. * and "restrict" was 1
  91. */
  92. /* Processor cache level in the heirarchy */
  93. typedef u64 pal_cache_level_t;
  94. #define PAL_CACHE_LEVEL_L0 0 /* L0 */
  95. #define PAL_CACHE_LEVEL_L1 1 /* L1 */
  96. #define PAL_CACHE_LEVEL_L2 2 /* L2 */
  97. /* Processor cache type at a particular level in the heirarchy */
  98. typedef u64 pal_cache_type_t;
  99. #define PAL_CACHE_TYPE_INSTRUCTION 1 /* Instruction cache */
  100. #define PAL_CACHE_TYPE_DATA 2 /* Data or unified cache */
  101. #define PAL_CACHE_TYPE_INSTRUCTION_DATA 3 /* Both Data & Instruction */
  102. #define PAL_CACHE_FLUSH_INVALIDATE 1 /* Invalidate clean lines */
  103. #define PAL_CACHE_FLUSH_CHK_INTRS 2 /* check for interrupts/mc while flushing */
  104. /* Processor cache line size in bytes */
  105. typedef int pal_cache_line_size_t;
  106. /* Processor cache line state */
  107. typedef u64 pal_cache_line_state_t;
  108. #define PAL_CACHE_LINE_STATE_INVALID 0 /* Invalid */
  109. #define PAL_CACHE_LINE_STATE_SHARED 1 /* Shared */
  110. #define PAL_CACHE_LINE_STATE_EXCLUSIVE 2 /* Exclusive */
  111. #define PAL_CACHE_LINE_STATE_MODIFIED 3 /* Modified */
  112. typedef struct pal_freq_ratio {
  113. u64 den : 32, num : 32; /* numerator & denominator */
  114. } itc_ratio, proc_ratio;
  115. typedef union pal_cache_config_info_1_s {
  116. struct {
  117. u64 u : 1, /* 0 Unified cache ? */
  118. at : 2, /* 2-1 Cache mem attr*/
  119. reserved : 5, /* 7-3 Reserved */
  120. associativity : 8, /* 16-8 Associativity*/
  121. line_size : 8, /* 23-17 Line size */
  122. stride : 8, /* 31-24 Stride */
  123. store_latency : 8, /*39-32 Store latency*/
  124. load_latency : 8, /* 47-40 Load latency*/
  125. store_hints : 8, /* 55-48 Store hints*/
  126. load_hints : 8; /* 63-56 Load hints */
  127. } pcci1_bits;
  128. u64 pcci1_data;
  129. } pal_cache_config_info_1_t;
  130. typedef union pal_cache_config_info_2_s {
  131. struct {
  132. u64 cache_size : 32, /*cache size in bytes*/
  133. alias_boundary : 8, /* 39-32 aliased addr
  134. * separation for max
  135. * performance.
  136. */
  137. tag_ls_bit : 8, /* 47-40 LSb of addr*/
  138. tag_ms_bit : 8, /* 55-48 MSb of addr*/
  139. reserved : 8; /* 63-56 Reserved */
  140. } pcci2_bits;
  141. u64 pcci2_data;
  142. } pal_cache_config_info_2_t;
  143. typedef struct pal_cache_config_info_s {
  144. pal_status_t pcci_status;
  145. pal_cache_config_info_1_t pcci_info_1;
  146. pal_cache_config_info_2_t pcci_info_2;
  147. u64 pcci_reserved;
  148. } pal_cache_config_info_t;
  149. #define pcci_ld_hints pcci_info_1.pcci1_bits.load_hints
  150. #define pcci_st_hints pcci_info_1.pcci1_bits.store_hints
  151. #define pcci_ld_latency pcci_info_1.pcci1_bits.load_latency
  152. #define pcci_st_latency pcci_info_1.pcci1_bits.store_latency
  153. #define pcci_stride pcci_info_1.pcci1_bits.stride
  154. #define pcci_line_size pcci_info_1.pcci1_bits.line_size
  155. #define pcci_assoc pcci_info_1.pcci1_bits.associativity
  156. #define pcci_cache_attr pcci_info_1.pcci1_bits.at
  157. #define pcci_unified pcci_info_1.pcci1_bits.u
  158. #define pcci_tag_msb pcci_info_2.pcci2_bits.tag_ms_bit
  159. #define pcci_tag_lsb pcci_info_2.pcci2_bits.tag_ls_bit
  160. #define pcci_alias_boundary pcci_info_2.pcci2_bits.alias_boundary
  161. #define pcci_cache_size pcci_info_2.pcci2_bits.cache_size
  162. /* Possible values for cache attributes */
  163. #define PAL_CACHE_ATTR_WT 0 /* Write through cache */
  164. #define PAL_CACHE_ATTR_WB 1 /* Write back cache */
  165. #define PAL_CACHE_ATTR_WT_OR_WB 2 /* Either write thru or write
  166. * back depending on TLB
  167. * memory attributes
  168. */
  169. /* Possible values for cache hints */
  170. #define PAL_CACHE_HINT_TEMP_1 0 /* Temporal level 1 */
  171. #define PAL_CACHE_HINT_NTEMP_1 1 /* Non-temporal level 1 */
  172. #define PAL_CACHE_HINT_NTEMP_ALL 3 /* Non-temporal all levels */
  173. /* Processor cache protection information */
  174. typedef union pal_cache_protection_element_u {
  175. u32 pcpi_data;
  176. struct {
  177. u32 data_bits : 8, /* # data bits covered by
  178. * each unit of protection
  179. */
  180. tagprot_lsb : 6, /* Least -do- */
  181. tagprot_msb : 6, /* Most Sig. tag address
  182. * bit that this
  183. * protection covers.
  184. */
  185. prot_bits : 6, /* # of protection bits */
  186. method : 4, /* Protection method */
  187. t_d : 2; /* Indicates which part
  188. * of the cache this
  189. * protection encoding
  190. * applies.
  191. */
  192. } pcp_info;
  193. } pal_cache_protection_element_t;
  194. #define pcpi_cache_prot_part pcp_info.t_d
  195. #define pcpi_prot_method pcp_info.method
  196. #define pcpi_prot_bits pcp_info.prot_bits
  197. #define pcpi_tagprot_msb pcp_info.tagprot_msb
  198. #define pcpi_tagprot_lsb pcp_info.tagprot_lsb
  199. #define pcpi_data_bits pcp_info.data_bits
  200. /* Processor cache part encodings */
  201. #define PAL_CACHE_PROT_PART_DATA 0 /* Data protection */
  202. #define PAL_CACHE_PROT_PART_TAG 1 /* Tag protection */
  203. #define PAL_CACHE_PROT_PART_TAG_DATA 2 /* Tag+data protection (tag is
  204. * more significant )
  205. */
  206. #define PAL_CACHE_PROT_PART_DATA_TAG 3 /* Data+tag protection (data is
  207. * more significant )
  208. */
  209. #define PAL_CACHE_PROT_PART_MAX 6
  210. typedef struct pal_cache_protection_info_s {
  211. pal_status_t pcpi_status;
  212. pal_cache_protection_element_t pcp_info[PAL_CACHE_PROT_PART_MAX];
  213. } pal_cache_protection_info_t;
  214. /* Processor cache protection method encodings */
  215. #define PAL_CACHE_PROT_METHOD_NONE 0 /* No protection */
  216. #define PAL_CACHE_PROT_METHOD_ODD_PARITY 1 /* Odd parity */
  217. #define PAL_CACHE_PROT_METHOD_EVEN_PARITY 2 /* Even parity */
  218. #define PAL_CACHE_PROT_METHOD_ECC 3 /* ECC protection */
  219. /* Processor cache line identification in the heirarchy */
  220. typedef union pal_cache_line_id_u {
  221. u64 pclid_data;
  222. struct {
  223. u64 cache_type : 8, /* 7-0 cache type */
  224. level : 8, /* 15-8 level of the
  225. * cache in the
  226. * heirarchy.
  227. */
  228. way : 8, /* 23-16 way in the set
  229. */
  230. part : 8, /* 31-24 part of the
  231. * cache
  232. */
  233. reserved : 32; /* 63-32 is reserved*/
  234. } pclid_info_read;
  235. struct {
  236. u64 cache_type : 8, /* 7-0 cache type */
  237. level : 8, /* 15-8 level of the
  238. * cache in the
  239. * heirarchy.
  240. */
  241. way : 8, /* 23-16 way in the set
  242. */
  243. part : 8, /* 31-24 part of the
  244. * cache
  245. */
  246. mesi : 8, /* 39-32 cache line
  247. * state
  248. */
  249. start : 8, /* 47-40 lsb of data to
  250. * invert
  251. */
  252. length : 8, /* 55-48 #bits to
  253. * invert
  254. */
  255. trigger : 8; /* 63-56 Trigger error
  256. * by doing a load
  257. * after the write
  258. */
  259. } pclid_info_write;
  260. } pal_cache_line_id_u_t;
  261. #define pclid_read_part pclid_info_read.part
  262. #define pclid_read_way pclid_info_read.way
  263. #define pclid_read_level pclid_info_read.level
  264. #define pclid_read_cache_type pclid_info_read.cache_type
  265. #define pclid_write_trigger pclid_info_write.trigger
  266. #define pclid_write_length pclid_info_write.length
  267. #define pclid_write_start pclid_info_write.start
  268. #define pclid_write_mesi pclid_info_write.mesi
  269. #define pclid_write_part pclid_info_write.part
  270. #define pclid_write_way pclid_info_write.way
  271. #define pclid_write_level pclid_info_write.level
  272. #define pclid_write_cache_type pclid_info_write.cache_type
  273. /* Processor cache line part encodings */
  274. #define PAL_CACHE_LINE_ID_PART_DATA 0 /* Data */
  275. #define PAL_CACHE_LINE_ID_PART_TAG 1 /* Tag */
  276. #define PAL_CACHE_LINE_ID_PART_DATA_PROT 2 /* Data protection */
  277. #define PAL_CACHE_LINE_ID_PART_TAG_PROT 3 /* Tag protection */
  278. #define PAL_CACHE_LINE_ID_PART_DATA_TAG_PROT 4 /* Data+tag
  279. * protection
  280. */
  281. typedef struct pal_cache_line_info_s {
  282. pal_status_t pcli_status; /* Return status of the read cache line
  283. * info call.
  284. */
  285. u64 pcli_data; /* 64-bit data, tag, protection bits .. */
  286. u64 pcli_data_len; /* data length in bits */
  287. pal_cache_line_state_t pcli_cache_line_state; /* mesi state */
  288. } pal_cache_line_info_t;
  289. /* Machine Check related crap */
  290. /* Pending event status bits */
  291. typedef u64 pal_mc_pending_events_t;
  292. #define PAL_MC_PENDING_MCA (1 << 0)
  293. #define PAL_MC_PENDING_INIT (1 << 1)
  294. /* Error information type */
  295. typedef u64 pal_mc_info_index_t;
  296. #define PAL_MC_INFO_PROCESSOR 0 /* Processor */
  297. #define PAL_MC_INFO_CACHE_CHECK 1 /* Cache check */
  298. #define PAL_MC_INFO_TLB_CHECK 2 /* Tlb check */
  299. #define PAL_MC_INFO_BUS_CHECK 3 /* Bus check */
  300. #define PAL_MC_INFO_REQ_ADDR 4 /* Requestor address */
  301. #define PAL_MC_INFO_RESP_ADDR 5 /* Responder address */
  302. #define PAL_MC_INFO_TARGET_ADDR 6 /* Target address */
  303. #define PAL_MC_INFO_IMPL_DEP 7 /* Implementation
  304. * dependent
  305. */
  306. typedef struct pal_process_state_info_s {
  307. u64 reserved1 : 2,
  308. rz : 1, /* PAL_CHECK processor
  309. * rendezvous
  310. * successful.
  311. */
  312. ra : 1, /* PAL_CHECK attempted
  313. * a rendezvous.
  314. */
  315. me : 1, /* Distinct multiple
  316. * errors occurred
  317. */
  318. mn : 1, /* Min. state save
  319. * area has been
  320. * registered with PAL
  321. */
  322. sy : 1, /* Storage integrity
  323. * synched
  324. */
  325. co : 1, /* Continuable */
  326. ci : 1, /* MC isolated */
  327. us : 1, /* Uncontained storage
  328. * damage.
  329. */
  330. hd : 1, /* Non-essential hw
  331. * lost (no loss of
  332. * functionality)
  333. * causing the
  334. * processor to run in
  335. * degraded mode.
  336. */
  337. tl : 1, /* 1 => MC occurred
  338. * after an instr was
  339. * executed but before
  340. * the trap that
  341. * resulted from instr
  342. * execution was
  343. * generated.
  344. * (Trap Lost )
  345. */
  346. mi : 1, /* More information available
  347. * call PAL_MC_ERROR_INFO
  348. */
  349. pi : 1, /* Precise instruction pointer */
  350. pm : 1, /* Precise min-state save area */
  351. dy : 1, /* Processor dynamic
  352. * state valid
  353. */
  354. in : 1, /* 0 = MC, 1 = INIT */
  355. rs : 1, /* RSE valid */
  356. cm : 1, /* MC corrected */
  357. ex : 1, /* MC is expected */
  358. cr : 1, /* Control regs valid*/
  359. pc : 1, /* Perf cntrs valid */
  360. dr : 1, /* Debug regs valid */
  361. tr : 1, /* Translation regs
  362. * valid
  363. */
  364. rr : 1, /* Region regs valid */
  365. ar : 1, /* App regs valid */
  366. br : 1, /* Branch regs valid */
  367. pr : 1, /* Predicate registers
  368. * valid
  369. */
  370. fp : 1, /* fp registers valid*/
  371. b1 : 1, /* Preserved bank one
  372. * general registers
  373. * are valid
  374. */
  375. b0 : 1, /* Preserved bank zero
  376. * general registers
  377. * are valid
  378. */
  379. gr : 1, /* General registers
  380. * are valid
  381. * (excl. banked regs)
  382. */
  383. dsize : 16, /* size of dynamic
  384. * state returned
  385. * by the processor
  386. */
  387. reserved2 : 11,
  388. cc : 1, /* Cache check */
  389. tc : 1, /* TLB check */
  390. bc : 1, /* Bus check */
  391. rc : 1, /* Register file check */
  392. uc : 1; /* Uarch check */
  393. } pal_processor_state_info_t;
  394. typedef struct pal_cache_check_info_s {
  395. u64 op : 4, /* Type of cache
  396. * operation that
  397. * caused the machine
  398. * check.
  399. */
  400. level : 2, /* Cache level */
  401. reserved1 : 2,
  402. dl : 1, /* Failure in data part
  403. * of cache line
  404. */
  405. tl : 1, /* Failure in tag part
  406. * of cache line
  407. */
  408. dc : 1, /* Failure in dcache */
  409. ic : 1, /* Failure in icache */
  410. mesi : 3, /* Cache line state */
  411. mv : 1, /* mesi valid */
  412. way : 5, /* Way in which the
  413. * error occurred
  414. */
  415. wiv : 1, /* Way field valid */
  416. reserved2 : 10,
  417. index : 20, /* Cache line index */
  418. reserved3 : 2,
  419. is : 1, /* instruction set (1 == ia32) */
  420. iv : 1, /* instruction set field valid */
  421. pl : 2, /* privilege level */
  422. pv : 1, /* privilege level field valid */
  423. mcc : 1, /* Machine check corrected */
  424. tv : 1, /* Target address
  425. * structure is valid
  426. */
  427. rq : 1, /* Requester identifier
  428. * structure is valid
  429. */
  430. rp : 1, /* Responder identifier
  431. * structure is valid
  432. */
  433. pi : 1; /* Precise instruction pointer
  434. * structure is valid
  435. */
  436. } pal_cache_check_info_t;
  437. typedef struct pal_tlb_check_info_s {
  438. u64 tr_slot : 8, /* Slot# of TR where
  439. * error occurred
  440. */
  441. trv : 1, /* tr_slot field is valid */
  442. reserved1 : 1,
  443. level : 2, /* TLB level where failure occurred */
  444. reserved2 : 4,
  445. dtr : 1, /* Fail in data TR */
  446. itr : 1, /* Fail in inst TR */
  447. dtc : 1, /* Fail in data TC */
  448. itc : 1, /* Fail in inst. TC */
  449. op : 4, /* Cache operation */
  450. reserved3 : 30,
  451. is : 1, /* instruction set (1 == ia32) */
  452. iv : 1, /* instruction set field valid */
  453. pl : 2, /* privilege level */
  454. pv : 1, /* privilege level field valid */
  455. mcc : 1, /* Machine check corrected */
  456. tv : 1, /* Target address
  457. * structure is valid
  458. */
  459. rq : 1, /* Requester identifier
  460. * structure is valid
  461. */
  462. rp : 1, /* Responder identifier
  463. * structure is valid
  464. */
  465. pi : 1; /* Precise instruction pointer
  466. * structure is valid
  467. */
  468. } pal_tlb_check_info_t;
  469. typedef struct pal_bus_check_info_s {
  470. u64 size : 5, /* Xaction size */
  471. ib : 1, /* Internal bus error */
  472. eb : 1, /* External bus error */
  473. cc : 1, /* Error occurred
  474. * during cache-cache
  475. * transfer.
  476. */
  477. type : 8, /* Bus xaction type*/
  478. sev : 5, /* Bus error severity*/
  479. hier : 2, /* Bus hierarchy level */
  480. reserved1 : 1,
  481. bsi : 8, /* Bus error status
  482. * info
  483. */
  484. reserved2 : 22,
  485. is : 1, /* instruction set (1 == ia32) */
  486. iv : 1, /* instruction set field valid */
  487. pl : 2, /* privilege level */
  488. pv : 1, /* privilege level field valid */
  489. mcc : 1, /* Machine check corrected */
  490. tv : 1, /* Target address
  491. * structure is valid
  492. */
  493. rq : 1, /* Requester identifier
  494. * structure is valid
  495. */
  496. rp : 1, /* Responder identifier
  497. * structure is valid
  498. */
  499. pi : 1; /* Precise instruction pointer
  500. * structure is valid
  501. */
  502. } pal_bus_check_info_t;
  503. typedef struct pal_reg_file_check_info_s {
  504. u64 id : 4, /* Register file identifier */
  505. op : 4, /* Type of register
  506. * operation that
  507. * caused the machine
  508. * check.
  509. */
  510. reg_num : 7, /* Register number */
  511. rnv : 1, /* reg_num valid */
  512. reserved2 : 38,
  513. is : 1, /* instruction set (1 == ia32) */
  514. iv : 1, /* instruction set field valid */
  515. pl : 2, /* privilege level */
  516. pv : 1, /* privilege level field valid */
  517. mcc : 1, /* Machine check corrected */
  518. reserved3 : 3,
  519. pi : 1; /* Precise instruction pointer
  520. * structure is valid
  521. */
  522. } pal_reg_file_check_info_t;
  523. typedef struct pal_uarch_check_info_s {
  524. u64 sid : 5, /* Structure identification */
  525. level : 3, /* Level of failure */
  526. array_id : 4, /* Array identification */
  527. op : 4, /* Type of
  528. * operation that
  529. * caused the machine
  530. * check.
  531. */
  532. way : 6, /* Way of structure */
  533. wv : 1, /* way valid */
  534. xv : 1, /* index valid */
  535. reserved1 : 8,
  536. index : 8, /* Index or set of the uarch
  537. * structure that failed.
  538. */
  539. reserved2 : 24,
  540. is : 1, /* instruction set (1 == ia32) */
  541. iv : 1, /* instruction set field valid */
  542. pl : 2, /* privilege level */
  543. pv : 1, /* privilege level field valid */
  544. mcc : 1, /* Machine check corrected */
  545. tv : 1, /* Target address
  546. * structure is valid
  547. */
  548. rq : 1, /* Requester identifier
  549. * structure is valid
  550. */
  551. rp : 1, /* Responder identifier
  552. * structure is valid
  553. */
  554. pi : 1; /* Precise instruction pointer
  555. * structure is valid
  556. */
  557. } pal_uarch_check_info_t;
  558. typedef union pal_mc_error_info_u {
  559. u64 pmei_data;
  560. pal_processor_state_info_t pme_processor;
  561. pal_cache_check_info_t pme_cache;
  562. pal_tlb_check_info_t pme_tlb;
  563. pal_bus_check_info_t pme_bus;
  564. pal_reg_file_check_info_t pme_reg_file;
  565. pal_uarch_check_info_t pme_uarch;
  566. } pal_mc_error_info_t;
  567. #define pmci_proc_unknown_check pme_processor.uc
  568. #define pmci_proc_bus_check pme_processor.bc
  569. #define pmci_proc_tlb_check pme_processor.tc
  570. #define pmci_proc_cache_check pme_processor.cc
  571. #define pmci_proc_dynamic_state_size pme_processor.dsize
  572. #define pmci_proc_gpr_valid pme_processor.gr
  573. #define pmci_proc_preserved_bank0_gpr_valid pme_processor.b0
  574. #define pmci_proc_preserved_bank1_gpr_valid pme_processor.b1
  575. #define pmci_proc_fp_valid pme_processor.fp
  576. #define pmci_proc_predicate_regs_valid pme_processor.pr
  577. #define pmci_proc_branch_regs_valid pme_processor.br
  578. #define pmci_proc_app_regs_valid pme_processor.ar
  579. #define pmci_proc_region_regs_valid pme_processor.rr
  580. #define pmci_proc_translation_regs_valid pme_processor.tr
  581. #define pmci_proc_debug_regs_valid pme_processor.dr
  582. #define pmci_proc_perf_counters_valid pme_processor.pc
  583. #define pmci_proc_control_regs_valid pme_processor.cr
  584. #define pmci_proc_machine_check_expected pme_processor.ex
  585. #define pmci_proc_machine_check_corrected pme_processor.cm
  586. #define pmci_proc_rse_valid pme_processor.rs
  587. #define pmci_proc_machine_check_or_init pme_processor.in
  588. #define pmci_proc_dynamic_state_valid pme_processor.dy
  589. #define pmci_proc_operation pme_processor.op
  590. #define pmci_proc_trap_lost pme_processor.tl
  591. #define pmci_proc_hardware_damage pme_processor.hd
  592. #define pmci_proc_uncontained_storage_damage pme_processor.us
  593. #define pmci_proc_machine_check_isolated pme_processor.ci
  594. #define pmci_proc_continuable pme_processor.co
  595. #define pmci_proc_storage_intergrity_synced pme_processor.sy
  596. #define pmci_proc_min_state_save_area_regd pme_processor.mn
  597. #define pmci_proc_distinct_multiple_errors pme_processor.me
  598. #define pmci_proc_pal_attempted_rendezvous pme_processor.ra
  599. #define pmci_proc_pal_rendezvous_complete pme_processor.rz
  600. #define pmci_cache_level pme_cache.level
  601. #define pmci_cache_line_state pme_cache.mesi
  602. #define pmci_cache_line_state_valid pme_cache.mv
  603. #define pmci_cache_line_index pme_cache.index
  604. #define pmci_cache_instr_cache_fail pme_cache.ic
  605. #define pmci_cache_data_cache_fail pme_cache.dc
  606. #define pmci_cache_line_tag_fail pme_cache.tl
  607. #define pmci_cache_line_data_fail pme_cache.dl
  608. #define pmci_cache_operation pme_cache.op
  609. #define pmci_cache_way_valid pme_cache.wv
  610. #define pmci_cache_target_address_valid pme_cache.tv
  611. #define pmci_cache_way pme_cache.way
  612. #define pmci_cache_mc pme_cache.mc
  613. #define pmci_tlb_instr_translation_cache_fail pme_tlb.itc
  614. #define pmci_tlb_data_translation_cache_fail pme_tlb.dtc
  615. #define pmci_tlb_instr_translation_reg_fail pme_tlb.itr
  616. #define pmci_tlb_data_translation_reg_fail pme_tlb.dtr
  617. #define pmci_tlb_translation_reg_slot pme_tlb.tr_slot
  618. #define pmci_tlb_mc pme_tlb.mc
  619. #define pmci_bus_status_info pme_bus.bsi
  620. #define pmci_bus_req_address_valid pme_bus.rq
  621. #define pmci_bus_resp_address_valid pme_bus.rp
  622. #define pmci_bus_target_address_valid pme_bus.tv
  623. #define pmci_bus_error_severity pme_bus.sev
  624. #define pmci_bus_transaction_type pme_bus.type
  625. #define pmci_bus_cache_cache_transfer pme_bus.cc
  626. #define pmci_bus_transaction_size pme_bus.size
  627. #define pmci_bus_internal_error pme_bus.ib
  628. #define pmci_bus_external_error pme_bus.eb
  629. #define pmci_bus_mc pme_bus.mc
  630. /*
  631. * NOTE: this min_state_save area struct only includes the 1KB
  632. * architectural state save area. The other 3 KB is scratch space
  633. * for PAL.
  634. */
  635. typedef struct pal_min_state_area_s {
  636. u64 pmsa_nat_bits; /* nat bits for saved GRs */
  637. u64 pmsa_gr[15]; /* GR1 - GR15 */
  638. u64 pmsa_bank0_gr[16]; /* GR16 - GR31 */
  639. u64 pmsa_bank1_gr[16]; /* GR16 - GR31 */
  640. u64 pmsa_pr; /* predicate registers */
  641. u64 pmsa_br0; /* branch register 0 */
  642. u64 pmsa_rsc; /* ar.rsc */
  643. u64 pmsa_iip; /* cr.iip */
  644. u64 pmsa_ipsr; /* cr.ipsr */
  645. u64 pmsa_ifs; /* cr.ifs */
  646. u64 pmsa_xip; /* previous iip */
  647. u64 pmsa_xpsr; /* previous psr */
  648. u64 pmsa_xfs; /* previous ifs */
  649. u64 pmsa_br1; /* branch register 1 */
  650. u64 pmsa_reserved[70]; /* pal_min_state_area should total to 1KB */
  651. } pal_min_state_area_t;
  652. struct ia64_pal_retval {
  653. /*
  654. * A zero status value indicates call completed without error.
  655. * A negative status value indicates reason of call failure.
  656. * A positive status value indicates success but an
  657. * informational value should be printed (e.g., "reboot for
  658. * change to take effect").
  659. */
  660. s64 status;
  661. u64 v0;
  662. u64 v1;
  663. u64 v2;
  664. };
  665. /*
  666. * Note: Currently unused PAL arguments are generally labeled
  667. * "reserved" so the value specified in the PAL documentation
  668. * (generally 0) MUST be passed. Reserved parameters are not optional
  669. * parameters.
  670. */
  671. extern struct ia64_pal_retval ia64_pal_call_static (u64, u64, u64, u64, u64);
  672. extern struct ia64_pal_retval ia64_pal_call_stacked (u64, u64, u64, u64);
  673. extern struct ia64_pal_retval ia64_pal_call_phys_static (u64, u64, u64, u64);
  674. extern struct ia64_pal_retval ia64_pal_call_phys_stacked (u64, u64, u64, u64);
  675. extern void ia64_save_scratch_fpregs (struct ia64_fpreg *);
  676. extern void ia64_load_scratch_fpregs (struct ia64_fpreg *);
  677. #define PAL_CALL(iprv,a0,a1,a2,a3) do { \
  678. struct ia64_fpreg fr[6]; \
  679. ia64_save_scratch_fpregs(fr); \
  680. iprv = ia64_pal_call_static(a0, a1, a2, a3, 0); \
  681. ia64_load_scratch_fpregs(fr); \
  682. } while (0)
  683. #define PAL_CALL_IC_OFF(iprv,a0,a1,a2,a3) do { \
  684. struct ia64_fpreg fr[6]; \
  685. ia64_save_scratch_fpregs(fr); \
  686. iprv = ia64_pal_call_static(a0, a1, a2, a3, 1); \
  687. ia64_load_scratch_fpregs(fr); \
  688. } while (0)
  689. #define PAL_CALL_STK(iprv,a0,a1,a2,a3) do { \
  690. struct ia64_fpreg fr[6]; \
  691. ia64_save_scratch_fpregs(fr); \
  692. iprv = ia64_pal_call_stacked(a0, a1, a2, a3); \
  693. ia64_load_scratch_fpregs(fr); \
  694. } while (0)
  695. #define PAL_CALL_PHYS(iprv,a0,a1,a2,a3) do { \
  696. struct ia64_fpreg fr[6]; \
  697. ia64_save_scratch_fpregs(fr); \
  698. iprv = ia64_pal_call_phys_static(a0, a1, a2, a3); \
  699. ia64_load_scratch_fpregs(fr); \
  700. } while (0)
  701. #define PAL_CALL_PHYS_STK(iprv,a0,a1,a2,a3) do { \
  702. struct ia64_fpreg fr[6]; \
  703. ia64_save_scratch_fpregs(fr); \
  704. iprv = ia64_pal_call_phys_stacked(a0, a1, a2, a3); \
  705. ia64_load_scratch_fpregs(fr); \
  706. } while (0)
  707. typedef int (*ia64_pal_handler) (u64, ...);
  708. extern ia64_pal_handler ia64_pal;
  709. extern void ia64_pal_handler_init (void *);
  710. extern ia64_pal_handler ia64_pal;
  711. extern pal_cache_config_info_t l0d_cache_config_info;
  712. extern pal_cache_config_info_t l0i_cache_config_info;
  713. extern pal_cache_config_info_t l1_cache_config_info;
  714. extern pal_cache_config_info_t l2_cache_config_info;
  715. extern pal_cache_protection_info_t l0d_cache_protection_info;
  716. extern pal_cache_protection_info_t l0i_cache_protection_info;
  717. extern pal_cache_protection_info_t l1_cache_protection_info;
  718. extern pal_cache_protection_info_t l2_cache_protection_info;
  719. extern pal_cache_config_info_t pal_cache_config_info_get(pal_cache_level_t,
  720. pal_cache_type_t);
  721. extern pal_cache_protection_info_t pal_cache_protection_info_get(pal_cache_level_t,
  722. pal_cache_type_t);
  723. extern void pal_error(int);
  724. /* Useful wrappers for the current list of pal procedures */
  725. typedef union pal_bus_features_u {
  726. u64 pal_bus_features_val;
  727. struct {
  728. u64 pbf_reserved1 : 29;
  729. u64 pbf_req_bus_parking : 1;
  730. u64 pbf_bus_lock_mask : 1;
  731. u64 pbf_enable_half_xfer_rate : 1;
  732. u64 pbf_reserved2 : 22;
  733. u64 pbf_disable_xaction_queueing : 1;
  734. u64 pbf_disable_resp_err_check : 1;
  735. u64 pbf_disable_berr_check : 1;
  736. u64 pbf_disable_bus_req_internal_err_signal : 1;
  737. u64 pbf_disable_bus_req_berr_signal : 1;
  738. u64 pbf_disable_bus_init_event_check : 1;
  739. u64 pbf_disable_bus_init_event_signal : 1;
  740. u64 pbf_disable_bus_addr_err_check : 1;
  741. u64 pbf_disable_bus_addr_err_signal : 1;
  742. u64 pbf_disable_bus_data_err_check : 1;
  743. } pal_bus_features_s;
  744. } pal_bus_features_u_t;
  745. extern void pal_bus_features_print (u64);
  746. /* Provide information about configurable processor bus features */
  747. static inline s64
  748. ia64_pal_bus_get_features (pal_bus_features_u_t *features_avail,
  749. pal_bus_features_u_t *features_status,
  750. pal_bus_features_u_t *features_control)
  751. {
  752. struct ia64_pal_retval iprv;
  753. PAL_CALL_PHYS(iprv, PAL_BUS_GET_FEATURES, 0, 0, 0);
  754. if (features_avail)
  755. features_avail->pal_bus_features_val = iprv.v0;
  756. if (features_status)
  757. features_status->pal_bus_features_val = iprv.v1;
  758. if (features_control)
  759. features_control->pal_bus_features_val = iprv.v2;
  760. return iprv.status;
  761. }
  762. /* Enables/disables specific processor bus features */
  763. static inline s64
  764. ia64_pal_bus_set_features (pal_bus_features_u_t feature_select)
  765. {
  766. struct ia64_pal_retval iprv;
  767. PAL_CALL_PHYS(iprv, PAL_BUS_SET_FEATURES, feature_select.pal_bus_features_val, 0, 0);
  768. return iprv.status;
  769. }
  770. /* Get detailed cache information */
  771. static inline s64
  772. ia64_pal_cache_config_info (u64 cache_level, u64 cache_type, pal_cache_config_info_t *conf)
  773. {
  774. struct ia64_pal_retval iprv;
  775. PAL_CALL(iprv, PAL_CACHE_INFO, cache_level, cache_type, 0);
  776. if (iprv.status == 0) {
  777. conf->pcci_status = iprv.status;
  778. conf->pcci_info_1.pcci1_data = iprv.v0;
  779. conf->pcci_info_2.pcci2_data = iprv.v1;
  780. conf->pcci_reserved = iprv.v2;
  781. }
  782. return iprv.status;
  783. }
  784. /* Get detailed cche protection information */
  785. static inline s64
  786. ia64_pal_cache_prot_info (u64 cache_level, u64 cache_type, pal_cache_protection_info_t *prot)
  787. {
  788. struct ia64_pal_retval iprv;
  789. PAL_CALL(iprv, PAL_CACHE_PROT_INFO, cache_level, cache_type, 0);
  790. if (iprv.status == 0) {
  791. prot->pcpi_status = iprv.status;
  792. prot->pcp_info[0].pcpi_data = iprv.v0 & 0xffffffff;
  793. prot->pcp_info[1].pcpi_data = iprv.v0 >> 32;
  794. prot->pcp_info[2].pcpi_data = iprv.v1 & 0xffffffff;
  795. prot->pcp_info[3].pcpi_data = iprv.v1 >> 32;
  796. prot->pcp_info[4].pcpi_data = iprv.v2 & 0xffffffff;
  797. prot->pcp_info[5].pcpi_data = iprv.v2 >> 32;
  798. }
  799. return iprv.status;
  800. }
  801. /*
  802. * Flush the processor instruction or data caches. *PROGRESS must be
  803. * initialized to zero before calling this for the first time..
  804. */
  805. static inline s64
  806. ia64_pal_cache_flush (u64 cache_type, u64 invalidate, u64 *progress, u64 *vector)
  807. {
  808. struct ia64_pal_retval iprv;
  809. PAL_CALL_IC_OFF(iprv, PAL_CACHE_FLUSH, cache_type, invalidate, *progress);
  810. if (vector)
  811. *vector = iprv.v0;
  812. *progress = iprv.v1;
  813. return iprv.status;
  814. }
  815. /* Initialize the processor controlled caches */
  816. static inline s64
  817. ia64_pal_cache_init (u64 level, u64 cache_type, u64 rest)
  818. {
  819. struct ia64_pal_retval iprv;
  820. PAL_CALL(iprv, PAL_CACHE_INIT, level, cache_type, rest);
  821. return iprv.status;
  822. }
  823. /* Initialize the tags and data of a data or unified cache line of
  824. * processor controlled cache to known values without the availability
  825. * of backing memory.
  826. */
  827. static inline s64
  828. ia64_pal_cache_line_init (u64 physical_addr, u64 data_value)
  829. {
  830. struct ia64_pal_retval iprv;
  831. PAL_CALL(iprv, PAL_CACHE_LINE_INIT, physical_addr, data_value, 0);
  832. return iprv.status;
  833. }
  834. /* Read the data and tag of a processor controlled cache line for diags */
  835. static inline s64
  836. ia64_pal_cache_read (pal_cache_line_id_u_t line_id, u64 physical_addr)
  837. {
  838. struct ia64_pal_retval iprv;
  839. PAL_CALL(iprv, PAL_CACHE_READ, line_id.pclid_data, physical_addr, 0);
  840. return iprv.status;
  841. }
  842. /* Return summary information about the heirarchy of caches controlled by the processor */
  843. static inline s64
  844. ia64_pal_cache_summary (u64 *cache_levels, u64 *unique_caches)
  845. {
  846. struct ia64_pal_retval iprv;
  847. PAL_CALL(iprv, PAL_CACHE_SUMMARY, 0, 0, 0);
  848. if (cache_levels)
  849. *cache_levels = iprv.v0;
  850. if (unique_caches)
  851. *unique_caches = iprv.v1;
  852. return iprv.status;
  853. }
  854. /* Write the data and tag of a processor-controlled cache line for diags */
  855. static inline s64
  856. ia64_pal_cache_write (pal_cache_line_id_u_t line_id, u64 physical_addr, u64 data)
  857. {
  858. struct ia64_pal_retval iprv;
  859. PAL_CALL(iprv, PAL_CACHE_WRITE, line_id.pclid_data, physical_addr, data);
  860. return iprv.status;
  861. }
  862. /* Return the parameters needed to copy relocatable PAL procedures from ROM to memory */
  863. static inline s64
  864. ia64_pal_copy_info (u64 copy_type, u64 num_procs, u64 num_iopics,
  865. u64 *buffer_size, u64 *buffer_align)
  866. {
  867. struct ia64_pal_retval iprv;
  868. PAL_CALL(iprv, PAL_COPY_INFO, copy_type, num_procs, num_iopics);
  869. if (buffer_size)
  870. *buffer_size = iprv.v0;
  871. if (buffer_align)
  872. *buffer_align = iprv.v1;
  873. return iprv.status;
  874. }
  875. /* Copy relocatable PAL procedures from ROM to memory */
  876. static inline s64
  877. ia64_pal_copy_pal (u64 target_addr, u64 alloc_size, u64 processor, u64 *pal_proc_offset)
  878. {
  879. struct ia64_pal_retval iprv;
  880. PAL_CALL(iprv, PAL_COPY_PAL, target_addr, alloc_size, processor);
  881. if (pal_proc_offset)
  882. *pal_proc_offset = iprv.v0;
  883. return iprv.status;
  884. }
  885. /* Return the number of instruction and data debug register pairs */
  886. static inline s64
  887. ia64_pal_debug_info (u64 *inst_regs, u64 *data_regs)
  888. {
  889. struct ia64_pal_retval iprv;
  890. PAL_CALL(iprv, PAL_DEBUG_INFO, 0, 0, 0);
  891. if (inst_regs)
  892. *inst_regs = iprv.v0;
  893. if (data_regs)
  894. *data_regs = iprv.v1;
  895. return iprv.status;
  896. }
  897. #ifdef TBD
  898. /* Switch from IA64-system environment to IA-32 system environment */
  899. static inline s64
  900. ia64_pal_enter_ia32_env (ia32_env1, ia32_env2, ia32_env3)
  901. {
  902. struct ia64_pal_retval iprv;
  903. PAL_CALL(iprv, PAL_ENTER_IA_32_ENV, ia32_env1, ia32_env2, ia32_env3);
  904. return iprv.status;
  905. }
  906. #endif
  907. /* Get unique geographical address of this processor on its bus */
  908. static inline s64
  909. ia64_pal_fixed_addr (u64 *global_unique_addr)
  910. {
  911. struct ia64_pal_retval iprv;
  912. PAL_CALL(iprv, PAL_FIXED_ADDR, 0, 0, 0);
  913. if (global_unique_addr)
  914. *global_unique_addr = iprv.v0;
  915. return iprv.status;
  916. }
  917. /* Get base frequency of the platform if generated by the processor */
  918. static inline s64
  919. ia64_pal_freq_base (u64 *platform_base_freq)
  920. {
  921. struct ia64_pal_retval iprv;
  922. PAL_CALL(iprv, PAL_FREQ_BASE, 0, 0, 0);
  923. if (platform_base_freq)
  924. *platform_base_freq = iprv.v0;
  925. return iprv.status;
  926. }
  927. /*
  928. * Get the ratios for processor frequency, bus frequency and interval timer to
  929. * to base frequency of the platform
  930. */
  931. static inline s64
  932. ia64_pal_freq_ratios (struct pal_freq_ratio *proc_ratio, struct pal_freq_ratio *bus_ratio,
  933. struct pal_freq_ratio *itc_ratio)
  934. {
  935. struct ia64_pal_retval iprv;
  936. PAL_CALL(iprv, PAL_FREQ_RATIOS, 0, 0, 0);
  937. if (proc_ratio)
  938. *(u64 *)proc_ratio = iprv.v0;
  939. if (bus_ratio)
  940. *(u64 *)bus_ratio = iprv.v1;
  941. if (itc_ratio)
  942. *(u64 *)itc_ratio = iprv.v2;
  943. return iprv.status;
  944. }
  945. /* Make the processor enter HALT or one of the implementation dependent low
  946. * power states where prefetching and execution are suspended and cache and
  947. * TLB coherency is not maintained.
  948. */
  949. static inline s64
  950. ia64_pal_halt (u64 halt_state)
  951. {
  952. struct ia64_pal_retval iprv;
  953. PAL_CALL(iprv, PAL_HALT, halt_state, 0, 0);
  954. return iprv.status;
  955. }
  956. typedef union pal_power_mgmt_info_u {
  957. u64 ppmi_data;
  958. struct {
  959. u64 exit_latency : 16,
  960. entry_latency : 16,
  961. power_consumption : 28,
  962. im : 1,
  963. co : 1,
  964. reserved : 2;
  965. } pal_power_mgmt_info_s;
  966. } pal_power_mgmt_info_u_t;
  967. /* Return information about processor's optional power management capabilities. */
  968. static inline s64
  969. ia64_pal_halt_info (pal_power_mgmt_info_u_t *power_buf)
  970. {
  971. struct ia64_pal_retval iprv;
  972. PAL_CALL_STK(iprv, PAL_HALT_INFO, (unsigned long) power_buf, 0, 0);
  973. return iprv.status;
  974. }
  975. /* Cause the processor to enter LIGHT HALT state, where prefetching and execution are
  976. * suspended, but cache and TLB coherency is maintained.
  977. */
  978. static inline s64
  979. ia64_pal_halt_light (void)
  980. {
  981. struct ia64_pal_retval iprv;
  982. PAL_CALL(iprv, PAL_HALT_LIGHT, 0, 0, 0);
  983. return iprv.status;
  984. }
  985. /* Clear all the processor error logging registers and reset the indicator that allows
  986. * the error logging registers to be written. This procedure also checks the pending
  987. * machine check bit and pending INIT bit and reports their states.
  988. */
  989. static inline s64
  990. ia64_pal_mc_clear_log (u64 *pending_vector)
  991. {
  992. struct ia64_pal_retval iprv;
  993. PAL_CALL(iprv, PAL_MC_CLEAR_LOG, 0, 0, 0);
  994. if (pending_vector)
  995. *pending_vector = iprv.v0;
  996. return iprv.status;
  997. }
  998. /* Ensure that all outstanding transactions in a processor are completed or that any
  999. * MCA due to thes outstanding transaction is taken.
  1000. */
  1001. static inline s64
  1002. ia64_pal_mc_drain (void)
  1003. {
  1004. struct ia64_pal_retval iprv;
  1005. PAL_CALL(iprv, PAL_MC_DRAIN, 0, 0, 0);
  1006. return iprv.status;
  1007. }
  1008. /* Return the machine check dynamic processor state */
  1009. static inline s64
  1010. ia64_pal_mc_dynamic_state (u64 offset, u64 *size, u64 *pds)
  1011. {
  1012. struct ia64_pal_retval iprv;
  1013. PAL_CALL(iprv, PAL_MC_DYNAMIC_STATE, offset, 0, 0);
  1014. if (size)
  1015. *size = iprv.v0;
  1016. if (pds)
  1017. *pds = iprv.v1;
  1018. return iprv.status;
  1019. }
  1020. /* Return processor machine check information */
  1021. static inline s64
  1022. ia64_pal_mc_error_info (u64 info_index, u64 type_index, u64 *size, u64 *error_info)
  1023. {
  1024. struct ia64_pal_retval iprv;
  1025. PAL_CALL(iprv, PAL_MC_ERROR_INFO, info_index, type_index, 0);
  1026. if (size)
  1027. *size = iprv.v0;
  1028. if (error_info)
  1029. *error_info = iprv.v1;
  1030. return iprv.status;
  1031. }
  1032. /* Inform PALE_CHECK whether a machine check is expected so that PALE_CHECK willnot
  1033. * attempt to correct any expected machine checks.
  1034. */
  1035. static inline s64
  1036. ia64_pal_mc_expected (u64 expected, u64 *previous)
  1037. {
  1038. struct ia64_pal_retval iprv;
  1039. PAL_CALL(iprv, PAL_MC_EXPECTED, expected, 0, 0);
  1040. if (previous)
  1041. *previous = iprv.v0;
  1042. return iprv.status;
  1043. }
  1044. /* Register a platform dependent location with PAL to which it can save
  1045. * minimal processor state in the event of a machine check or initialization
  1046. * event.
  1047. */
  1048. static inline s64
  1049. ia64_pal_mc_register_mem (u64 physical_addr)
  1050. {
  1051. struct ia64_pal_retval iprv;
  1052. PAL_CALL(iprv, PAL_MC_REGISTER_MEM, physical_addr, 0, 0);
  1053. return iprv.status;
  1054. }
  1055. /* Restore minimal architectural processor state, set CMC interrupt if necessary
  1056. * and resume execution
  1057. */
  1058. static inline s64
  1059. ia64_pal_mc_resume (u64 set_cmci, u64 save_ptr)
  1060. {
  1061. struct ia64_pal_retval iprv;
  1062. PAL_CALL(iprv, PAL_MC_RESUME, set_cmci, save_ptr, 0);
  1063. return iprv.status;
  1064. }
  1065. /* Return the memory attributes implemented by the processor */
  1066. static inline s64
  1067. ia64_pal_mem_attrib (u64 *mem_attrib)
  1068. {
  1069. struct ia64_pal_retval iprv;
  1070. PAL_CALL(iprv, PAL_MEM_ATTRIB, 0, 0, 0);
  1071. if (mem_attrib)
  1072. *mem_attrib = iprv.v0 & 0xff;
  1073. return iprv.status;
  1074. }
  1075. /* Return the amount of memory needed for second phase of processor
  1076. * self-test and the required alignment of memory.
  1077. */
  1078. static inline s64
  1079. ia64_pal_mem_for_test (u64 *bytes_needed, u64 *alignment)
  1080. {
  1081. struct ia64_pal_retval iprv;
  1082. PAL_CALL(iprv, PAL_MEM_FOR_TEST, 0, 0, 0);
  1083. if (bytes_needed)
  1084. *bytes_needed = iprv.v0;
  1085. if (alignment)
  1086. *alignment = iprv.v1;
  1087. return iprv.status;
  1088. }
  1089. typedef union pal_perf_mon_info_u {
  1090. u64 ppmi_data;
  1091. struct {
  1092. u64 generic : 8,
  1093. width : 8,
  1094. cycles : 8,
  1095. retired : 8,
  1096. reserved : 32;
  1097. } pal_perf_mon_info_s;
  1098. } pal_perf_mon_info_u_t;
  1099. /* Return the performance monitor information about what can be counted
  1100. * and how to configure the monitors to count the desired events.
  1101. */
  1102. static inline s64
  1103. ia64_pal_perf_mon_info (u64 *pm_buffer, pal_perf_mon_info_u_t *pm_info)
  1104. {
  1105. struct ia64_pal_retval iprv;
  1106. PAL_CALL(iprv, PAL_PERF_MON_INFO, (unsigned long) pm_buffer, 0, 0);
  1107. if (pm_info)
  1108. pm_info->ppmi_data = iprv.v0;
  1109. return iprv.status;
  1110. }
  1111. /* Specifies the physical address of the processor interrupt block
  1112. * and I/O port space.
  1113. */
  1114. static inline s64
  1115. ia64_pal_platform_addr (u64 type, u64 physical_addr)
  1116. {
  1117. struct ia64_pal_retval iprv;
  1118. PAL_CALL(iprv, PAL_PLATFORM_ADDR, type, physical_addr, 0);
  1119. return iprv.status;
  1120. }
  1121. /* Set the SAL PMI entrypoint in memory */
  1122. static inline s64
  1123. ia64_pal_pmi_entrypoint (u64 sal_pmi_entry_addr)
  1124. {
  1125. struct ia64_pal_retval iprv;
  1126. PAL_CALL(iprv, PAL_PMI_ENTRYPOINT, sal_pmi_entry_addr, 0, 0);
  1127. return iprv.status;
  1128. }
  1129. struct pal_features_s;
  1130. /* Provide information about configurable processor features */
  1131. static inline s64
  1132. ia64_pal_proc_get_features (u64 *features_avail,
  1133. u64 *features_status,
  1134. u64 *features_control)
  1135. {
  1136. struct ia64_pal_retval iprv;
  1137. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, 0, 0);
  1138. if (iprv.status == 0) {
  1139. *features_avail = iprv.v0;
  1140. *features_status = iprv.v1;
  1141. *features_control = iprv.v2;
  1142. }
  1143. return iprv.status;
  1144. }
  1145. /* Enable/disable processor dependent features */
  1146. static inline s64
  1147. ia64_pal_proc_set_features (u64 feature_select)
  1148. {
  1149. struct ia64_pal_retval iprv;
  1150. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES, feature_select, 0, 0);
  1151. return iprv.status;
  1152. }
  1153. /*
  1154. * Put everything in a struct so we avoid the global offset table whenever
  1155. * possible.
  1156. */
  1157. typedef struct ia64_ptce_info_s {
  1158. u64 base;
  1159. u32 count[2];
  1160. u32 stride[2];
  1161. } ia64_ptce_info_t;
  1162. /* Return the information required for the architected loop used to purge
  1163. * (initialize) the entire TC
  1164. */
  1165. static inline s64
  1166. ia64_get_ptce (ia64_ptce_info_t *ptce)
  1167. {
  1168. struct ia64_pal_retval iprv;
  1169. if (!ptce)
  1170. return -1;
  1171. PAL_CALL(iprv, PAL_PTCE_INFO, 0, 0, 0);
  1172. if (iprv.status == 0) {
  1173. ptce->base = iprv.v0;
  1174. ptce->count[0] = iprv.v1 >> 32;
  1175. ptce->count[1] = iprv.v1 & 0xffffffff;
  1176. ptce->stride[0] = iprv.v2 >> 32;
  1177. ptce->stride[1] = iprv.v2 & 0xffffffff;
  1178. }
  1179. return iprv.status;
  1180. }
  1181. /* Return info about implemented application and control registers. */
  1182. static inline s64
  1183. ia64_pal_register_info (u64 info_request, u64 *reg_info_1, u64 *reg_info_2)
  1184. {
  1185. struct ia64_pal_retval iprv;
  1186. PAL_CALL(iprv, PAL_REGISTER_INFO, info_request, 0, 0);
  1187. if (reg_info_1)
  1188. *reg_info_1 = iprv.v0;
  1189. if (reg_info_2)
  1190. *reg_info_2 = iprv.v1;
  1191. return iprv.status;
  1192. }
  1193. typedef union pal_hints_u {
  1194. u64 ph_data;
  1195. struct {
  1196. u64 si : 1,
  1197. li : 1,
  1198. reserved : 62;
  1199. } pal_hints_s;
  1200. } pal_hints_u_t;
  1201. /* Return information about the register stack and RSE for this processor
  1202. * implementation.
  1203. */
  1204. static inline s64
  1205. ia64_pal_rse_info (u64 *num_phys_stacked, pal_hints_u_t *hints)
  1206. {
  1207. struct ia64_pal_retval iprv;
  1208. PAL_CALL(iprv, PAL_RSE_INFO, 0, 0, 0);
  1209. if (num_phys_stacked)
  1210. *num_phys_stacked = iprv.v0;
  1211. if (hints)
  1212. hints->ph_data = iprv.v1;
  1213. return iprv.status;
  1214. }
  1215. /* Cause the processor to enter SHUTDOWN state, where prefetching and execution are
  1216. * suspended, but cause cache and TLB coherency to be maintained.
  1217. * This is usually called in IA-32 mode.
  1218. */
  1219. static inline s64
  1220. ia64_pal_shutdown (void)
  1221. {
  1222. struct ia64_pal_retval iprv;
  1223. PAL_CALL(iprv, PAL_SHUTDOWN, 0, 0, 0);
  1224. return iprv.status;
  1225. }
  1226. /* Perform the second phase of processor self-test. */
  1227. static inline s64
  1228. ia64_pal_test_proc (u64 test_addr, u64 test_size, u64 attributes, u64 *self_test_state)
  1229. {
  1230. struct ia64_pal_retval iprv;
  1231. PAL_CALL(iprv, PAL_TEST_PROC, test_addr, test_size, attributes);
  1232. if (self_test_state)
  1233. *self_test_state = iprv.v0;
  1234. return iprv.status;
  1235. }
  1236. typedef union pal_version_u {
  1237. u64 pal_version_val;
  1238. struct {
  1239. u64 pv_pal_b_rev : 8;
  1240. u64 pv_pal_b_model : 8;
  1241. u64 pv_reserved1 : 8;
  1242. u64 pv_pal_vendor : 8;
  1243. u64 pv_pal_a_rev : 8;
  1244. u64 pv_pal_a_model : 8;
  1245. u64 pv_reserved2 : 16;
  1246. } pal_version_s;
  1247. } pal_version_u_t;
  1248. /* Return PAL version information */
  1249. static inline s64
  1250. ia64_pal_version (pal_version_u_t *pal_min_version, pal_version_u_t *pal_cur_version)
  1251. {
  1252. struct ia64_pal_retval iprv;
  1253. PAL_CALL_PHYS(iprv, PAL_VERSION, 0, 0, 0);
  1254. if (pal_min_version)
  1255. pal_min_version->pal_version_val = iprv.v0;
  1256. if (pal_cur_version)
  1257. pal_cur_version->pal_version_val = iprv.v1;
  1258. return iprv.status;
  1259. }
  1260. typedef union pal_tc_info_u {
  1261. u64 pti_val;
  1262. struct {
  1263. u64 num_sets : 8,
  1264. associativity : 8,
  1265. num_entries : 16,
  1266. pf : 1,
  1267. unified : 1,
  1268. reduce_tr : 1,
  1269. reserved : 29;
  1270. } pal_tc_info_s;
  1271. } pal_tc_info_u_t;
  1272. #define tc_reduce_tr pal_tc_info_s.reduce_tr
  1273. #define tc_unified pal_tc_info_s.unified
  1274. #define tc_pf pal_tc_info_s.pf
  1275. #define tc_num_entries pal_tc_info_s.num_entries
  1276. #define tc_associativity pal_tc_info_s.associativity
  1277. #define tc_num_sets pal_tc_info_s.num_sets
  1278. /* Return information about the virtual memory characteristics of the processor
  1279. * implementation.
  1280. */
  1281. static inline s64
  1282. ia64_pal_vm_info (u64 tc_level, u64 tc_type, pal_tc_info_u_t *tc_info, u64 *tc_pages)
  1283. {
  1284. struct ia64_pal_retval iprv;
  1285. PAL_CALL(iprv, PAL_VM_INFO, tc_level, tc_type, 0);
  1286. if (tc_info)
  1287. tc_info->pti_val = iprv.v0;
  1288. if (tc_pages)
  1289. *tc_pages = iprv.v1;
  1290. return iprv.status;
  1291. }
  1292. /* Get page size information about the virtual memory characteristics of the processor
  1293. * implementation.
  1294. */
  1295. static inline s64
  1296. ia64_pal_vm_page_size (u64 *tr_pages, u64 *vw_pages)
  1297. {
  1298. struct ia64_pal_retval iprv;
  1299. PAL_CALL(iprv, PAL_VM_PAGE_SIZE, 0, 0, 0);
  1300. if (tr_pages)
  1301. *tr_pages = iprv.v0;
  1302. if (vw_pages)
  1303. *vw_pages = iprv.v1;
  1304. return iprv.status;
  1305. }
  1306. typedef union pal_vm_info_1_u {
  1307. u64 pvi1_val;
  1308. struct {
  1309. u64 vw : 1,
  1310. phys_add_size : 7,
  1311. key_size : 8,
  1312. max_pkr : 8,
  1313. hash_tag_id : 8,
  1314. max_dtr_entry : 8,
  1315. max_itr_entry : 8,
  1316. max_unique_tcs : 8,
  1317. num_tc_levels : 8;
  1318. } pal_vm_info_1_s;
  1319. } pal_vm_info_1_u_t;
  1320. typedef union pal_vm_info_2_u {
  1321. u64 pvi2_val;
  1322. struct {
  1323. u64 impl_va_msb : 8,
  1324. rid_size : 8,
  1325. reserved : 48;
  1326. } pal_vm_info_2_s;
  1327. } pal_vm_info_2_u_t;
  1328. /* Get summary information about the virtual memory characteristics of the processor
  1329. * implementation.
  1330. */
  1331. static inline s64
  1332. ia64_pal_vm_summary (pal_vm_info_1_u_t *vm_info_1, pal_vm_info_2_u_t *vm_info_2)
  1333. {
  1334. struct ia64_pal_retval iprv;
  1335. PAL_CALL(iprv, PAL_VM_SUMMARY, 0, 0, 0);
  1336. if (vm_info_1)
  1337. vm_info_1->pvi1_val = iprv.v0;
  1338. if (vm_info_2)
  1339. vm_info_2->pvi2_val = iprv.v1;
  1340. return iprv.status;
  1341. }
  1342. typedef union pal_itr_valid_u {
  1343. u64 piv_val;
  1344. struct {
  1345. u64 access_rights_valid : 1,
  1346. priv_level_valid : 1,
  1347. dirty_bit_valid : 1,
  1348. mem_attr_valid : 1,
  1349. reserved : 60;
  1350. } pal_tr_valid_s;
  1351. } pal_tr_valid_u_t;
  1352. /* Read a translation register */
  1353. static inline s64
  1354. ia64_pal_tr_read (u64 reg_num, u64 tr_type, u64 *tr_buffer, pal_tr_valid_u_t *tr_valid)
  1355. {
  1356. struct ia64_pal_retval iprv;
  1357. PAL_CALL_PHYS_STK(iprv, PAL_VM_TR_READ, reg_num, tr_type,(u64)ia64_tpa(tr_buffer));
  1358. if (tr_valid)
  1359. tr_valid->piv_val = iprv.v0;
  1360. return iprv.status;
  1361. }
  1362. /*
  1363. * PAL_PREFETCH_VISIBILITY transaction types
  1364. */
  1365. #define PAL_VISIBILITY_VIRTUAL 0
  1366. #define PAL_VISIBILITY_PHYSICAL 1
  1367. /*
  1368. * PAL_PREFETCH_VISIBILITY return codes
  1369. */
  1370. #define PAL_VISIBILITY_OK 1
  1371. #define PAL_VISIBILITY_OK_REMOTE_NEEDED 0
  1372. #define PAL_VISIBILITY_INVAL_ARG -2
  1373. #define PAL_VISIBILITY_ERROR -3
  1374. static inline s64
  1375. ia64_pal_prefetch_visibility (s64 trans_type)
  1376. {
  1377. struct ia64_pal_retval iprv;
  1378. PAL_CALL(iprv, PAL_PREFETCH_VISIBILITY, trans_type, 0, 0);
  1379. return iprv.status;
  1380. }
  1381. /* data structure for getting information on logical to physical mappings */
  1382. typedef union pal_log_overview_u {
  1383. struct {
  1384. u64 num_log :16, /* Total number of logical
  1385. * processors on this die
  1386. */
  1387. tpc :8, /* Threads per core */
  1388. reserved3 :8, /* Reserved */
  1389. cpp :8, /* Cores per processor */
  1390. reserved2 :8, /* Reserved */
  1391. ppid :8, /* Physical processor ID */
  1392. reserved1 :8; /* Reserved */
  1393. } overview_bits;
  1394. u64 overview_data;
  1395. } pal_log_overview_t;
  1396. typedef union pal_proc_n_log_info1_u{
  1397. struct {
  1398. u64 tid :16, /* Thread id */
  1399. reserved2 :16, /* Reserved */
  1400. cid :16, /* Core id */
  1401. reserved1 :16; /* Reserved */
  1402. } ppli1_bits;
  1403. u64 ppli1_data;
  1404. } pal_proc_n_log_info1_t;
  1405. typedef union pal_proc_n_log_info2_u {
  1406. struct {
  1407. u64 la :16, /* Logical address */
  1408. reserved :48; /* Reserved */
  1409. } ppli2_bits;
  1410. u64 ppli2_data;
  1411. } pal_proc_n_log_info2_t;
  1412. typedef struct pal_logical_to_physical_s
  1413. {
  1414. pal_log_overview_t overview;
  1415. pal_proc_n_log_info1_t ppli1;
  1416. pal_proc_n_log_info2_t ppli2;
  1417. } pal_logical_to_physical_t;
  1418. #define overview_num_log overview.overview_bits.num_log
  1419. #define overview_tpc overview.overview_bits.tpc
  1420. #define overview_cpp overview.overview_bits.cpp
  1421. #define overview_ppid overview.overview_bits.ppid
  1422. #define log1_tid ppli1.ppli1_bits.tid
  1423. #define log1_cid ppli1.ppli1_bits.cid
  1424. #define log2_la ppli2.ppli2_bits.la
  1425. /* Get information on logical to physical processor mappings. */
  1426. static inline s64
  1427. ia64_pal_logical_to_phys(u64 proc_number, pal_logical_to_physical_t *mapping)
  1428. {
  1429. struct ia64_pal_retval iprv;
  1430. PAL_CALL(iprv, PAL_LOGICAL_TO_PHYSICAL, proc_number, 0, 0);
  1431. if (iprv.status == PAL_STATUS_SUCCESS)
  1432. {
  1433. if (proc_number == 0)
  1434. mapping->overview.overview_data = iprv.v0;
  1435. mapping->ppli1.ppli1_data = iprv.v1;
  1436. mapping->ppli2.ppli2_data = iprv.v2;
  1437. }
  1438. return iprv.status;
  1439. }
  1440. #endif /* __ASSEMBLY__ */
  1441. #endif /* _ASM_IA64_PAL_H */