msr.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. #ifndef __ASM_MSR_H
  2. #define __ASM_MSR_H
  3. /*
  4. * Access to machine-specific registers (available on 586 and better only)
  5. * Note: the rd* operations modify the parameters directly (without using
  6. * pointer indirection), this allows gcc to optimize better
  7. */
  8. #define rdmsr(msr,val1,val2) \
  9. __asm__ __volatile__("rdmsr" \
  10. : "=a" (val1), "=d" (val2) \
  11. : "c" (msr))
  12. #define wrmsr(msr,val1,val2) \
  13. __asm__ __volatile__("wrmsr" \
  14. : /* no outputs */ \
  15. : "c" (msr), "a" (val1), "d" (val2))
  16. #define rdmsrl(msr,val) do { \
  17. unsigned long l__,h__; \
  18. rdmsr (msr, l__, h__); \
  19. val = l__; \
  20. val |= ((u64)h__<<32); \
  21. } while(0)
  22. static inline void wrmsrl (unsigned long msr, unsigned long long val)
  23. {
  24. unsigned long lo, hi;
  25. lo = (unsigned long) val;
  26. hi = val >> 32;
  27. wrmsr (msr, lo, hi);
  28. }
  29. /* wrmsr with exception handling */
  30. #define wrmsr_safe(msr,a,b) ({ int ret__; \
  31. asm volatile("2: wrmsr ; xorl %0,%0\n" \
  32. "1:\n\t" \
  33. ".section .fixup,\"ax\"\n\t" \
  34. "3: movl %4,%0 ; jmp 1b\n\t" \
  35. ".previous\n\t" \
  36. ".section __ex_table,\"a\"\n" \
  37. " .align 4\n\t" \
  38. " .long 2b,3b\n\t" \
  39. ".previous" \
  40. : "=a" (ret__) \
  41. : "c" (msr), "0" (a), "d" (b), "i" (-EFAULT));\
  42. ret__; })
  43. #define rdtsc(low,high) \
  44. __asm__ __volatile__("rdtsc" : "=a" (low), "=d" (high))
  45. #define rdtscl(low) \
  46. __asm__ __volatile__("rdtsc" : "=a" (low) : : "edx")
  47. #define rdtscll(val) \
  48. __asm__ __volatile__("rdtsc" : "=A" (val))
  49. #define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
  50. #define rdpmc(counter,low,high) \
  51. __asm__ __volatile__("rdpmc" \
  52. : "=a" (low), "=d" (high) \
  53. : "c" (counter))
  54. /* symbolic names for some interesting MSRs */
  55. /* Intel defined MSRs. */
  56. #define MSR_IA32_P5_MC_ADDR 0
  57. #define MSR_IA32_P5_MC_TYPE 1
  58. #define MSR_IA32_PLATFORM_ID 0x17
  59. #define MSR_IA32_EBL_CR_POWERON 0x2a
  60. #define MSR_IA32_APICBASE 0x1b
  61. #define MSR_IA32_APICBASE_BSP (1<<8)
  62. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  63. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  64. #define MSR_IA32_UCODE_WRITE 0x79
  65. #define MSR_IA32_UCODE_REV 0x8b
  66. #define MSR_P6_PERFCTR0 0xc1
  67. #define MSR_P6_PERFCTR1 0xc2
  68. #define MSR_IA32_BBL_CR_CTL 0x119
  69. #define MSR_IA32_SYSENTER_CS 0x174
  70. #define MSR_IA32_SYSENTER_ESP 0x175
  71. #define MSR_IA32_SYSENTER_EIP 0x176
  72. #define MSR_IA32_MCG_CAP 0x179
  73. #define MSR_IA32_MCG_STATUS 0x17a
  74. #define MSR_IA32_MCG_CTL 0x17b
  75. /* P4/Xeon+ specific */
  76. #define MSR_IA32_MCG_EAX 0x180
  77. #define MSR_IA32_MCG_EBX 0x181
  78. #define MSR_IA32_MCG_ECX 0x182
  79. #define MSR_IA32_MCG_EDX 0x183
  80. #define MSR_IA32_MCG_ESI 0x184
  81. #define MSR_IA32_MCG_EDI 0x185
  82. #define MSR_IA32_MCG_EBP 0x186
  83. #define MSR_IA32_MCG_ESP 0x187
  84. #define MSR_IA32_MCG_EFLAGS 0x188
  85. #define MSR_IA32_MCG_EIP 0x189
  86. #define MSR_IA32_MCG_RESERVED 0x18A
  87. #define MSR_P6_EVNTSEL0 0x186
  88. #define MSR_P6_EVNTSEL1 0x187
  89. #define MSR_IA32_PERF_STATUS 0x198
  90. #define MSR_IA32_PERF_CTL 0x199
  91. #define MSR_IA32_THERM_CONTROL 0x19a
  92. #define MSR_IA32_THERM_INTERRUPT 0x19b
  93. #define MSR_IA32_THERM_STATUS 0x19c
  94. #define MSR_IA32_MISC_ENABLE 0x1a0
  95. #define MSR_IA32_DEBUGCTLMSR 0x1d9
  96. #define MSR_IA32_LASTBRANCHFROMIP 0x1db
  97. #define MSR_IA32_LASTBRANCHTOIP 0x1dc
  98. #define MSR_IA32_LASTINTFROMIP 0x1dd
  99. #define MSR_IA32_LASTINTTOIP 0x1de
  100. #define MSR_IA32_MC0_CTL 0x400
  101. #define MSR_IA32_MC0_STATUS 0x401
  102. #define MSR_IA32_MC0_ADDR 0x402
  103. #define MSR_IA32_MC0_MISC 0x403
  104. /* Pentium IV performance counter MSRs */
  105. #define MSR_P4_BPU_PERFCTR0 0x300
  106. #define MSR_P4_BPU_PERFCTR1 0x301
  107. #define MSR_P4_BPU_PERFCTR2 0x302
  108. #define MSR_P4_BPU_PERFCTR3 0x303
  109. #define MSR_P4_MS_PERFCTR0 0x304
  110. #define MSR_P4_MS_PERFCTR1 0x305
  111. #define MSR_P4_MS_PERFCTR2 0x306
  112. #define MSR_P4_MS_PERFCTR3 0x307
  113. #define MSR_P4_FLAME_PERFCTR0 0x308
  114. #define MSR_P4_FLAME_PERFCTR1 0x309
  115. #define MSR_P4_FLAME_PERFCTR2 0x30a
  116. #define MSR_P4_FLAME_PERFCTR3 0x30b
  117. #define MSR_P4_IQ_PERFCTR0 0x30c
  118. #define MSR_P4_IQ_PERFCTR1 0x30d
  119. #define MSR_P4_IQ_PERFCTR2 0x30e
  120. #define MSR_P4_IQ_PERFCTR3 0x30f
  121. #define MSR_P4_IQ_PERFCTR4 0x310
  122. #define MSR_P4_IQ_PERFCTR5 0x311
  123. #define MSR_P4_BPU_CCCR0 0x360
  124. #define MSR_P4_BPU_CCCR1 0x361
  125. #define MSR_P4_BPU_CCCR2 0x362
  126. #define MSR_P4_BPU_CCCR3 0x363
  127. #define MSR_P4_MS_CCCR0 0x364
  128. #define MSR_P4_MS_CCCR1 0x365
  129. #define MSR_P4_MS_CCCR2 0x366
  130. #define MSR_P4_MS_CCCR3 0x367
  131. #define MSR_P4_FLAME_CCCR0 0x368
  132. #define MSR_P4_FLAME_CCCR1 0x369
  133. #define MSR_P4_FLAME_CCCR2 0x36a
  134. #define MSR_P4_FLAME_CCCR3 0x36b
  135. #define MSR_P4_IQ_CCCR0 0x36c
  136. #define MSR_P4_IQ_CCCR1 0x36d
  137. #define MSR_P4_IQ_CCCR2 0x36e
  138. #define MSR_P4_IQ_CCCR3 0x36f
  139. #define MSR_P4_IQ_CCCR4 0x370
  140. #define MSR_P4_IQ_CCCR5 0x371
  141. #define MSR_P4_ALF_ESCR0 0x3ca
  142. #define MSR_P4_ALF_ESCR1 0x3cb
  143. #define MSR_P4_BPU_ESCR0 0x3b2
  144. #define MSR_P4_BPU_ESCR1 0x3b3
  145. #define MSR_P4_BSU_ESCR0 0x3a0
  146. #define MSR_P4_BSU_ESCR1 0x3a1
  147. #define MSR_P4_CRU_ESCR0 0x3b8
  148. #define MSR_P4_CRU_ESCR1 0x3b9
  149. #define MSR_P4_CRU_ESCR2 0x3cc
  150. #define MSR_P4_CRU_ESCR3 0x3cd
  151. #define MSR_P4_CRU_ESCR4 0x3e0
  152. #define MSR_P4_CRU_ESCR5 0x3e1
  153. #define MSR_P4_DAC_ESCR0 0x3a8
  154. #define MSR_P4_DAC_ESCR1 0x3a9
  155. #define MSR_P4_FIRM_ESCR0 0x3a4
  156. #define MSR_P4_FIRM_ESCR1 0x3a5
  157. #define MSR_P4_FLAME_ESCR0 0x3a6
  158. #define MSR_P4_FLAME_ESCR1 0x3a7
  159. #define MSR_P4_FSB_ESCR0 0x3a2
  160. #define MSR_P4_FSB_ESCR1 0x3a3
  161. #define MSR_P4_IQ_ESCR0 0x3ba
  162. #define MSR_P4_IQ_ESCR1 0x3bb
  163. #define MSR_P4_IS_ESCR0 0x3b4
  164. #define MSR_P4_IS_ESCR1 0x3b5
  165. #define MSR_P4_ITLB_ESCR0 0x3b6
  166. #define MSR_P4_ITLB_ESCR1 0x3b7
  167. #define MSR_P4_IX_ESCR0 0x3c8
  168. #define MSR_P4_IX_ESCR1 0x3c9
  169. #define MSR_P4_MOB_ESCR0 0x3aa
  170. #define MSR_P4_MOB_ESCR1 0x3ab
  171. #define MSR_P4_MS_ESCR0 0x3c0
  172. #define MSR_P4_MS_ESCR1 0x3c1
  173. #define MSR_P4_PMH_ESCR0 0x3ac
  174. #define MSR_P4_PMH_ESCR1 0x3ad
  175. #define MSR_P4_RAT_ESCR0 0x3bc
  176. #define MSR_P4_RAT_ESCR1 0x3bd
  177. #define MSR_P4_SAAT_ESCR0 0x3ae
  178. #define MSR_P4_SAAT_ESCR1 0x3af
  179. #define MSR_P4_SSU_ESCR0 0x3be
  180. #define MSR_P4_SSU_ESCR1 0x3bf /* guess: not defined in manual */
  181. #define MSR_P4_TBPU_ESCR0 0x3c2
  182. #define MSR_P4_TBPU_ESCR1 0x3c3
  183. #define MSR_P4_TC_ESCR0 0x3c4
  184. #define MSR_P4_TC_ESCR1 0x3c5
  185. #define MSR_P4_U2L_ESCR0 0x3b0
  186. #define MSR_P4_U2L_ESCR1 0x3b1
  187. /* AMD Defined MSRs */
  188. #define MSR_K6_EFER 0xC0000080
  189. #define MSR_K6_STAR 0xC0000081
  190. #define MSR_K6_WHCR 0xC0000082
  191. #define MSR_K6_UWCCR 0xC0000085
  192. #define MSR_K6_EPMR 0xC0000086
  193. #define MSR_K6_PSOR 0xC0000087
  194. #define MSR_K6_PFIR 0xC0000088
  195. #define MSR_K7_EVNTSEL0 0xC0010000
  196. #define MSR_K7_EVNTSEL1 0xC0010001
  197. #define MSR_K7_EVNTSEL2 0xC0010002
  198. #define MSR_K7_EVNTSEL3 0xC0010003
  199. #define MSR_K7_PERFCTR0 0xC0010004
  200. #define MSR_K7_PERFCTR1 0xC0010005
  201. #define MSR_K7_PERFCTR2 0xC0010006
  202. #define MSR_K7_PERFCTR3 0xC0010007
  203. #define MSR_K7_HWCR 0xC0010015
  204. #define MSR_K7_CLK_CTL 0xC001001b
  205. #define MSR_K7_FID_VID_CTL 0xC0010041
  206. #define MSR_K7_FID_VID_STATUS 0xC0010042
  207. /* extended feature register */
  208. #define MSR_EFER 0xc0000080
  209. /* EFER bits: */
  210. /* Execute Disable enable */
  211. #define _EFER_NX 11
  212. #define EFER_NX (1<<_EFER_NX)
  213. /* Centaur-Hauls/IDT defined MSRs. */
  214. #define MSR_IDT_FCR1 0x107
  215. #define MSR_IDT_FCR2 0x108
  216. #define MSR_IDT_FCR3 0x109
  217. #define MSR_IDT_FCR4 0x10a
  218. #define MSR_IDT_MCR0 0x110
  219. #define MSR_IDT_MCR1 0x111
  220. #define MSR_IDT_MCR2 0x112
  221. #define MSR_IDT_MCR3 0x113
  222. #define MSR_IDT_MCR4 0x114
  223. #define MSR_IDT_MCR5 0x115
  224. #define MSR_IDT_MCR6 0x116
  225. #define MSR_IDT_MCR7 0x117
  226. #define MSR_IDT_MCR_CTRL 0x120
  227. /* VIA Cyrix defined MSRs*/
  228. #define MSR_VIA_FCR 0x1107
  229. #define MSR_VIA_LONGHAUL 0x110a
  230. #define MSR_VIA_RNG 0x110b
  231. #define MSR_VIA_BCR2 0x1147
  232. /* Transmeta defined MSRs */
  233. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  234. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  235. #define MSR_TMTA_LRTI_READOUT 0x80868018
  236. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  237. #endif /* __ASM_MSR_H */