system.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #include <linux/config.h>
  5. #define CPU_ARCH_UNKNOWN 0
  6. #define CPU_ARCH_ARMv3 1
  7. #define CPU_ARCH_ARMv4 2
  8. #define CPU_ARCH_ARMv4T 3
  9. #define CPU_ARCH_ARMv5 4
  10. #define CPU_ARCH_ARMv5T 5
  11. #define CPU_ARCH_ARMv5TE 6
  12. #define CPU_ARCH_ARMv5TEJ 7
  13. #define CPU_ARCH_ARMv6 8
  14. /*
  15. * CR1 bits (CP#15 CR1)
  16. */
  17. #define CR_M (1 << 0) /* MMU enable */
  18. #define CR_A (1 << 1) /* Alignment abort enable */
  19. #define CR_C (1 << 2) /* Dcache enable */
  20. #define CR_W (1 << 3) /* Write buffer enable */
  21. #define CR_P (1 << 4) /* 32-bit exception handler */
  22. #define CR_D (1 << 5) /* 32-bit data address range */
  23. #define CR_L (1 << 6) /* Implementation defined */
  24. #define CR_B (1 << 7) /* Big endian */
  25. #define CR_S (1 << 8) /* System MMU protection */
  26. #define CR_R (1 << 9) /* ROM MMU protection */
  27. #define CR_F (1 << 10) /* Implementation defined */
  28. #define CR_Z (1 << 11) /* Implementation defined */
  29. #define CR_I (1 << 12) /* Icache enable */
  30. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  31. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  32. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  33. #define CR_DT (1 << 16)
  34. #define CR_IT (1 << 18)
  35. #define CR_ST (1 << 19)
  36. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  37. #define CR_U (1 << 22) /* Unaligned access operation */
  38. #define CR_XP (1 << 23) /* Extended page tables */
  39. #define CR_VE (1 << 24) /* Vectored interrupts */
  40. #define CPUID_ID 0
  41. #define CPUID_CACHETYPE 1
  42. #define CPUID_TCM 2
  43. #define CPUID_TLBTYPE 3
  44. #define read_cpuid(reg) \
  45. ({ \
  46. unsigned int __val; \
  47. asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
  48. : "=r" (__val) \
  49. : \
  50. : "cc"); \
  51. __val; \
  52. })
  53. /*
  54. * This is used to ensure the compiler did actually allocate the register we
  55. * asked it for some inline assembly sequences. Apparently we can't trust
  56. * the compiler from one version to another so a bit of paranoia won't hurt.
  57. * This string is meant to be concatenated with the inline asm string and
  58. * will cause compilation to stop on mismatch.
  59. * (for details, see gcc PR 15089)
  60. */
  61. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  62. #ifndef __ASSEMBLY__
  63. #include <linux/linkage.h>
  64. struct thread_info;
  65. struct task_struct;
  66. /* information about the system we're running on */
  67. extern unsigned int system_rev;
  68. extern unsigned int system_serial_low;
  69. extern unsigned int system_serial_high;
  70. extern unsigned int mem_fclk_21285;
  71. struct pt_regs;
  72. void die(const char *msg, struct pt_regs *regs, int err)
  73. __attribute__((noreturn));
  74. struct siginfo;
  75. void notify_die(const char *str, struct pt_regs *regs, struct siginfo *info,
  76. unsigned long err, unsigned long trap);
  77. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  78. struct pt_regs *),
  79. int sig, const char *name);
  80. #include <asm/proc-fns.h>
  81. #define xchg(ptr,x) \
  82. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  83. #define tas(ptr) (xchg((ptr),1))
  84. extern asmlinkage void __backtrace(void);
  85. extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
  86. extern void show_pte(struct mm_struct *mm, unsigned long addr);
  87. extern void __show_regs(struct pt_regs *);
  88. extern int cpu_architecture(void);
  89. extern void cpu_init(void);
  90. #define set_cr(x) \
  91. __asm__ __volatile__( \
  92. "mcr p15, 0, %0, c1, c0, 0 @ set CR" \
  93. : : "r" (x) : "cc")
  94. #define get_cr() \
  95. ({ \
  96. unsigned int __val; \
  97. __asm__ __volatile__( \
  98. "mrc p15, 0, %0, c1, c0, 0 @ get CR" \
  99. : "=r" (__val) : : "cc"); \
  100. __val; \
  101. })
  102. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  103. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  104. #define UDBG_UNDEFINED (1 << 0)
  105. #define UDBG_SYSCALL (1 << 1)
  106. #define UDBG_BADABORT (1 << 2)
  107. #define UDBG_SEGV (1 << 3)
  108. #define UDBG_BUS (1 << 4)
  109. extern unsigned int user_debug;
  110. #if __LINUX_ARM_ARCH__ >= 4
  111. #define vectors_high() (cr_alignment & CR_V)
  112. #else
  113. #define vectors_high() (0)
  114. #endif
  115. #define mb() __asm__ __volatile__ ("" : : : "memory")
  116. #define rmb() mb()
  117. #define wmb() mb()
  118. #define read_barrier_depends() do { } while(0)
  119. #define set_mb(var, value) do { var = value; mb(); } while (0)
  120. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  121. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  122. /*
  123. * switch_mm() may do a full cache flush over the context switch,
  124. * so enable interrupts over the context switch to avoid high
  125. * latency.
  126. */
  127. #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
  128. /*
  129. * switch_to(prev, next) should switch from task `prev' to `next'
  130. * `prev' will never be the same as `next'. schedule() itself
  131. * contains the memory barrier to tell GCC not to cache `current'.
  132. */
  133. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  134. #define switch_to(prev,next,last) \
  135. do { \
  136. last = __switch_to(prev,prev->thread_info,next->thread_info); \
  137. } while (0)
  138. /*
  139. * CPU interrupt mask handling.
  140. */
  141. #if __LINUX_ARM_ARCH__ >= 6
  142. #define local_irq_save(x) \
  143. ({ \
  144. __asm__ __volatile__( \
  145. "mrs %0, cpsr @ local_irq_save\n" \
  146. "cpsid i" \
  147. : "=r" (x) : : "memory", "cc"); \
  148. })
  149. #define local_irq_enable() __asm__("cpsie i @ __sti" : : : "memory", "cc")
  150. #define local_irq_disable() __asm__("cpsid i @ __cli" : : : "memory", "cc")
  151. #define local_fiq_enable() __asm__("cpsie f @ __stf" : : : "memory", "cc")
  152. #define local_fiq_disable() __asm__("cpsid f @ __clf" : : : "memory", "cc")
  153. #else
  154. /*
  155. * Save the current interrupt enable state & disable IRQs
  156. */
  157. #define local_irq_save(x) \
  158. ({ \
  159. unsigned long temp; \
  160. (void) (&temp == &x); \
  161. __asm__ __volatile__( \
  162. "mrs %0, cpsr @ local_irq_save\n" \
  163. " orr %1, %0, #128\n" \
  164. " msr cpsr_c, %1" \
  165. : "=r" (x), "=r" (temp) \
  166. : \
  167. : "memory", "cc"); \
  168. })
  169. /*
  170. * Enable IRQs
  171. */
  172. #define local_irq_enable() \
  173. ({ \
  174. unsigned long temp; \
  175. __asm__ __volatile__( \
  176. "mrs %0, cpsr @ local_irq_enable\n" \
  177. " bic %0, %0, #128\n" \
  178. " msr cpsr_c, %0" \
  179. : "=r" (temp) \
  180. : \
  181. : "memory", "cc"); \
  182. })
  183. /*
  184. * Disable IRQs
  185. */
  186. #define local_irq_disable() \
  187. ({ \
  188. unsigned long temp; \
  189. __asm__ __volatile__( \
  190. "mrs %0, cpsr @ local_irq_disable\n" \
  191. " orr %0, %0, #128\n" \
  192. " msr cpsr_c, %0" \
  193. : "=r" (temp) \
  194. : \
  195. : "memory", "cc"); \
  196. })
  197. /*
  198. * Enable FIQs
  199. */
  200. #define local_fiq_enable() \
  201. ({ \
  202. unsigned long temp; \
  203. __asm__ __volatile__( \
  204. "mrs %0, cpsr @ stf\n" \
  205. " bic %0, %0, #64\n" \
  206. " msr cpsr_c, %0" \
  207. : "=r" (temp) \
  208. : \
  209. : "memory", "cc"); \
  210. })
  211. /*
  212. * Disable FIQs
  213. */
  214. #define local_fiq_disable() \
  215. ({ \
  216. unsigned long temp; \
  217. __asm__ __volatile__( \
  218. "mrs %0, cpsr @ clf\n" \
  219. " orr %0, %0, #64\n" \
  220. " msr cpsr_c, %0" \
  221. : "=r" (temp) \
  222. : \
  223. : "memory", "cc"); \
  224. })
  225. #endif
  226. /*
  227. * Save the current interrupt enable state.
  228. */
  229. #define local_save_flags(x) \
  230. ({ \
  231. __asm__ __volatile__( \
  232. "mrs %0, cpsr @ local_save_flags" \
  233. : "=r" (x) : : "memory", "cc"); \
  234. })
  235. /*
  236. * restore saved IRQ & FIQ state
  237. */
  238. #define local_irq_restore(x) \
  239. __asm__ __volatile__( \
  240. "msr cpsr_c, %0 @ local_irq_restore\n" \
  241. : \
  242. : "r" (x) \
  243. : "memory", "cc")
  244. #define irqs_disabled() \
  245. ({ \
  246. unsigned long flags; \
  247. local_save_flags(flags); \
  248. (int)(flags & PSR_I_BIT); \
  249. })
  250. #ifdef CONFIG_SMP
  251. #define smp_mb() mb()
  252. #define smp_rmb() rmb()
  253. #define smp_wmb() wmb()
  254. #define smp_read_barrier_depends() read_barrier_depends()
  255. #else
  256. #define smp_mb() barrier()
  257. #define smp_rmb() barrier()
  258. #define smp_wmb() barrier()
  259. #define smp_read_barrier_depends() do { } while(0)
  260. #endif /* CONFIG_SMP */
  261. #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
  262. /*
  263. * On the StrongARM, "swp" is terminally broken since it bypasses the
  264. * cache totally. This means that the cache becomes inconsistent, and,
  265. * since we use normal loads/stores as well, this is really bad.
  266. * Typically, this causes oopsen in filp_close, but could have other,
  267. * more disasterous effects. There are two work-arounds:
  268. * 1. Disable interrupts and emulate the atomic swap
  269. * 2. Clean the cache, perform atomic swap, flush the cache
  270. *
  271. * We choose (1) since its the "easiest" to achieve here and is not
  272. * dependent on the processor type.
  273. *
  274. * NOTE that this solution won't work on an SMP system, so explcitly
  275. * forbid it here.
  276. */
  277. #ifdef CONFIG_SMP
  278. #error SMP is not supported on SA1100/SA110
  279. #else
  280. #define swp_is_buggy
  281. #endif
  282. #endif
  283. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  284. {
  285. extern void __bad_xchg(volatile void *, int);
  286. unsigned long ret;
  287. #ifdef swp_is_buggy
  288. unsigned long flags;
  289. #endif
  290. switch (size) {
  291. #ifdef swp_is_buggy
  292. case 1:
  293. local_irq_save(flags);
  294. ret = *(volatile unsigned char *)ptr;
  295. *(volatile unsigned char *)ptr = x;
  296. local_irq_restore(flags);
  297. break;
  298. case 4:
  299. local_irq_save(flags);
  300. ret = *(volatile unsigned long *)ptr;
  301. *(volatile unsigned long *)ptr = x;
  302. local_irq_restore(flags);
  303. break;
  304. #else
  305. case 1: __asm__ __volatile__ ("swpb %0, %1, [%2]"
  306. : "=&r" (ret)
  307. : "r" (x), "r" (ptr)
  308. : "memory", "cc");
  309. break;
  310. case 4: __asm__ __volatile__ ("swp %0, %1, [%2]"
  311. : "=&r" (ret)
  312. : "r" (x), "r" (ptr)
  313. : "memory", "cc");
  314. break;
  315. #endif
  316. default: __bad_xchg(ptr, size), ret = 0;
  317. }
  318. return ret;
  319. }
  320. #endif /* __ASSEMBLY__ */
  321. #define arch_align_stack(x) (x)
  322. #endif /* __KERNEL__ */
  323. #endif