omap16xx.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /* linux/include/asm-arm/arch-omap/omap16xx.h
  2. *
  3. * Hardware definitions for TI OMAP1610/5912/1710 processors.
  4. *
  5. * Cleanup for Linux-2.6 by Dirk Behme <dirk.behme@de.bosch.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #ifndef __ASM_ARCH_OMAP16XX_H
  28. #define __ASM_ARCH_OMAP16XX_H
  29. /*
  30. * ----------------------------------------------------------------------------
  31. * Base addresses
  32. * ----------------------------------------------------------------------------
  33. */
  34. /* Syntax: XX_BASE = Virtual base address, XX_START = Physical base address */
  35. #define OMAP16XX_SRAM_BASE 0xD0000000
  36. #define OMAP1610_SRAM_SIZE (SZ_16K)
  37. #define OMAP5912_SRAM_SIZE 0x3E800
  38. #define OMAP16XX_SRAM_START 0x20000000
  39. #define OMAP16XX_DSP_BASE 0xE0000000
  40. #define OMAP16XX_DSP_SIZE 0x28000
  41. #define OMAP16XX_DSP_START 0xE0000000
  42. #define OMAP16XX_DSPREG_BASE 0xE1000000
  43. #define OMAP16XX_DSPREG_SIZE SZ_128K
  44. #define OMAP16XX_DSPREG_START 0xE1000000
  45. /*
  46. * ----------------------------------------------------------------------------
  47. * Memory used by power management
  48. * ----------------------------------------------------------------------------
  49. */
  50. #define OMAP1610_SRAM_IDLE_SUSPEND (OMAP16XX_SRAM_BASE + OMAP1610_SRAM_SIZE - 0x200)
  51. #define OMAP1610_SRAM_API_SUSPEND (OMAP1610_SRAM_IDLE_SUSPEND + 0x100)
  52. #define OMAP5912_SRAM_IDLE_SUSPEND (OMAP16XX_SRAM_BASE + OMAP5912_SRAM_SIZE - 0x200)
  53. #define OMAP5912_SRAM_API_SUSPEND (OMAP5912_SRAM_IDLE_SUSPEND + 0x100)
  54. /*
  55. * ---------------------------------------------------------------------------
  56. * Interrupts
  57. * ---------------------------------------------------------------------------
  58. */
  59. #define OMAP_IH2_0_BASE (0xfffe0000)
  60. #define OMAP_IH2_1_BASE (0xfffe0100)
  61. #define OMAP_IH2_2_BASE (0xfffe0200)
  62. #define OMAP_IH2_3_BASE (0xfffe0300)
  63. #define OMAP_IH2_0_ITR (OMAP_IH2_0_BASE + 0x00)
  64. #define OMAP_IH2_0_MIR (OMAP_IH2_0_BASE + 0x04)
  65. #define OMAP_IH2_0_SIR_IRQ (OMAP_IH2_0_BASE + 0x10)
  66. #define OMAP_IH2_0_SIR_FIQ (OMAP_IH2_0_BASE + 0x14)
  67. #define OMAP_IH2_0_CONTROL (OMAP_IH2_0_BASE + 0x18)
  68. #define OMAP_IH2_0_ILR0 (OMAP_IH2_0_BASE + 0x1c)
  69. #define OMAP_IH2_0_ISR (OMAP_IH2_0_BASE + 0x9c)
  70. #define OMAP_IH2_1_ITR (OMAP_IH2_1_BASE + 0x00)
  71. #define OMAP_IH2_1_MIR (OMAP_IH2_1_BASE + 0x04)
  72. #define OMAP_IH2_1_SIR_IRQ (OMAP_IH2_1_BASE + 0x10)
  73. #define OMAP_IH2_1_SIR_FIQ (OMAP_IH2_1_BASE + 0x14)
  74. #define OMAP_IH2_1_CONTROL (OMAP_IH2_1_BASE + 0x18)
  75. #define OMAP_IH2_1_ILR1 (OMAP_IH2_1_BASE + 0x1c)
  76. #define OMAP_IH2_1_ISR (OMAP_IH2_1_BASE + 0x9c)
  77. #define OMAP_IH2_2_ITR (OMAP_IH2_2_BASE + 0x00)
  78. #define OMAP_IH2_2_MIR (OMAP_IH2_2_BASE + 0x04)
  79. #define OMAP_IH2_2_SIR_IRQ (OMAP_IH2_2_BASE + 0x10)
  80. #define OMAP_IH2_2_SIR_FIQ (OMAP_IH2_2_BASE + 0x14)
  81. #define OMAP_IH2_2_CONTROL (OMAP_IH2_2_BASE + 0x18)
  82. #define OMAP_IH2_2_ILR2 (OMAP_IH2_2_BASE + 0x1c)
  83. #define OMAP_IH2_2_ISR (OMAP_IH2_2_BASE + 0x9c)
  84. #define OMAP_IH2_3_ITR (OMAP_IH2_3_BASE + 0x00)
  85. #define OMAP_IH2_3_MIR (OMAP_IH2_3_BASE + 0x04)
  86. #define OMAP_IH2_3_SIR_IRQ (OMAP_IH2_3_BASE + 0x10)
  87. #define OMAP_IH2_3_SIR_FIQ (OMAP_IH2_3_BASE + 0x14)
  88. #define OMAP_IH2_3_CONTROL (OMAP_IH2_3_BASE + 0x18)
  89. #define OMAP_IH2_3_ILR3 (OMAP_IH2_3_BASE + 0x1c)
  90. #define OMAP_IH2_3_ISR (OMAP_IH2_3_BASE + 0x9c)
  91. /*
  92. * ----------------------------------------------------------------------------
  93. * Clocks
  94. * ----------------------------------------------------------------------------
  95. */
  96. #define OMAP16XX_ARM_IDLECT3 (CLKGEN_REG_BASE + 0x24)
  97. /*
  98. * ----------------------------------------------------------------------------
  99. * Pin configuration registers
  100. * ----------------------------------------------------------------------------
  101. */
  102. #define OMAP16XX_CONF_VOLTAGE_VDDSHV6 (1 << 8)
  103. #define OMAP16XX_CONF_VOLTAGE_VDDSHV7 (1 << 9)
  104. #define OMAP16XX_CONF_VOLTAGE_VDDSHV8 (1 << 10)
  105. #define OMAP16XX_CONF_VOLTAGE_VDDSHV9 (1 << 11)
  106. #define OMAP16XX_SUBLVDS_CONF_VALID (1 << 13)
  107. /*
  108. * ----------------------------------------------------------------------------
  109. * System control registers
  110. * ----------------------------------------------------------------------------
  111. */
  112. #define OMAP1610_RESET_CONTROL 0xfffe1140
  113. /*
  114. * ---------------------------------------------------------------------------
  115. * TIPB bus interface
  116. * ---------------------------------------------------------------------------
  117. */
  118. #define TIPB_SWITCH_BASE (0xfffbc800)
  119. #define OMAP16XX_MMCSD2_SSW_MPU_CONF (TIPB_SWITCH_BASE + 0x160)
  120. /* UART3 Registers Maping through MPU bus */
  121. #define UART3_RHR (OMAP_UART3_BASE + 0)
  122. #define UART3_THR (OMAP_UART3_BASE + 0)
  123. #define UART3_DLL (OMAP_UART3_BASE + 0)
  124. #define UART3_IER (OMAP_UART3_BASE + 4)
  125. #define UART3_DLH (OMAP_UART3_BASE + 4)
  126. #define UART3_IIR (OMAP_UART3_BASE + 8)
  127. #define UART3_FCR (OMAP_UART3_BASE + 8)
  128. #define UART3_EFR (OMAP_UART3_BASE + 8)
  129. #define UART3_LCR (OMAP_UART3_BASE + 0x0C)
  130. #define UART3_MCR (OMAP_UART3_BASE + 0x10)
  131. #define UART3_XON1_ADDR1 (OMAP_UART3_BASE + 0x10)
  132. #define UART3_XON2_ADDR2 (OMAP_UART3_BASE + 0x14)
  133. #define UART3_LSR (OMAP_UART3_BASE + 0x14)
  134. #define UART3_TCR (OMAP_UART3_BASE + 0x18)
  135. #define UART3_MSR (OMAP_UART3_BASE + 0x18)
  136. #define UART3_XOFF1 (OMAP_UART3_BASE + 0x18)
  137. #define UART3_XOFF2 (OMAP_UART3_BASE + 0x1C)
  138. #define UART3_SPR (OMAP_UART3_BASE + 0x1C)
  139. #define UART3_TLR (OMAP_UART3_BASE + 0x1C)
  140. #define UART3_MDR1 (OMAP_UART3_BASE + 0x20)
  141. #define UART3_MDR2 (OMAP_UART3_BASE + 0x24)
  142. #define UART3_SFLSR (OMAP_UART3_BASE + 0x28)
  143. #define UART3_TXFLL (OMAP_UART3_BASE + 0x28)
  144. #define UART3_RESUME (OMAP_UART3_BASE + 0x2C)
  145. #define UART3_TXFLH (OMAP_UART3_BASE + 0x2C)
  146. #define UART3_SFREGL (OMAP_UART3_BASE + 0x30)
  147. #define UART3_RXFLL (OMAP_UART3_BASE + 0x30)
  148. #define UART3_SFREGH (OMAP_UART3_BASE + 0x34)
  149. #define UART3_RXFLH (OMAP_UART3_BASE + 0x34)
  150. #define UART3_BLR (OMAP_UART3_BASE + 0x38)
  151. #define UART3_ACREG (OMAP_UART3_BASE + 0x3C)
  152. #define UART3_DIV16 (OMAP_UART3_BASE + 0x3C)
  153. #define UART3_SCR (OMAP_UART3_BASE + 0x40)
  154. #define UART3_SSR (OMAP_UART3_BASE + 0x44)
  155. #define UART3_EBLR (OMAP_UART3_BASE + 0x48)
  156. #define UART3_OSC_12M_SEL (OMAP_UART3_BASE + 0x4C)
  157. #define UART3_MVR (OMAP_UART3_BASE + 0x50)
  158. /*
  159. * ----------------------------------------------------------------------------
  160. * Pulse-Width Light
  161. * ----------------------------------------------------------------------------
  162. */
  163. #define OMAP16XX_PWL_BASE (0xfffb5800)
  164. #define OMAP16XX_PWL_ENABLE (OMAP16XX_PWL_BASE + 0x00)
  165. #define OMAP16XX_PWL_CLK_ENABLE (OMAP16XX_PWL_BASE + 0x04)
  166. #endif /* __ASM_ARCH_OMAP16XX_H */