hardware.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * linux/include/asm-arm/arch-omap/hardware.h
  3. *
  4. * Hardware definitions for TI OMAP processors and boards
  5. *
  6. * NOTE: Please put device driver specific defines into a separate header
  7. * file for each driver.
  8. *
  9. * Copyright (C) 2001 RidgeRun, Inc.
  10. * Author: RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com>
  11. *
  12. * Reorganized for Linux-2.6 by Tony Lindgren <tony@atomide.com>
  13. * and Dirk Behme <dirk.behme@de.bosch.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #ifndef __ASM_ARCH_OMAP_HARDWARE_H
  36. #define __ASM_ARCH_OMAP_HARDWARE_H
  37. #include <asm/sizes.h>
  38. #include <linux/config.h>
  39. #ifndef __ASSEMBLER__
  40. #include <asm/types.h>
  41. #include <asm/arch/cpu.h>
  42. #endif
  43. #include <asm/arch/io.h>
  44. /*
  45. * ---------------------------------------------------------------------------
  46. * Common definitions for all OMAP processors
  47. * NOTE: Put all processor or board specific parts to the special header
  48. * files.
  49. * ---------------------------------------------------------------------------
  50. */
  51. /*
  52. * ----------------------------------------------------------------------------
  53. * Clocks
  54. * ----------------------------------------------------------------------------
  55. */
  56. #define CLKGEN_REG_BASE (0xfffece00)
  57. #define ARM_CKCTL (CLKGEN_REG_BASE + 0x0)
  58. #define ARM_IDLECT1 (CLKGEN_REG_BASE + 0x4)
  59. #define ARM_IDLECT2 (CLKGEN_REG_BASE + 0x8)
  60. #define ARM_EWUPCT (CLKGEN_REG_BASE + 0xC)
  61. #define ARM_RSTCT1 (CLKGEN_REG_BASE + 0x10)
  62. #define ARM_RSTCT2 (CLKGEN_REG_BASE + 0x14)
  63. #define ARM_SYSST (CLKGEN_REG_BASE + 0x18)
  64. #define ARM_IDLECT3 (CLKGEN_REG_BASE + 0x24)
  65. #define CK_RATEF 1
  66. #define CK_IDLEF 2
  67. #define CK_ENABLEF 4
  68. #define CK_SELECTF 8
  69. #define SETARM_IDLE_SHIFT
  70. /* DPLL control registers */
  71. #define DPLL_CTL (0xfffecf00)
  72. /* DSP clock control */
  73. #define DSP_CONFIG_REG_BASE (0xe1008000)
  74. #define DSP_IDLECT1 (DSP_CONFIG_REG_BASE + 0x4)
  75. #define DSP_IDLECT2 (DSP_CONFIG_REG_BASE + 0x8)
  76. /*
  77. * ---------------------------------------------------------------------------
  78. * UPLD
  79. * ---------------------------------------------------------------------------
  80. */
  81. #define ULPD_REG_BASE (0xfffe0800)
  82. #define ULPD_IT_STATUS (ULPD_REG_BASE + 0x14)
  83. #define ULPD_CLOCK_CTRL (ULPD_REG_BASE + 0x30)
  84. # define DIS_USB_PVCI_CLK (1 << 5) /* no USB/FAC synch */
  85. # define USB_MCLK_EN (1 << 4) /* enable W4_USB_CLKO */
  86. #define ULPD_SOFT_REQ (ULPD_REG_BASE + 0x34)
  87. # define SOFT_UDC_REQ (1 << 4)
  88. # define SOFT_USB_CLK_REQ (1 << 3)
  89. # define SOFT_DPLL_REQ (1 << 0)
  90. #define ULPD_DPLL_CTRL (ULPD_REG_BASE + 0x3c)
  91. #define ULPD_STATUS_REQ (ULPD_REG_BASE + 0x40)
  92. #define ULPD_APLL_CTRL (ULPD_REG_BASE + 0x4c)
  93. #define ULPD_POWER_CTRL (ULPD_REG_BASE + 0x50)
  94. #define ULPD_SOFT_DISABLE_REQ_REG (ULPD_REG_BASE + 0x68)
  95. # define DIS_MMC2_DPLL_REQ (1 << 11)
  96. # define DIS_MMC1_DPLL_REQ (1 << 10)
  97. # define DIS_UART3_DPLL_REQ (1 << 9)
  98. # define DIS_UART2_DPLL_REQ (1 << 8)
  99. # define DIS_UART1_DPLL_REQ (1 << 7)
  100. # define DIS_USB_HOST_DPLL_REQ (1 << 6)
  101. #define ULPD_SDW_CLK_DIV_CTRL_SEL (ULPD_REG_BASE + 0x74)
  102. #define ULPD_CAM_CLK_CTRL (ULPD_REG_BASE + 0x7c)
  103. /*
  104. * ---------------------------------------------------------------------------
  105. * Watchdog timer
  106. * ---------------------------------------------------------------------------
  107. */
  108. /* Watchdog timer within the OMAP3.2 gigacell */
  109. #define OMAP_MPU_WATCHDOG_BASE (0xfffec800)
  110. #define OMAP_WDT_TIMER (OMAP_MPU_WATCHDOG_BASE + 0x0)
  111. #define OMAP_WDT_LOAD_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  112. #define OMAP_WDT_READ_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  113. #define OMAP_WDT_TIMER_MODE (OMAP_MPU_WATCHDOG_BASE + 0x8)
  114. /*
  115. * ---------------------------------------------------------------------------
  116. * Interrupts
  117. * ---------------------------------------------------------------------------
  118. */
  119. #define OMAP_IH1_BASE 0xfffecb00
  120. #define OMAP_IH2_BASE 0xfffe0000
  121. #define OMAP_IH1_ITR (OMAP_IH1_BASE + 0x00)
  122. #define OMAP_IH1_MIR (OMAP_IH1_BASE + 0x04)
  123. #define OMAP_IH1_SIR_IRQ (OMAP_IH1_BASE + 0x10)
  124. #define OMAP_IH1_SIR_FIQ (OMAP_IH1_BASE + 0x14)
  125. #define OMAP_IH1_CONTROL (OMAP_IH1_BASE + 0x18)
  126. #define OMAP_IH1_ILR0 (OMAP_IH1_BASE + 0x1c)
  127. #define OMAP_IH1_ISR (OMAP_IH1_BASE + 0x9c)
  128. #define OMAP_IH2_ITR (OMAP_IH2_BASE + 0x00)
  129. #define OMAP_IH2_MIR (OMAP_IH2_BASE + 0x04)
  130. #define OMAP_IH2_SIR_IRQ (OMAP_IH2_BASE + 0x10)
  131. #define OMAP_IH2_SIR_FIQ (OMAP_IH2_BASE + 0x14)
  132. #define OMAP_IH2_CONTROL (OMAP_IH2_BASE + 0x18)
  133. #define OMAP_IH2_ILR0 (OMAP_IH2_BASE + 0x1c)
  134. #define OMAP_IH2_ISR (OMAP_IH2_BASE + 0x9c)
  135. #define IRQ_ITR_REG_OFFSET 0x00
  136. #define IRQ_MIR_REG_OFFSET 0x04
  137. #define IRQ_SIR_IRQ_REG_OFFSET 0x10
  138. #define IRQ_SIR_FIQ_REG_OFFSET 0x14
  139. #define IRQ_CONTROL_REG_OFFSET 0x18
  140. #define IRQ_ISR_REG_OFFSET 0x9c
  141. #define IRQ_ILR0_REG_OFFSET 0x1c
  142. #define IRQ_GMR_REG_OFFSET 0xa0
  143. /*
  144. * ----------------------------------------------------------------------------
  145. * System control registers
  146. * ----------------------------------------------------------------------------
  147. */
  148. #define MOD_CONF_CTRL_0 0xfffe1080
  149. #define MOD_CONF_CTRL_1 0xfffe1110
  150. /*
  151. * ----------------------------------------------------------------------------
  152. * Pin multiplexing registers
  153. * ----------------------------------------------------------------------------
  154. */
  155. #define FUNC_MUX_CTRL_0 0xfffe1000
  156. #define FUNC_MUX_CTRL_1 0xfffe1004
  157. #define FUNC_MUX_CTRL_2 0xfffe1008
  158. #define COMP_MODE_CTRL_0 0xfffe100c
  159. #define FUNC_MUX_CTRL_3 0xfffe1010
  160. #define FUNC_MUX_CTRL_4 0xfffe1014
  161. #define FUNC_MUX_CTRL_5 0xfffe1018
  162. #define FUNC_MUX_CTRL_6 0xfffe101C
  163. #define FUNC_MUX_CTRL_7 0xfffe1020
  164. #define FUNC_MUX_CTRL_8 0xfffe1024
  165. #define FUNC_MUX_CTRL_9 0xfffe1028
  166. #define FUNC_MUX_CTRL_A 0xfffe102C
  167. #define FUNC_MUX_CTRL_B 0xfffe1030
  168. #define FUNC_MUX_CTRL_C 0xfffe1034
  169. #define FUNC_MUX_CTRL_D 0xfffe1038
  170. #define PULL_DWN_CTRL_0 0xfffe1040
  171. #define PULL_DWN_CTRL_1 0xfffe1044
  172. #define PULL_DWN_CTRL_2 0xfffe1048
  173. #define PULL_DWN_CTRL_3 0xfffe104c
  174. #define PULL_DWN_CTRL_4 0xfffe10ac
  175. /* OMAP-1610 specific multiplexing registers */
  176. #define FUNC_MUX_CTRL_E 0xfffe1090
  177. #define FUNC_MUX_CTRL_F 0xfffe1094
  178. #define FUNC_MUX_CTRL_10 0xfffe1098
  179. #define FUNC_MUX_CTRL_11 0xfffe109c
  180. #define FUNC_MUX_CTRL_12 0xfffe10a0
  181. #define PU_PD_SEL_0 0xfffe10b4
  182. #define PU_PD_SEL_1 0xfffe10b8
  183. #define PU_PD_SEL_2 0xfffe10bc
  184. #define PU_PD_SEL_3 0xfffe10c0
  185. #define PU_PD_SEL_4 0xfffe10c4
  186. /* Timer32K for 1610 and 1710*/
  187. #define OMAP_TIMER32K_BASE 0xFFFBC400
  188. /*
  189. * ---------------------------------------------------------------------------
  190. * TIPB bus interface
  191. * ---------------------------------------------------------------------------
  192. */
  193. #define TIPB_PUBLIC_CNTL_BASE 0xfffed300
  194. #define MPU_PUBLIC_TIPB_CNTL (TIPB_PUBLIC_CNTL_BASE + 0x8)
  195. #define TIPB_PRIVATE_CNTL_BASE 0xfffeca00
  196. #define MPU_PRIVATE_TIPB_CNTL (TIPB_PRIVATE_CNTL_BASE + 0x8)
  197. /*
  198. * ----------------------------------------------------------------------------
  199. * MPUI interface
  200. * ----------------------------------------------------------------------------
  201. */
  202. #define MPUI_BASE (0xfffec900)
  203. #define MPUI_CTRL (MPUI_BASE + 0x0)
  204. #define MPUI_DEBUG_ADDR (MPUI_BASE + 0x4)
  205. #define MPUI_DEBUG_DATA (MPUI_BASE + 0x8)
  206. #define MPUI_DEBUG_FLAG (MPUI_BASE + 0xc)
  207. #define MPUI_STATUS_REG (MPUI_BASE + 0x10)
  208. #define MPUI_DSP_STATUS (MPUI_BASE + 0x14)
  209. #define MPUI_DSP_BOOT_CONFIG (MPUI_BASE + 0x18)
  210. #define MPUI_DSP_API_CONFIG (MPUI_BASE + 0x1c)
  211. /*
  212. * ----------------------------------------------------------------------------
  213. * LED Pulse Generator
  214. * ----------------------------------------------------------------------------
  215. */
  216. #define OMAP_LPG1_BASE 0xfffbd000
  217. #define OMAP_LPG2_BASE 0xfffbd800
  218. #define OMAP_LPG1_LCR (OMAP_LPG1_BASE + 0x00)
  219. #define OMAP_LPG1_PMR (OMAP_LPG1_BASE + 0x04)
  220. #define OMAP_LPG2_LCR (OMAP_LPG2_BASE + 0x00)
  221. #define OMAP_LPG2_PMR (OMAP_LPG2_BASE + 0x04)
  222. #ifndef __ASSEMBLER__
  223. /*
  224. * ---------------------------------------------------------------------------
  225. * Serial ports
  226. * ---------------------------------------------------------------------------
  227. */
  228. #define OMAP_UART1_BASE (unsigned char *)0xfffb0000
  229. #define OMAP_UART2_BASE (unsigned char *)0xfffb0800
  230. #define OMAP_UART3_BASE (unsigned char *)0xfffb9800
  231. #define OMAP_MAX_NR_PORTS 3
  232. #define OMAP1510_BASE_BAUD (12000000/16)
  233. #define OMAP16XX_BASE_BAUD (48000000/16)
  234. #define is_omap_port(p) ({int __ret = 0; \
  235. if (p == IO_ADDRESS(OMAP_UART1_BASE) || \
  236. p == IO_ADDRESS(OMAP_UART2_BASE) || \
  237. p == IO_ADDRESS(OMAP_UART3_BASE)) \
  238. __ret = 1; \
  239. __ret; \
  240. })
  241. /*
  242. * ---------------------------------------------------------------------------
  243. * Processor specific defines
  244. * ---------------------------------------------------------------------------
  245. */
  246. #ifdef CONFIG_ARCH_OMAP730
  247. #include "omap730.h"
  248. #endif
  249. #ifdef CONFIG_ARCH_OMAP1510
  250. #include "omap1510.h"
  251. #endif
  252. #ifdef CONFIG_ARCH_OMAP16XX
  253. #include "omap16xx.h"
  254. #endif
  255. /*
  256. * ---------------------------------------------------------------------------
  257. * Board specific defines
  258. * ---------------------------------------------------------------------------
  259. */
  260. #ifdef CONFIG_MACH_OMAP_INNOVATOR
  261. #include "board-innovator.h"
  262. #endif
  263. #ifdef CONFIG_MACH_OMAP_H2
  264. #include "board-h2.h"
  265. #endif
  266. #ifdef CONFIG_MACH_OMAP_PERSEUS2
  267. #include "board-perseus2.h"
  268. #endif
  269. #ifdef CONFIG_MACH_OMAP_H3
  270. #include "board-h3.h"
  271. #endif
  272. #ifdef CONFIG_MACH_OMAP_H4
  273. #include "board-h4.h"
  274. #error "Support for H4 board not yet implemented."
  275. #endif
  276. #ifdef CONFIG_MACH_OMAP_OSK
  277. #include "board-osk.h"
  278. #endif
  279. #ifdef CONFIG_MACH_VOICEBLUE
  280. #include "board-voiceblue.h"
  281. #endif
  282. #ifdef CONFIG_MACH_NETSTAR
  283. #include "board-netstar.h"
  284. #endif
  285. #endif /* !__ASSEMBLER__ */
  286. #endif /* __ASM_ARCH_OMAP_HARDWARE_H */