tridentfb.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001,2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources by Alan Hourihane
  11. * the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,code,suggestions
  13. * TODO:
  14. * timing value tweaking so it looks good on every monitor in every mode
  15. * TGUI acceleration
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; //in MHz
  27. void __iomem * io_virt; //iospace virtual memory address
  28. };
  29. static unsigned char eng_oper; //engine operation...
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char * mode = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode, charp, 0);
  59. module_param(bpp, int, 0);
  60. module_param(center, int, 0);
  61. module_param(stretch, int, 0);
  62. module_param(noaccel, int, 0);
  63. module_param(memsize, int, 0);
  64. module_param(memdiff, int, 0);
  65. module_param(nativex, int, 0);
  66. module_param(fp, int, 0);
  67. module_param(crt, int, 0);
  68. static int chip3D;
  69. static int chipcyber;
  70. static int is3Dchip(int id)
  71. {
  72. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  73. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  74. (id == CYBER9397) || (id == CYBER9397DVD) ||
  75. (id == CYBER9520) || (id == CYBER9525DVD) ||
  76. (id == IMAGE975) || (id == IMAGE985) ||
  77. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  78. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  79. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  80. (id == CYBERBLADEXPAi1));
  81. }
  82. static int iscyber(int id)
  83. {
  84. switch (id) {
  85. case CYBER9388:
  86. case CYBER9382:
  87. case CYBER9385:
  88. case CYBER9397:
  89. case CYBER9397DVD:
  90. case CYBER9520:
  91. case CYBER9525DVD:
  92. case CYBERBLADEE4:
  93. case CYBERBLADEi7D:
  94. case CYBERBLADEi1:
  95. case CYBERBLADEi1D:
  96. case CYBERBLADEAi1:
  97. case CYBERBLADEAi1D:
  98. case CYBERBLADEXPAi1:
  99. return 1;
  100. case CYBER9320:
  101. case TGUI9660:
  102. case IMAGE975:
  103. case IMAGE985:
  104. case BLADE3D:
  105. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  106. default:
  107. /* case CYBERBLDAEXPm8: Strange */
  108. /* case CYBERBLDAEXPm16: Strange */
  109. return 0;
  110. }
  111. }
  112. #define CRT 0x3D0 //CRTC registers offset for color display
  113. #ifndef TRIDENT_MMIO
  114. #define TRIDENT_MMIO 1
  115. #endif
  116. #if TRIDENT_MMIO
  117. #define t_outb(val,reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  118. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  119. #else
  120. #define t_outb(val,reg) outb(val,reg)
  121. #define t_inb(reg) inb(reg)
  122. #endif
  123. static struct accel_switch {
  124. void (*init_accel)(int,int);
  125. void (*wait_engine)(void);
  126. void (*fill_rect)(__u32,__u32,__u32,__u32,__u32,__u32);
  127. void (*copy_rect)(__u32,__u32,__u32,__u32,__u32,__u32);
  128. } *acc;
  129. #define writemmr(r,v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  130. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  131. /*
  132. * Blade specific acceleration.
  133. */
  134. #define point(x,y) ((y)<<16|(x))
  135. #define STA 0x2120
  136. #define CMD 0x2144
  137. #define ROP 0x2148
  138. #define CLR 0x2160
  139. #define SR1 0x2100
  140. #define SR2 0x2104
  141. #define DR1 0x2108
  142. #define DR2 0x210C
  143. #define ROP_S 0xCC
  144. static void blade_init_accel(int pitch,int bpp)
  145. {
  146. int v1 = (pitch>>3)<<20;
  147. int tmp = 0,v2;
  148. switch (bpp) {
  149. case 8:tmp = 0;break;
  150. case 15:tmp = 5;break;
  151. case 16:tmp = 1;break;
  152. case 24:
  153. case 32:tmp = 2;break;
  154. }
  155. v2 = v1 | (tmp<<29);
  156. writemmr(0x21C0,v2);
  157. writemmr(0x21C4,v2);
  158. writemmr(0x21B8,v2);
  159. writemmr(0x21BC,v2);
  160. writemmr(0x21D0,v1);
  161. writemmr(0x21D4,v1);
  162. writemmr(0x21C8,v1);
  163. writemmr(0x21CC,v1);
  164. writemmr(0x216C,0);
  165. }
  166. static void blade_wait_engine(void)
  167. {
  168. while(readmmr(STA) & 0xFA800000);
  169. }
  170. static void blade_fill_rect(__u32 x,__u32 y,__u32 w,__u32 h,__u32 c,__u32 rop)
  171. {
  172. writemmr(CLR,c);
  173. writemmr(ROP,rop ? 0x66:ROP_S);
  174. writemmr(CMD,0x20000000|1<<19|1<<4|2<<2);
  175. writemmr(DR1,point(x,y));
  176. writemmr(DR2,point(x+w-1,y+h-1));
  177. }
  178. static void blade_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  179. {
  180. __u32 s1,s2,d1,d2;
  181. int direction = 2;
  182. s1 = point(x1,y1);
  183. s2 = point(x1+w-1,y1+h-1);
  184. d1 = point(x2,y2);
  185. d2 = point(x2+w-1,y2+h-1);
  186. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  187. direction = 0;
  188. writemmr(ROP,ROP_S);
  189. writemmr(CMD,0xE0000000|1<<19|1<<4|1<<2|direction);
  190. writemmr(SR1,direction?s2:s1);
  191. writemmr(SR2,direction?s1:s2);
  192. writemmr(DR1,direction?d2:d1);
  193. writemmr(DR2,direction?d1:d2);
  194. }
  195. static struct accel_switch accel_blade = {
  196. blade_init_accel,
  197. blade_wait_engine,
  198. blade_fill_rect,
  199. blade_copy_rect,
  200. };
  201. /*
  202. * BladeXP specific acceleration functions
  203. */
  204. #define ROP_P 0xF0
  205. #define masked_point(x,y) ((y & 0xffff)<<16|(x & 0xffff))
  206. static void xp_init_accel(int pitch,int bpp)
  207. {
  208. int tmp = 0,v1;
  209. unsigned char x = 0;
  210. switch (bpp) {
  211. case 8: x = 0; break;
  212. case 16: x = 1; break;
  213. case 24: x = 3; break;
  214. case 32: x = 2; break;
  215. }
  216. switch (pitch << (bpp >> 3)) {
  217. case 8192:
  218. case 512: x |= 0x00; break;
  219. case 1024: x |= 0x04; break;
  220. case 2048: x |= 0x08; break;
  221. case 4096: x |= 0x0C; break;
  222. }
  223. t_outb(x,0x2125);
  224. eng_oper = x | 0x40;
  225. switch (bpp) {
  226. case 8: tmp = 18; break;
  227. case 15:
  228. case 16: tmp = 19; break;
  229. case 24:
  230. case 32: tmp = 20; break;
  231. }
  232. v1 = pitch << tmp;
  233. writemmr(0x2154,v1);
  234. writemmr(0x2150,v1);
  235. t_outb(3,0x2126);
  236. }
  237. static void xp_wait_engine(void)
  238. {
  239. int busy;
  240. int count, timeout;
  241. count = 0;
  242. timeout = 0;
  243. for (;;) {
  244. busy = t_inb(STA) & 0x80;
  245. if (busy != 0x80)
  246. return;
  247. count++;
  248. if (count == 10000000) {
  249. /* Timeout */
  250. count = 9990000;
  251. timeout++;
  252. if (timeout == 8) {
  253. /* Reset engine */
  254. t_outb(0x00, 0x2120);
  255. return;
  256. }
  257. }
  258. }
  259. }
  260. static void xp_fill_rect(__u32 x,__u32 y,__u32 w,__u32 h,__u32 c,__u32 rop)
  261. {
  262. writemmr(0x2127,ROP_P);
  263. writemmr(0x2158,c);
  264. writemmr(0x2128,0x4000);
  265. writemmr(0x2140,masked_point(h,w));
  266. writemmr(0x2138,masked_point(y,x));
  267. t_outb(0x01,0x2124);
  268. t_outb(eng_oper,0x2125);
  269. }
  270. static void xp_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  271. {
  272. int direction;
  273. __u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  274. direction = 0x0004;
  275. if ((x1 < x2) && (y1 == y2)) {
  276. direction |= 0x0200;
  277. x1_tmp = x1 + w - 1;
  278. x2_tmp = x2 + w - 1;
  279. } else {
  280. x1_tmp = x1;
  281. x2_tmp = x2;
  282. }
  283. if (y1 < y2) {
  284. direction |= 0x0100;
  285. y1_tmp = y1 + h - 1;
  286. y2_tmp = y2 + h - 1;
  287. } else {
  288. y1_tmp = y1;
  289. y2_tmp = y2;
  290. }
  291. writemmr(0x2128,direction);
  292. t_outb(ROP_S,0x2127);
  293. writemmr(0x213C,masked_point(y1_tmp,x1_tmp));
  294. writemmr(0x2138,masked_point(y2_tmp,x2_tmp));
  295. writemmr(0x2140,masked_point(h,w));
  296. t_outb(0x01,0x2124);
  297. }
  298. static struct accel_switch accel_xp = {
  299. xp_init_accel,
  300. xp_wait_engine,
  301. xp_fill_rect,
  302. xp_copy_rect,
  303. };
  304. /*
  305. * Image specific acceleration functions
  306. */
  307. static void image_init_accel(int pitch,int bpp)
  308. {
  309. int tmp = 0;
  310. switch (bpp) {
  311. case 8:tmp = 0;break;
  312. case 15:tmp = 5;break;
  313. case 16:tmp = 1;break;
  314. case 24:
  315. case 32:tmp = 2;break;
  316. }
  317. writemmr(0x2120, 0xF0000000);
  318. writemmr(0x2120, 0x40000000|tmp);
  319. writemmr(0x2120, 0x80000000);
  320. writemmr(0x2144, 0x00000000);
  321. writemmr(0x2148, 0x00000000);
  322. writemmr(0x2150, 0x00000000);
  323. writemmr(0x2154, 0x00000000);
  324. writemmr(0x2120, 0x60000000|(pitch<<16) |pitch);
  325. writemmr(0x216C, 0x00000000);
  326. writemmr(0x2170, 0x00000000);
  327. writemmr(0x217C, 0x00000000);
  328. writemmr(0x2120, 0x10000000);
  329. writemmr(0x2130, (2047 << 16) | 2047);
  330. }
  331. static void image_wait_engine(void)
  332. {
  333. while(readmmr(0x2164) & 0xF0000000);
  334. }
  335. static void image_fill_rect(__u32 x, __u32 y, __u32 w, __u32 h, __u32 c, __u32 rop)
  336. {
  337. writemmr(0x2120,0x80000000);
  338. writemmr(0x2120,0x90000000|ROP_S);
  339. writemmr(0x2144,c);
  340. writemmr(DR1,point(x,y));
  341. writemmr(DR2,point(x+w-1,y+h-1));
  342. writemmr(0x2124,0x80000000|3<<22|1<<10|1<<9);
  343. }
  344. static void image_copy_rect(__u32 x1,__u32 y1,__u32 x2,__u32 y2,__u32 w,__u32 h)
  345. {
  346. __u32 s1,s2,d1,d2;
  347. int direction = 2;
  348. s1 = point(x1,y1);
  349. s2 = point(x1+w-1,y1+h-1);
  350. d1 = point(x2,y2);
  351. d2 = point(x2+w-1,y2+h-1);
  352. if ((y1 > y2) || ((y1 == y2) && (x1 >x2)))
  353. direction = 0;
  354. writemmr(0x2120,0x80000000);
  355. writemmr(0x2120,0x90000000|ROP_S);
  356. writemmr(SR1,direction?s2:s1);
  357. writemmr(SR2,direction?s1:s2);
  358. writemmr(DR1,direction?d2:d1);
  359. writemmr(DR2,direction?d1:d2);
  360. writemmr(0x2124,0x80000000|1<<22|1<<10|1<<7|direction);
  361. }
  362. static struct accel_switch accel_image = {
  363. image_init_accel,
  364. image_wait_engine,
  365. image_fill_rect,
  366. image_copy_rect,
  367. };
  368. /*
  369. * Accel functions called by the upper layers
  370. */
  371. #ifdef CONFIG_FB_TRIDENT_ACCEL
  372. static void tridentfb_fillrect(struct fb_info * info, const struct fb_fillrect *fr)
  373. {
  374. int bpp = info->var.bits_per_pixel;
  375. int col;
  376. switch (bpp) {
  377. default:
  378. case 8: col = fr->color;
  379. break;
  380. case 16: col = ((u32 *)(info->pseudo_palette))[fr->color];
  381. break;
  382. case 32: col = ((u32 *)(info->pseudo_palette))[fr->color];
  383. break;
  384. }
  385. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  386. acc->wait_engine();
  387. }
  388. static void tridentfb_copyarea(struct fb_info *info, const struct fb_copyarea *ca)
  389. {
  390. acc->copy_rect(ca->sx,ca->sy,ca->dx,ca->dy,ca->width,ca->height);
  391. acc->wait_engine();
  392. }
  393. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  394. #define tridentfb_fillrect cfb_fillrect
  395. #define tridentfb_copyarea cfb_copyarea
  396. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  397. /*
  398. * Hardware access functions
  399. */
  400. static inline unsigned char read3X4(int reg)
  401. {
  402. struct tridentfb_par * par = (struct tridentfb_par *)fb_info.par;
  403. writeb(reg, par->io_virt + CRT + 4);
  404. return readb( par->io_virt + CRT + 5);
  405. }
  406. static inline void write3X4(int reg, unsigned char val)
  407. {
  408. struct tridentfb_par * par = (struct tridentfb_par *)fb_info.par;
  409. writeb(reg, par->io_virt + CRT + 4);
  410. writeb(val, par->io_virt + CRT + 5);
  411. }
  412. static inline unsigned char read3C4(int reg)
  413. {
  414. t_outb(reg, 0x3C4);
  415. return t_inb(0x3C5);
  416. }
  417. static inline void write3C4(int reg, unsigned char val)
  418. {
  419. t_outb(reg, 0x3C4);
  420. t_outb(val, 0x3C5);
  421. }
  422. static inline unsigned char read3CE(int reg)
  423. {
  424. t_outb(reg, 0x3CE);
  425. return t_inb(0x3CF);
  426. }
  427. static inline void writeAttr(int reg, unsigned char val)
  428. {
  429. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); //flip-flop to index
  430. t_outb(reg, 0x3C0);
  431. t_outb(val, 0x3C0);
  432. }
  433. static inline void write3CE(int reg, unsigned char val)
  434. {
  435. t_outb(reg, 0x3CE);
  436. t_outb(val, 0x3CF);
  437. }
  438. static inline void enable_mmio(void)
  439. {
  440. /* Goto New Mode */
  441. outb(0x0B, 0x3C4);
  442. inb(0x3C5);
  443. /* Unprotect registers */
  444. outb(NewMode1, 0x3C4);
  445. outb(0x80, 0x3C5);
  446. /* Enable MMIO */
  447. outb(PCIReg, 0x3D4);
  448. outb(inb(0x3D5) | 0x01, 0x3D5);
  449. }
  450. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  451. /* Return flat panel's maximum x resolution */
  452. static int __init get_nativex(void)
  453. {
  454. int x,y,tmp;
  455. if (nativex)
  456. return nativex;
  457. tmp = (read3CE(VertStretch) >> 4) & 3;
  458. switch (tmp) {
  459. case 0: x = 1280; y = 1024; break;
  460. case 2: x = 1024; y = 768; break;
  461. case 3: x = 800; y = 600; break;
  462. case 4: x = 1400; y = 1050; break;
  463. case 1:
  464. default:x = 640; y = 480; break;
  465. }
  466. output("%dx%d flat panel found\n", x, y);
  467. return x;
  468. }
  469. /* Set pitch */
  470. static void set_lwidth(int width)
  471. {
  472. write3X4(Offset, width & 0xFF);
  473. write3X4(AddColReg, (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >>4));
  474. }
  475. /* For resolutions smaller than FP resolution stretch */
  476. static void screen_stretch(void)
  477. {
  478. if (chip_id != CYBERBLADEXPAi1)
  479. write3CE(BiosReg,0);
  480. else
  481. write3CE(BiosReg,8);
  482. write3CE(VertStretch,(read3CE(VertStretch) & 0x7C) | 1);
  483. write3CE(HorStretch,(read3CE(HorStretch) & 0x7C) | 1);
  484. }
  485. /* For resolutions smaller than FP resolution center */
  486. static void screen_center(void)
  487. {
  488. write3CE(VertStretch,(read3CE(VertStretch) & 0x7C) | 0x80);
  489. write3CE(HorStretch,(read3CE(HorStretch) & 0x7C) | 0x80);
  490. }
  491. /* Address of first shown pixel in display memory */
  492. static void set_screen_start(int base)
  493. {
  494. write3X4(StartAddrLow, base & 0xFF);
  495. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  496. write3X4(CRTCModuleTest, (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  497. write3X4(CRTHiOrd, (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  498. }
  499. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  500. #define calc_freq(n,m,k) ( ((unsigned long)0xE517 * (n+8) / ((m+2)*(1<<k))) >> 12 )
  501. /* Set dotclock frequency */
  502. static void set_vclk(int freq)
  503. {
  504. int m,n,k;
  505. int f,fi,d,di;
  506. unsigned char lo=0,hi=0;
  507. d = 20;
  508. for(k = 2;k>=0;k--)
  509. for(m = 0;m<63;m++)
  510. for(n = 0;n<128;n++) {
  511. fi = calc_freq(n,m,k);
  512. if ((di = abs(fi - freq)) < d) {
  513. d = di;
  514. f = fi;
  515. lo = n;
  516. hi = (k<<6) | m;
  517. }
  518. }
  519. if (chip3D) {
  520. write3C4(ClockHigh,hi);
  521. write3C4(ClockLow,lo);
  522. } else {
  523. outb(lo,0x43C8);
  524. outb(hi,0x43C9);
  525. }
  526. debug("VCLK = %X %X\n",hi,lo);
  527. }
  528. /* Set number of lines for flat panels*/
  529. static void set_number_of_lines(int lines)
  530. {
  531. int tmp = read3CE(CyberEnhance) & 0x8F;
  532. if (lines > 1024)
  533. tmp |= 0x50;
  534. else if (lines > 768)
  535. tmp |= 0x30;
  536. else if (lines > 600)
  537. tmp |= 0x20;
  538. else if (lines > 480)
  539. tmp |= 0x10;
  540. write3CE(CyberEnhance, tmp);
  541. }
  542. /*
  543. * If we see that FP is active we assume we have one.
  544. * Otherwise we have a CRT display.User can override.
  545. */
  546. static unsigned int __init get_displaytype(void)
  547. {
  548. if (fp)
  549. return DISPLAY_FP;
  550. if (crt || !chipcyber)
  551. return DISPLAY_CRT;
  552. return (read3CE(FPConfig) & 0x10)?DISPLAY_FP:DISPLAY_CRT;
  553. }
  554. /* Try detecting the video memory size */
  555. static unsigned int __init get_memsize(void)
  556. {
  557. unsigned char tmp, tmp2;
  558. unsigned int k;
  559. /* If memory size provided by user */
  560. if (memsize)
  561. k = memsize * Kb;
  562. else
  563. switch (chip_id) {
  564. case CYBER9525DVD: k = 2560 * Kb; break;
  565. default:
  566. tmp = read3X4(SPR) & 0x0F;
  567. switch (tmp) {
  568. case 0x01: k = 512; break;
  569. case 0x02: k = 6 * Mb; break; /* XP */
  570. case 0x03: k = 1 * Mb; break;
  571. case 0x04: k = 8 * Mb; break;
  572. case 0x06: k = 10 * Mb; break; /* XP */
  573. case 0x07: k = 2 * Mb; break;
  574. case 0x08: k = 12 * Mb; break; /* XP */
  575. case 0x0A: k = 14 * Mb; break; /* XP */
  576. case 0x0C: k = 16 * Mb; break; /* XP */
  577. case 0x0E: /* XP */
  578. tmp2 = read3C4(0xC1);
  579. switch (tmp2) {
  580. case 0x00: k = 20 * Mb; break;
  581. case 0x01: k = 24 * Mb; break;
  582. case 0x10: k = 28 * Mb; break;
  583. case 0x11: k = 32 * Mb; break;
  584. default: k = 1 * Mb; break;
  585. }
  586. break;
  587. case 0x0F: k = 4 * Mb; break;
  588. default: k = 1 * Mb;
  589. }
  590. }
  591. k -= memdiff * Kb;
  592. output("framebuffer size = %d Kb\n", k/Kb);
  593. return k;
  594. }
  595. /* See if we can handle the video mode described in var */
  596. static int tridentfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  597. {
  598. int bpp = var->bits_per_pixel;
  599. debug("enter\n");
  600. /* check color depth */
  601. if (bpp == 24 )
  602. bpp = var->bits_per_pixel = 32;
  603. /* check whether resolution fits on panel and in memory*/
  604. if (flatpanel && nativex && var->xres > nativex)
  605. return -EINVAL;
  606. if (var->xres * var->yres_virtual * bpp/8 > info->fix.smem_len)
  607. return -EINVAL;
  608. switch (bpp) {
  609. case 8:
  610. var->red.offset = 0;
  611. var->green.offset = 0;
  612. var->blue.offset = 0;
  613. var->red.length = 6;
  614. var->green.length = 6;
  615. var->blue.length = 6;
  616. break;
  617. case 16:
  618. var->red.offset = 11;
  619. var->green.offset = 5;
  620. var->blue.offset = 0;
  621. var->red.length = 5;
  622. var->green.length = 6;
  623. var->blue.length = 5;
  624. break;
  625. case 32:
  626. var->red.offset = 16;
  627. var->green.offset = 8;
  628. var->blue.offset = 0;
  629. var->red.length = 8;
  630. var->green.length = 8;
  631. var->blue.length = 8;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. debug("exit\n");
  637. return 0;
  638. }
  639. /* Pan the display */
  640. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  641. struct fb_info *info)
  642. {
  643. unsigned int offset;
  644. debug("enter\n");
  645. offset = (var->xoffset + (var->yoffset * var->xres))
  646. * var->bits_per_pixel/32;
  647. info->var.xoffset = var->xoffset;
  648. info->var.yoffset = var->yoffset;
  649. set_screen_start(offset);
  650. debug("exit\n");
  651. return 0;
  652. }
  653. #define shadowmode_on() write3CE(CyberControl,read3CE(CyberControl) | 0x81)
  654. #define shadowmode_off() write3CE(CyberControl,read3CE(CyberControl) & 0x7E)
  655. /* Set the hardware to the requested video mode */
  656. static int tridentfb_set_par(struct fb_info *info)
  657. {
  658. struct tridentfb_par * par = (struct tridentfb_par *)(info->par);
  659. u32 htotal,hdispend,hsyncstart,hsyncend,hblankstart,hblankend,
  660. vtotal,vdispend,vsyncstart,vsyncend,vblankstart,vblankend;
  661. struct fb_var_screeninfo *var = &info->var;
  662. int bpp = var->bits_per_pixel;
  663. unsigned char tmp;
  664. debug("enter\n");
  665. htotal = (var->xres + var->left_margin + var->right_margin + var->hsync_len)/8 - 10;
  666. hdispend = var->xres/8 - 1;
  667. hsyncstart = (var->xres + var->right_margin)/8;
  668. hsyncend = var->hsync_len/8;
  669. hblankstart = hdispend + 1;
  670. hblankend = htotal + 5;
  671. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len - 2;
  672. vdispend = var->yres - 1;
  673. vsyncstart = var->yres + var->lower_margin;
  674. vsyncend = var->vsync_len;
  675. vblankstart = var->yres;
  676. vblankend = vtotal + 2;
  677. enable_mmio();
  678. crtc_unlock();
  679. write3CE(CyberControl,8);
  680. if (flatpanel && var->xres < nativex) {
  681. /*
  682. * on flat panels with native size larger
  683. * than requested resolution decide whether
  684. * we stretch or center
  685. */
  686. t_outb(0xEB,0x3C2);
  687. shadowmode_on();
  688. if (center)
  689. screen_center();
  690. else if (stretch)
  691. screen_stretch();
  692. } else {
  693. t_outb(0x2B,0x3C2);
  694. write3CE(CyberControl,8);
  695. }
  696. /* vertical timing values */
  697. write3X4(CRTVTotal, vtotal & 0xFF);
  698. write3X4(CRTVDispEnd, vdispend & 0xFF);
  699. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  700. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  701. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  702. write3X4(CRTVBlankEnd, 0/*p->vblankend & 0xFF*/);
  703. /* horizontal timing values */
  704. write3X4(CRTHTotal, htotal & 0xFF);
  705. write3X4(CRTHDispEnd, hdispend & 0xFF);
  706. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  707. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20)<<2));
  708. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  709. write3X4(CRTHBlankEnd, 0/*(p->hblankend & 0x1F)*/);
  710. /* higher bits of vertical timing values */
  711. tmp = 0x10;
  712. if (vtotal & 0x100) tmp |= 0x01;
  713. if (vdispend & 0x100) tmp |= 0x02;
  714. if (vsyncstart & 0x100) tmp |= 0x04;
  715. if (vblankstart & 0x100) tmp |= 0x08;
  716. if (vtotal & 0x200) tmp |= 0x20;
  717. if (vdispend & 0x200) tmp |= 0x40;
  718. if (vsyncstart & 0x200) tmp |= 0x80;
  719. write3X4(CRTOverflow, tmp);
  720. tmp = read3X4(CRTHiOrd) | 0x08; //line compare bit 10
  721. if (vtotal & 0x400) tmp |= 0x80;
  722. if (vblankstart & 0x400) tmp |= 0x40;
  723. if (vsyncstart & 0x400) tmp |= 0x20;
  724. if (vdispend & 0x400) tmp |= 0x10;
  725. write3X4(CRTHiOrd, tmp);
  726. tmp = 0;
  727. if (htotal & 0x800) tmp |= 0x800 >> 11;
  728. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  729. write3X4(HorizOverflow, tmp);
  730. tmp = 0x40;
  731. if (vblankstart & 0x200) tmp |= 0x20;
  732. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; //double scan for 200 line modes
  733. write3X4(CRTMaxScanLine, tmp);
  734. write3X4(CRTLineCompare,0xFF);
  735. write3X4(CRTPRowScan,0);
  736. write3X4(CRTModeControl,0xC3);
  737. write3X4(LinearAddReg,0x20); //enable linear addressing
  738. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84:0x80;
  739. write3X4(CRTCModuleTest,tmp); //enable access extended memory
  740. write3X4(GraphEngReg, 0x80); //enable GE for text acceleration
  741. // if (info->var.accel_flags & FB_ACCELF_TEXT)
  742. //FIXME acc->init_accel(info->var.xres,bpp);
  743. switch (bpp) {
  744. case 8: tmp = 0x00; break;
  745. case 16: tmp = 0x05; break;
  746. case 24: tmp = 0x29; break;
  747. case 32: tmp = 0x09;
  748. }
  749. write3X4(PixelBusReg, tmp);
  750. tmp = 0x10;
  751. if (chipcyber)
  752. tmp |= 0x20;
  753. write3X4(DRAMControl, tmp); //both IO,linear enable
  754. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  755. write3X4(Performance,0x20);
  756. write3X4(PCIReg,0x07); //MMIO & PCI read and write burst enable
  757. /* convert from picoseconds to MHz */
  758. par->vclk = 1000000/info->var.pixclock;
  759. if (bpp == 32)
  760. par->vclk *=2;
  761. set_vclk(par->vclk);
  762. write3C4(0,3);
  763. write3C4(1,1); //set char clock 8 dots wide
  764. write3C4(2,0x0F); //enable 4 maps because needed in chain4 mode
  765. write3C4(3,0);
  766. write3C4(4,0x0E); //memory mode enable bitmaps ??
  767. write3CE(MiscExtFunc,(bpp==32)?0x1A:0x12); //divide clock by 2 if 32bpp
  768. //chain4 mode display and CPU path
  769. write3CE(0x5,0x40); //no CGA compat,allow 256 col
  770. write3CE(0x6,0x05); //graphics mode
  771. write3CE(0x7,0x0F); //planes?
  772. if (chip_id == CYBERBLADEXPAi1) {
  773. /* This fixes snow-effect in 32 bpp */
  774. write3X4(CRTHSyncStart,0x84);
  775. }
  776. writeAttr(0x10,0x41); //graphics mode and support 256 color modes
  777. writeAttr(0x12,0x0F); //planes
  778. writeAttr(0x13,0); //horizontal pel panning
  779. //colors
  780. for(tmp = 0;tmp < 0x10;tmp++)
  781. writeAttr(tmp,tmp);
  782. readb(par->io_virt + CRT + 0x0A); //flip-flop to index
  783. t_outb(0x20, 0x3C0); //enable attr
  784. switch (bpp) {
  785. case 8: tmp = 0;break; //256 colors
  786. case 15: tmp = 0x10;break;
  787. case 16: tmp = 0x30;break; //hicolor
  788. case 24: //truecolor
  789. case 32: tmp = 0xD0;break;
  790. }
  791. t_inb(0x3C8);
  792. t_inb(0x3C6);
  793. t_inb(0x3C6);
  794. t_inb(0x3C6);
  795. t_inb(0x3C6);
  796. t_outb(tmp,0x3C6);
  797. t_inb(0x3C8);
  798. if (flatpanel)
  799. set_number_of_lines(info->var.yres);
  800. set_lwidth(info->var.xres * bpp/(4*16));
  801. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  802. info->fix.line_length = info->var.xres * (bpp >> 3);
  803. info->cmap.len = (bpp == 8) ? 256: 16;
  804. debug("exit\n");
  805. return 0;
  806. }
  807. /* Set one color register */
  808. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  809. unsigned blue, unsigned transp,
  810. struct fb_info *info)
  811. {
  812. int bpp = info->var.bits_per_pixel;
  813. if (regno >= info->cmap.len)
  814. return 1;
  815. if (bpp==8) {
  816. t_outb(0xFF,0x3C6);
  817. t_outb(regno,0x3C8);
  818. t_outb(red>>10,0x3C9);
  819. t_outb(green>>10,0x3C9);
  820. t_outb(blue>>10,0x3C9);
  821. } else
  822. if (bpp == 16) /* RGB 565 */
  823. ((u32*)info->pseudo_palette)[regno] = (red & 0xF800) |
  824. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  825. else
  826. if (bpp == 32) /* ARGB 8888 */
  827. ((u32*)info->pseudo_palette)[regno] =
  828. ((transp & 0xFF00) <<16) |
  829. ((red & 0xFF00) << 8) |
  830. ((green & 0xFF00)) |
  831. ((blue & 0xFF00)>>8);
  832. // debug("exit\n");
  833. return 0;
  834. }
  835. /* Try blanking the screen.For flat panels it does nothing */
  836. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  837. {
  838. unsigned char PMCont,DPMSCont;
  839. debug("enter\n");
  840. if (flatpanel)
  841. return 0;
  842. t_outb(0x04,0x83C8); /* Read DPMS Control */
  843. PMCont = t_inb(0x83C6) & 0xFC;
  844. DPMSCont = read3CE(PowerStatus) & 0xFC;
  845. switch (blank_mode)
  846. {
  847. case FB_BLANK_UNBLANK:
  848. /* Screen: On, HSync: On, VSync: On */
  849. case FB_BLANK_NORMAL:
  850. /* Screen: Off, HSync: On, VSync: On */
  851. PMCont |= 0x03;
  852. DPMSCont |= 0x00;
  853. break;
  854. case FB_BLANK_HSYNC_SUSPEND:
  855. /* Screen: Off, HSync: Off, VSync: On */
  856. PMCont |= 0x02;
  857. DPMSCont |= 0x01;
  858. break;
  859. case FB_BLANK_VSYNC_SUSPEND:
  860. /* Screen: Off, HSync: On, VSync: Off */
  861. PMCont |= 0x02;
  862. DPMSCont |= 0x02;
  863. break;
  864. case FB_BLANK_POWERDOWN:
  865. /* Screen: Off, HSync: Off, VSync: Off */
  866. PMCont |= 0x00;
  867. DPMSCont |= 0x03;
  868. break;
  869. }
  870. write3CE(PowerStatus,DPMSCont);
  871. t_outb(4,0x83C8);
  872. t_outb(PMCont,0x83C6);
  873. debug("exit\n");
  874. /* let fbcon do a softblank for us */
  875. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  876. }
  877. static int __devinit trident_pci_probe(struct pci_dev * dev, const struct pci_device_id * id)
  878. {
  879. int err;
  880. unsigned char revision;
  881. err = pci_enable_device(dev);
  882. if (err)
  883. return err;
  884. chip_id = id->device;
  885. /* If PCI id is 0x9660 then further detect chip type */
  886. if (chip_id == TGUI9660) {
  887. outb(RevisionID,0x3C4);
  888. revision = inb(0x3C5);
  889. switch (revision) {
  890. case 0x22:
  891. case 0x23: chip_id = CYBER9397;break;
  892. case 0x2A: chip_id = CYBER9397DVD;break;
  893. case 0x30:
  894. case 0x33:
  895. case 0x34:
  896. case 0x35:
  897. case 0x38:
  898. case 0x3A:
  899. case 0xB3: chip_id = CYBER9385;break;
  900. case 0x40 ... 0x43: chip_id = CYBER9382;break;
  901. case 0x4A: chip_id = CYBER9388;break;
  902. default:break;
  903. }
  904. }
  905. chip3D = is3Dchip(chip_id);
  906. chipcyber = iscyber(chip_id);
  907. if (is_xp(chip_id)) {
  908. acc = &accel_xp;
  909. } else
  910. if (is_blade(chip_id)) {
  911. acc = &accel_blade;
  912. } else {
  913. acc = &accel_image;
  914. }
  915. /* acceleration is on by default for 3D chips */
  916. defaultaccel = chip3D && !noaccel;
  917. fb_info.par = &default_par;
  918. /* setup MMIO region */
  919. tridentfb_fix.mmio_start = pci_resource_start(dev,1);
  920. tridentfb_fix.mmio_len = chip3D ? 0x20000:0x10000;
  921. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  922. debug("request_region failed!\n");
  923. return -1;
  924. }
  925. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  926. if (!default_par.io_virt) {
  927. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  928. debug("ioremap failed\n");
  929. return -1;
  930. }
  931. enable_mmio();
  932. /* setup framebuffer memory */
  933. tridentfb_fix.smem_start = pci_resource_start(dev,0);
  934. tridentfb_fix.smem_len = get_memsize();
  935. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  936. debug("request_mem_region failed!\n");
  937. return -1;
  938. }
  939. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  940. tridentfb_fix.smem_len);
  941. if (!fb_info.screen_base) {
  942. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  943. debug("ioremap failed\n");
  944. return -1;
  945. }
  946. output("%s board found\n", pci_name(dev));
  947. #if 0
  948. output("Trident board found : mem = %X,io = %X, mem_v = %X, io_v = %X\n",
  949. tridentfb_fix.smem_start, tridentfb_fix.mmio_start, fb_info.screen_base, default_par.io_virt);
  950. #endif
  951. displaytype = get_displaytype();
  952. if(flatpanel)
  953. nativex = get_nativex();
  954. fb_info.fix = tridentfb_fix;
  955. fb_info.fbops = &tridentfb_ops;
  956. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  957. #ifdef CONFIG_FB_TRIDENT_ACCEL
  958. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  959. #endif
  960. fb_info.pseudo_palette = pseudo_pal;
  961. if (!fb_find_mode(&default_var,&fb_info,mode,NULL,0,NULL,bpp))
  962. return -EINVAL;
  963. fb_alloc_cmap(&fb_info.cmap,256,0);
  964. if (defaultaccel && acc)
  965. default_var.accel_flags |= FB_ACCELF_TEXT;
  966. else
  967. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  968. default_var.activate |= FB_ACTIVATE_NOW;
  969. fb_info.var = default_var;
  970. fb_info.device = &dev->dev;
  971. if (register_framebuffer(&fb_info) < 0) {
  972. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  973. return -EINVAL;
  974. }
  975. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  976. fb_info.node, fb_info.fix.id,default_var.xres,
  977. default_var.yres,default_var.bits_per_pixel);
  978. return 0;
  979. }
  980. static void __devexit trident_pci_remove(struct pci_dev * dev)
  981. {
  982. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  983. unregister_framebuffer(&fb_info);
  984. iounmap(par->io_virt);
  985. iounmap(fb_info.screen_base);
  986. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  987. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  988. }
  989. /* List of boards that we are trying to support */
  990. static struct pci_device_id trident_devices[] = {
  991. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  992. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  993. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  994. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  995. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  996. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  997. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  998. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  999. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1000. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1001. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1002. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1003. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1004. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1005. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1006. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1007. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1008. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1009. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1010. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID,PCI_ANY_ID,0,0,0},
  1011. {0,}
  1012. };
  1013. MODULE_DEVICE_TABLE(pci,trident_devices);
  1014. static struct pci_driver tridentfb_pci_driver = {
  1015. .name = "tridentfb",
  1016. .id_table = trident_devices,
  1017. .probe = trident_pci_probe,
  1018. .remove = __devexit_p(trident_pci_remove)
  1019. };
  1020. /*
  1021. * Parse user specified options (`video=trident:')
  1022. * example:
  1023. * video=trident:800x600,bpp=16,noaccel
  1024. */
  1025. #ifndef MODULE
  1026. static int tridentfb_setup(char *options)
  1027. {
  1028. char * opt;
  1029. if (!options || !*options)
  1030. return 0;
  1031. while((opt = strsep(&options,",")) != NULL ) {
  1032. if (!*opt) continue;
  1033. if (!strncmp(opt,"noaccel",7))
  1034. noaccel = 1;
  1035. else if (!strncmp(opt,"fp",2))
  1036. displaytype = DISPLAY_FP;
  1037. else if (!strncmp(opt,"crt",3))
  1038. displaytype = DISPLAY_CRT;
  1039. else if (!strncmp(opt,"bpp=",4))
  1040. bpp = simple_strtoul(opt+4,NULL,0);
  1041. else if (!strncmp(opt,"center",6))
  1042. center = 1;
  1043. else if (!strncmp(opt,"stretch",7))
  1044. stretch = 1;
  1045. else if (!strncmp(opt,"memsize=",8))
  1046. memsize = simple_strtoul(opt+8,NULL,0);
  1047. else if (!strncmp(opt,"memdiff=",8))
  1048. memdiff = simple_strtoul(opt+8,NULL,0);
  1049. else if (!strncmp(opt,"nativex=",8))
  1050. nativex = simple_strtoul(opt+8,NULL,0);
  1051. else
  1052. mode = opt;
  1053. }
  1054. return 0;
  1055. }
  1056. #endif
  1057. static int __init tridentfb_init(void)
  1058. {
  1059. #ifndef MODULE
  1060. char *option = NULL;
  1061. if (fb_get_options("tridentfb", &option))
  1062. return -ENODEV;
  1063. tridentfb_setup(option);
  1064. #endif
  1065. output("Trident framebuffer %s initializing\n", VERSION);
  1066. return pci_register_driver(&tridentfb_pci_driver);
  1067. }
  1068. static void __exit tridentfb_exit(void)
  1069. {
  1070. pci_unregister_driver(&tridentfb_pci_driver);
  1071. }
  1072. static struct fb_ops tridentfb_ops = {
  1073. .owner = THIS_MODULE,
  1074. .fb_setcolreg = tridentfb_setcolreg,
  1075. .fb_pan_display = tridentfb_pan_display,
  1076. .fb_blank = tridentfb_blank,
  1077. .fb_check_var = tridentfb_check_var,
  1078. .fb_set_par = tridentfb_set_par,
  1079. .fb_fillrect = tridentfb_fillrect,
  1080. .fb_copyarea= tridentfb_copyarea,
  1081. .fb_imageblit = cfb_imageblit,
  1082. .fb_cursor = soft_cursor,
  1083. };
  1084. module_init(tridentfb_init);
  1085. module_exit(tridentfb_exit);
  1086. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1087. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1088. MODULE_LICENSE("GPL");