s1d13xxxfb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /* drivers/video/s1d13xxxfb.c
  2. *
  3. * (c) 2004 Simtec Electronics
  4. * (c) 2005 Thibaut VARENE <varenet@parisc-linux.org>
  5. *
  6. * Driver for Epson S1D13xxx series framebuffer chips
  7. *
  8. * Adapted from
  9. * linux/drivers/video/skeletonfb.c
  10. * linux/drivers/video/epson1355fb.c
  11. * linux/drivers/video/epson/s1d13xxxfb.c (2.4 driver by Epson)
  12. *
  13. * Note, currently only tested on S1D13806 with 16bit CRT.
  14. * As such, this driver might still contain some hardcoded bits relating to
  15. * S1D13806.
  16. * Making it work on other S1D13XXX chips should merely be a matter of adding
  17. * a few switch()s, some missing glue here and there maybe, and split header
  18. * files.
  19. *
  20. * TODO: - handle dual screen display (CRT and LCD at the same time).
  21. * - check_var(), mode change, etc.
  22. * - PM untested.
  23. * - Accelerated interfaces.
  24. * - Probably not SMP safe :)
  25. *
  26. * This file is subject to the terms and conditions of the GNU General Public
  27. * License. See the file COPYING in the main directory of this archive for
  28. * more details.
  29. */
  30. #include <linux/config.h>
  31. #include <linux/module.h>
  32. #include <linux/device.h>
  33. #include <linux/delay.h>
  34. #include <linux/types.h>
  35. #include <linux/errno.h>
  36. #include <linux/mm.h>
  37. #include <linux/mman.h>
  38. #include <linux/fb.h>
  39. #include <asm/io.h>
  40. #include <video/s1d13xxxfb.h>
  41. #define PFX "s1d13xxxfb: "
  42. #if 0
  43. #define dbg(fmt, args...) do { printk(KERN_INFO fmt, ## args); } while(0)
  44. #else
  45. #define dbg(fmt, args...) do { } while (0)
  46. #endif
  47. /*
  48. * Here we define the default struct fb_fix_screeninfo
  49. */
  50. static struct fb_fix_screeninfo __devinitdata s1d13xxxfb_fix = {
  51. .id = S1D_FBID,
  52. .type = FB_TYPE_PACKED_PIXELS,
  53. .visual = FB_VISUAL_PSEUDOCOLOR,
  54. .xpanstep = 0,
  55. .ypanstep = 1,
  56. .ywrapstep = 0,
  57. .accel = FB_ACCEL_NONE,
  58. };
  59. static inline u8
  60. s1d13xxxfb_readreg(struct s1d13xxxfb_par *par, u16 regno)
  61. {
  62. return readb(par->regs + regno);
  63. }
  64. static inline void
  65. s1d13xxxfb_writereg(struct s1d13xxxfb_par *par, u16 regno, u8 value)
  66. {
  67. writeb(value, par->regs + regno);
  68. }
  69. static inline void
  70. s1d13xxxfb_runinit(struct s1d13xxxfb_par *par,
  71. const struct s1d13xxxfb_regval *initregs,
  72. const unsigned int size)
  73. {
  74. int i;
  75. for (i = 0; i < size; i++) {
  76. if ((initregs[i].addr == S1DREG_DELAYOFF) ||
  77. (initregs[i].addr == S1DREG_DELAYON))
  78. mdelay((int)initregs[i].value);
  79. else {
  80. s1d13xxxfb_writereg(par, initregs[i].addr, initregs[i].value);
  81. }
  82. }
  83. /* make sure the hardware can cope with us */
  84. mdelay(1);
  85. }
  86. static inline void
  87. lcd_enable(struct s1d13xxxfb_par *par, int enable)
  88. {
  89. u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  90. if (enable)
  91. mode |= 0x01;
  92. else
  93. mode &= ~0x01;
  94. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
  95. }
  96. static inline void
  97. crt_enable(struct s1d13xxxfb_par *par, int enable)
  98. {
  99. u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  100. if (enable)
  101. mode |= 0x02;
  102. else
  103. mode &= ~0x02;
  104. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
  105. }
  106. /* framebuffer control routines */
  107. static inline void
  108. s1d13xxxfb_setup_pseudocolour(struct fb_info *info)
  109. {
  110. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  111. info->var.red.length = 4;
  112. info->var.green.length = 4;
  113. info->var.blue.length = 4;
  114. }
  115. static inline void
  116. s1d13xxxfb_setup_truecolour(struct fb_info *info)
  117. {
  118. info->fix.visual = FB_VISUAL_TRUECOLOR;
  119. info->var.bits_per_pixel = 16;
  120. info->var.red.length = 5;
  121. info->var.red.offset = 11;
  122. info->var.green.length = 6;
  123. info->var.green.offset = 5;
  124. info->var.blue.length = 5;
  125. info->var.blue.offset = 0;
  126. }
  127. /**
  128. * s1d13xxxfb_set_par - Alters the hardware state.
  129. * @info: frame buffer structure
  130. *
  131. * Using the fb_var_screeninfo in fb_info we set the depth of the
  132. * framebuffer. This function alters the par AND the
  133. * fb_fix_screeninfo stored in fb_info. It doesn't not alter var in
  134. * fb_info since we are using that data. This means we depend on the
  135. * data in var inside fb_info to be supported by the hardware.
  136. * xxxfb_check_var is always called before xxxfb_set_par to ensure this.
  137. *
  138. * XXX TODO: write proper s1d13xxxfb_check_var(), without which that
  139. * function is quite useless.
  140. */
  141. static int
  142. s1d13xxxfb_set_par(struct fb_info *info)
  143. {
  144. struct s1d13xxxfb_par *s1dfb = info->par;
  145. unsigned int val;
  146. dbg("s1d13xxxfb_set_par: bpp=%d\n", info->var.bits_per_pixel);
  147. if ((s1dfb->display & 0x01)) /* LCD */
  148. val = s1d13xxxfb_readreg(s1dfb, S1DREG_LCD_DISP_MODE); /* read colour control */
  149. else /* CRT */
  150. val = s1d13xxxfb_readreg(s1dfb, S1DREG_CRT_DISP_MODE); /* read colour control */
  151. val &= ~0x07;
  152. switch (info->var.bits_per_pixel) {
  153. case 4:
  154. dbg("pseudo colour 4\n");
  155. s1d13xxxfb_setup_pseudocolour(info);
  156. val |= 2;
  157. break;
  158. case 8:
  159. dbg("pseudo colour 8\n");
  160. s1d13xxxfb_setup_pseudocolour(info);
  161. val |= 3;
  162. break;
  163. case 16:
  164. dbg("true colour\n");
  165. s1d13xxxfb_setup_truecolour(info);
  166. val |= 5;
  167. break;
  168. default:
  169. dbg("bpp not supported!\n");
  170. return -EINVAL;
  171. }
  172. dbg("writing %02x to display mode register\n", val);
  173. if ((s1dfb->display & 0x01)) /* LCD */
  174. s1d13xxxfb_writereg(s1dfb, S1DREG_LCD_DISP_MODE, val);
  175. else /* CRT */
  176. s1d13xxxfb_writereg(s1dfb, S1DREG_CRT_DISP_MODE, val);
  177. info->fix.line_length = info->var.xres * info->var.bits_per_pixel;
  178. info->fix.line_length /= 8;
  179. dbg("setting line_length to %d\n", info->fix.line_length);
  180. dbg("done setup\n");
  181. return 0;
  182. }
  183. /**
  184. * s1d13xxxfb_setcolreg - sets a color register.
  185. * @regno: Which register in the CLUT we are programming
  186. * @red: The red value which can be up to 16 bits wide
  187. * @green: The green value which can be up to 16 bits wide
  188. * @blue: The blue value which can be up to 16 bits wide.
  189. * @transp: If supported the alpha value which can be up to 16 bits wide.
  190. * @info: frame buffer info structure
  191. *
  192. * Returns negative errno on error, or zero on success.
  193. */
  194. static int
  195. s1d13xxxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  196. u_int transp, struct fb_info *info)
  197. {
  198. struct s1d13xxxfb_par *s1dfb = info->par;
  199. unsigned int pseudo_val;
  200. if (regno >= S1D_PALETTE_SIZE)
  201. return -EINVAL;
  202. dbg("s1d13xxxfb_setcolreg: %d: rgb=%d,%d,%d, tr=%d\n",
  203. regno, red, green, blue, transp);
  204. if (info->var.grayscale)
  205. red = green = blue = (19595*red + 38470*green + 7471*blue) >> 16;
  206. switch (info->fix.visual) {
  207. case FB_VISUAL_TRUECOLOR:
  208. if (regno >= 16)
  209. return -EINVAL;
  210. /* deal with creating pseudo-palette entries */
  211. pseudo_val = (red >> 11) << info->var.red.offset;
  212. pseudo_val |= (green >> 10) << info->var.green.offset;
  213. pseudo_val |= (blue >> 11) << info->var.blue.offset;
  214. dbg("s1d13xxxfb_setcolreg: pseudo %d, val %08x\n",
  215. regno, pseudo_val);
  216. ((u32 *)info->pseudo_palette)[regno] = pseudo_val;
  217. break;
  218. case FB_VISUAL_PSEUDOCOLOR:
  219. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_ADDR, regno);
  220. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, red);
  221. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, green);
  222. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, blue);
  223. break;
  224. default:
  225. return -ENOSYS;
  226. }
  227. dbg("s1d13xxxfb_setcolreg: done\n");
  228. return 0;
  229. }
  230. /**
  231. * s1d13xxxfb_blank - blanks the display.
  232. * @blank_mode: the blank mode we want.
  233. * @info: frame buffer structure that represents a single frame buffer
  234. *
  235. * Blank the screen if blank_mode != 0, else unblank. Return 0 if
  236. * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
  237. * video mode which doesn't support it. Implements VESA suspend
  238. * and powerdown modes on hardware that supports disabling hsync/vsync:
  239. * blank_mode == 2: suspend vsync
  240. * blank_mode == 3: suspend hsync
  241. * blank_mode == 4: powerdown
  242. *
  243. * Returns negative errno on error, or zero on success.
  244. */
  245. static int
  246. s1d13xxxfb_blank(int blank_mode, struct fb_info *info)
  247. {
  248. struct s1d13xxxfb_par *par = info->par;
  249. dbg("s1d13xxxfb_blank: blank=%d, info=%p\n", blank_mode, info);
  250. switch (blank_mode) {
  251. case FB_BLANK_UNBLANK:
  252. case FB_BLANK_NORMAL:
  253. if ((par->display & 0x01) != 0)
  254. lcd_enable(par, 1);
  255. if ((par->display & 0x02) != 0)
  256. crt_enable(par, 1);
  257. break;
  258. case FB_BLANK_VSYNC_SUSPEND:
  259. case FB_BLANK_HSYNC_SUSPEND:
  260. break;
  261. case FB_BLANK_POWERDOWN:
  262. lcd_enable(par, 0);
  263. crt_enable(par, 0);
  264. break;
  265. default:
  266. return -EINVAL;
  267. }
  268. /* let fbcon do a soft blank for us */
  269. return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
  270. }
  271. /**
  272. * s1d13xxxfb_pan_display - Pans the display.
  273. * @var: frame buffer variable screen structure
  274. * @info: frame buffer structure that represents a single frame buffer
  275. *
  276. * Pan (or wrap, depending on the `vmode' field) the display using the
  277. * `yoffset' field of the `var' structure (`xoffset' not yet supported).
  278. * If the values don't fit, return -EINVAL.
  279. *
  280. * Returns negative errno on error, or zero on success.
  281. */
  282. static int
  283. s1d13xxxfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  284. {
  285. struct s1d13xxxfb_par *par = info->par;
  286. u32 start;
  287. if (var->xoffset != 0) /* not yet ... */
  288. return -EINVAL;
  289. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  290. return -EINVAL;
  291. start = (info->fix.line_length >> 1) * var->yoffset;
  292. if ((par->display & 0x01)) {
  293. /* LCD */
  294. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START0, (start & 0xff));
  295. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START1, ((start >> 8) & 0xff));
  296. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START2, ((start >> 16) & 0x0f));
  297. } else {
  298. /* CRT */
  299. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START0, (start & 0xff));
  300. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START1, ((start >> 8) & 0xff));
  301. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START2, ((start >> 16) & 0x0f));
  302. }
  303. return 0;
  304. }
  305. /* framebuffer information structures */
  306. static struct fb_ops s1d13xxxfb_fbops = {
  307. .owner = THIS_MODULE,
  308. .fb_set_par = s1d13xxxfb_set_par,
  309. .fb_setcolreg = s1d13xxxfb_setcolreg,
  310. .fb_blank = s1d13xxxfb_blank,
  311. .fb_pan_display = s1d13xxxfb_pan_display,
  312. /* to be replaced by any acceleration we can */
  313. .fb_fillrect = cfb_fillrect,
  314. .fb_copyarea = cfb_copyarea,
  315. .fb_imageblit = cfb_imageblit,
  316. .fb_cursor = soft_cursor
  317. };
  318. static int s1d13xxxfb_width_tab[2][4] __devinitdata = {
  319. {4, 8, 16, -1},
  320. {9, 12, 18, -1},
  321. };
  322. /**
  323. * s1d13xxxfb_fetch_hw_state - Configure the framebuffer according to
  324. * hardware setup.
  325. * @info: frame buffer structure
  326. *
  327. * We setup the framebuffer structures according to the current
  328. * hardware setup. On some machines, the BIOS will have filled
  329. * the chip registers with such info, on others, these values will
  330. * have been written in some init procedure. In any case, the
  331. * software values needs to match the hardware ones. This is what
  332. * this function ensures.
  333. *
  334. * Note: some of the hardcoded values here might need some love to
  335. * work on various chips, and might need to no longer be hardcoded.
  336. */
  337. static void __devinit
  338. s1d13xxxfb_fetch_hw_state(struct fb_info *info)
  339. {
  340. struct fb_var_screeninfo *var = &info->var;
  341. struct fb_fix_screeninfo *fix = &info->fix;
  342. struct s1d13xxxfb_par *par = info->par;
  343. u8 panel, display;
  344. u16 offset;
  345. u32 xres, yres;
  346. u32 xres_virtual, yres_virtual;
  347. int bpp, lcd_bpp;
  348. int is_color, is_dual, is_tft;
  349. int lcd_enabled, crt_enabled;
  350. fix->type = FB_TYPE_PACKED_PIXELS;
  351. /* general info */
  352. par->display = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  353. crt_enabled = (par->display & 0x02) != 0;
  354. lcd_enabled = (par->display & 0x01) != 0;
  355. if (lcd_enabled && crt_enabled)
  356. printk(KERN_WARNING PFX "Warning: LCD and CRT detected, using LCD\n");
  357. if (lcd_enabled)
  358. display = s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_MODE);
  359. else /* CRT */
  360. display = s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_MODE);
  361. bpp = display & 0x07;
  362. switch (bpp) {
  363. case 2: /* 4 bpp */
  364. case 3: /* 8 bpp */
  365. var->bits_per_pixel = 8;
  366. var->red.offset = var->green.offset = var->blue.offset = 0;
  367. var->red.length = var->green.length = var->blue.length = 8;
  368. break;
  369. case 5: /* 16 bpp */
  370. s1d13xxxfb_setup_truecolour(info);
  371. break;
  372. default:
  373. dbg("bpp: %i\n", bpp);
  374. }
  375. fb_alloc_cmap(&info->cmap, 256, 0);
  376. /* LCD info */
  377. panel = s1d13xxxfb_readreg(par, S1DREG_PANEL_TYPE);
  378. is_color = (panel & 0x04) != 0;
  379. is_dual = (panel & 0x02) != 0;
  380. is_tft = (panel & 0x01) != 0;
  381. lcd_bpp = s1d13xxxfb_width_tab[is_tft][(panel >> 4) & 3];
  382. if (lcd_enabled) {
  383. xres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_HWIDTH) + 1) * 8;
  384. yres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT0) +
  385. ((s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT1) & 0x03) << 8) + 1);
  386. offset = (s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF0) +
  387. ((s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF1) & 0x7) << 8));
  388. } else { /* crt */
  389. xres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_HWIDTH) + 1) * 8;
  390. yres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT0) +
  391. ((s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT1) & 0x03) << 8) + 1);
  392. offset = (s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF0) +
  393. ((s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF1) & 0x7) << 8));
  394. }
  395. xres_virtual = offset * 16 / var->bits_per_pixel;
  396. yres_virtual = fix->smem_len / (offset * 2);
  397. var->xres = xres;
  398. var->yres = yres;
  399. var->xres_virtual = xres_virtual;
  400. var->yres_virtual = yres_virtual;
  401. var->xoffset = var->yoffset = 0;
  402. fix->line_length = offset * 2;
  403. var->grayscale = !is_color;
  404. var->activate = FB_ACTIVATE_NOW;
  405. dbg(PFX "bpp=%d, lcd_bpp=%d, "
  406. "crt_enabled=%d, lcd_enabled=%d\n",
  407. var->bits_per_pixel, lcd_bpp, crt_enabled, lcd_enabled);
  408. dbg(PFX "xres=%d, yres=%d, vxres=%d, vyres=%d "
  409. "is_color=%d, is_dual=%d, is_tft=%d\n",
  410. xres, yres, xres_virtual, yres_virtual, is_color, is_dual, is_tft);
  411. }
  412. static int
  413. s1d13xxxfb_remove(struct device *dev)
  414. {
  415. struct fb_info *info = dev_get_drvdata(dev);
  416. struct platform_device *pdev = to_platform_device(dev);
  417. struct s1d13xxxfb_par *par = NULL;
  418. if (info) {
  419. par = info->par;
  420. if (par && par->regs) {
  421. /* disable output & enable powersave */
  422. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, 0x00);
  423. s1d13xxxfb_writereg(par, S1DREG_PS_CNF, 0x11);
  424. iounmap(par->regs);
  425. }
  426. fb_dealloc_cmap(&info->cmap);
  427. if (info->screen_base)
  428. iounmap(info->screen_base);
  429. framebuffer_release(info);
  430. }
  431. release_mem_region(pdev->resource[0].start,
  432. pdev->resource[0].end - pdev->resource[0].start +1);
  433. release_mem_region(pdev->resource[1].start,
  434. pdev->resource[1].end - pdev->resource[1].start +1);
  435. return 0;
  436. }
  437. static int __devinit
  438. s1d13xxxfb_probe(struct device *dev)
  439. {
  440. struct platform_device *pdev = to_platform_device(dev);
  441. struct s1d13xxxfb_par *default_par;
  442. struct fb_info *info;
  443. struct s1d13xxxfb_pdata *pdata = NULL;
  444. int ret = 0;
  445. u8 revision;
  446. dbg("probe called: device is %p\n", dev);
  447. printk(KERN_INFO "Epson S1D13XXX FB Driver\n");
  448. /* enable platform-dependent hardware glue, if any */
  449. if (dev->platform_data)
  450. pdata = dev->platform_data;
  451. if (pdata && pdata->platform_init_video)
  452. pdata->platform_init_video();
  453. if (pdev->num_resources != 2) {
  454. dev_err(&pdev->dev, "invalid num_resources: %i\n",
  455. pdev->num_resources);
  456. ret = -ENODEV;
  457. goto bail;
  458. }
  459. /* resource[0] is VRAM, resource[1] is registers */
  460. if (pdev->resource[0].flags != IORESOURCE_MEM
  461. || pdev->resource[1].flags != IORESOURCE_MEM) {
  462. dev_err(&pdev->dev, "invalid resource type\n");
  463. ret = -ENODEV;
  464. goto bail;
  465. }
  466. if (!request_mem_region(pdev->resource[0].start,
  467. pdev->resource[0].end - pdev->resource[0].start +1, "s1d13xxxfb mem")) {
  468. dev_dbg(dev, "request_mem_region failed\n");
  469. ret = -EBUSY;
  470. goto bail;
  471. }
  472. if (!request_mem_region(pdev->resource[1].start,
  473. pdev->resource[1].end - pdev->resource[1].start +1, "s1d13xxxfb regs")) {
  474. dev_dbg(dev, "request_mem_region failed\n");
  475. ret = -EBUSY;
  476. goto bail;
  477. }
  478. info = framebuffer_alloc(sizeof(struct s1d13xxxfb_par) + sizeof(u32) * 256, &pdev->dev);
  479. if (!info) {
  480. ret = -ENOMEM;
  481. goto bail;
  482. }
  483. default_par = info->par;
  484. default_par->regs = ioremap_nocache(pdev->resource[1].start,
  485. pdev->resource[1].end - pdev->resource[1].start +1);
  486. if (!default_par->regs) {
  487. printk(KERN_ERR PFX "unable to map registers\n");
  488. ret = -ENOMEM;
  489. goto bail;
  490. }
  491. info->pseudo_palette = default_par->pseudo_palette;
  492. info->screen_base = ioremap_nocache(pdev->resource[0].start,
  493. pdev->resource[0].end - pdev->resource[0].start +1);
  494. if (!info->screen_base) {
  495. printk(KERN_ERR PFX "unable to map framebuffer\n");
  496. ret = -ENOMEM;
  497. goto bail;
  498. }
  499. revision = s1d13xxxfb_readreg(default_par, S1DREG_REV_CODE);
  500. if ((revision >> 2) != S1D_CHIP_REV) {
  501. printk(KERN_INFO PFX "chip not found: %i\n", (revision >> 2));
  502. ret = -ENODEV;
  503. goto bail;
  504. }
  505. info->fix = s1d13xxxfb_fix;
  506. info->fix.mmio_start = pdev->resource[1].start;
  507. info->fix.mmio_len = pdev->resource[1].end - pdev->resource[1].start +1;
  508. info->fix.smem_start = pdev->resource[0].start;
  509. info->fix.smem_len = pdev->resource[0].end - pdev->resource[0].start +1;
  510. printk(KERN_INFO PFX "regs mapped at 0x%p, fb %d KiB mapped at 0x%p\n",
  511. default_par->regs, info->fix.smem_len / 1024, info->screen_base);
  512. info->par = default_par;
  513. info->fbops = &s1d13xxxfb_fbops;
  514. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  515. /* perform "manual" chip initialization, if needed */
  516. if (pdata && pdata->initregs)
  517. s1d13xxxfb_runinit(info->par, pdata->initregs, pdata->initregssize);
  518. s1d13xxxfb_fetch_hw_state(info);
  519. if (register_framebuffer(info) < 0) {
  520. ret = -EINVAL;
  521. goto bail;
  522. }
  523. dev_set_drvdata(&pdev->dev, info);
  524. printk(KERN_INFO "fb%d: %s frame buffer device\n",
  525. info->node, info->fix.id);
  526. return 0;
  527. bail:
  528. s1d13xxxfb_remove(dev);
  529. return ret;
  530. }
  531. #ifdef CONFIG_PM
  532. static int s1d13xxxfb_suspend(struct device *dev, u32 state, u32 level)
  533. {
  534. struct fb_info *info = dev_get_drvdata(dev);
  535. struct s1d13xxxfb_par *s1dfb = info->par;
  536. struct s1d13xxxfb_pdata *pdata = NULL;
  537. /* disable display */
  538. lcd_enable(s1dfb, 0);
  539. crt_enable(s1dfb, 0);
  540. if (dev->platform_data)
  541. pdata = dev->platform_data;
  542. #if 0
  543. if (!s1dfb->disp_save)
  544. s1dfb->disp_save = kmalloc(info->fix.smem_len, GFP_KERNEL);
  545. if (!s1dfb->disp_save) {
  546. printk(KERN_ERR PFX "no memory to save screen");
  547. return -ENOMEM;
  548. }
  549. memcpy_fromio(s1dfb->disp_save, info->screen_base, info->fix.smem_len);
  550. #else
  551. s1dfb->disp_save = NULL;
  552. #endif
  553. if (!s1dfb->regs_save)
  554. s1dfb->regs_save = kmalloc(info->fix.mmio_len, GFP_KERNEL);
  555. if (!s1dfb->regs_save) {
  556. printk(KERN_ERR PFX "no memory to save registers");
  557. return -ENOMEM;
  558. }
  559. /* backup all registers */
  560. memcpy_fromio(s1dfb->regs_save, s1dfb->regs, info->fix.mmio_len);
  561. /* now activate power save mode */
  562. s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x11);
  563. if (pdata && pdata->platform_suspend_video)
  564. return pdata->platform_suspend_video();
  565. else
  566. return 0;
  567. }
  568. static int s1d13xxxfb_resume(struct device *dev, u32 level)
  569. {
  570. struct fb_info *info = dev_get_drvdata(dev);
  571. struct s1d13xxxfb_par *s1dfb = info->par;
  572. struct s1d13xxxfb_pdata *pdata = NULL;
  573. if (level != RESUME_ENABLE)
  574. return 0;
  575. /* awaken the chip */
  576. s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x10);
  577. /* do not let go until SDRAM "wakes up" */
  578. while ((s1d13xxxfb_readreg(s1dfb, S1DREG_PS_STATUS) & 0x01))
  579. udelay(10);
  580. if (dev->platform_data)
  581. pdata = dev->platform_data;
  582. if (s1dfb->regs_save) {
  583. /* will write RO regs, *should* get away with it :) */
  584. memcpy_toio(s1dfb->regs, s1dfb->regs_save, info->fix.mmio_len);
  585. kfree(s1dfb->regs_save);
  586. }
  587. if (s1dfb->disp_save) {
  588. memcpy_toio(info->screen_base, s1dfb->disp_save,
  589. info->fix.smem_len);
  590. kfree(s1dfb->disp_save); /* XXX kmalloc()'d when? */
  591. }
  592. if ((s1dfb->display & 0x01) != 0)
  593. lcd_enable(s1dfb, 1);
  594. if ((s1dfb->display & 0x02) != 0)
  595. crt_enable(s1dfb, 1);
  596. if (pdata && pdata->platform_resume_video)
  597. return pdata->platform_resume_video();
  598. else
  599. return 0;
  600. }
  601. #endif /* CONFIG_PM */
  602. static struct device_driver s1d13xxxfb_driver = {
  603. .name = S1D_DEVICENAME,
  604. .bus = &platform_bus_type,
  605. .probe = s1d13xxxfb_probe,
  606. .remove = s1d13xxxfb_remove,
  607. #ifdef CONFIG_PM
  608. .suspend = s1d13xxxfb_suspend,
  609. .resume = s1d13xxxfb_resume
  610. #endif
  611. };
  612. static int __init
  613. s1d13xxxfb_init(void)
  614. {
  615. if (fb_get_options("s1d13xxxfb", NULL))
  616. return -ENODEV;
  617. return driver_register(&s1d13xxxfb_driver);
  618. }
  619. static void __exit
  620. s1d13xxxfb_exit(void)
  621. {
  622. driver_unregister(&s1d13xxxfb_driver);
  623. }
  624. module_init(s1d13xxxfb_init);
  625. module_exit(s1d13xxxfb_exit);
  626. MODULE_LICENSE("GPL");
  627. MODULE_DESCRIPTION("Framebuffer driver for S1D13xxx devices");
  628. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Thibaut VARENE <varenet@parisc-linux.org>");