8250_pci.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * Definitions for PCI support.
  34. */
  35. #define FL_BASE_MASK 0x0007
  36. #define FL_BASE0 0x0000
  37. #define FL_BASE1 0x0001
  38. #define FL_BASE2 0x0002
  39. #define FL_BASE3 0x0003
  40. #define FL_BASE4 0x0004
  41. #define FL_GET_BASE(x) (x & FL_BASE_MASK)
  42. /* Use successive BARs (PCI base address registers),
  43. else use offset into some specified BAR */
  44. #define FL_BASE_BARS 0x0008
  45. /* do not assign an irq */
  46. #define FL_NOIRQ 0x0080
  47. /* Use the Base address register size to cap number of ports */
  48. #define FL_REGION_SZ_CAP 0x0100
  49. struct pci_board {
  50. unsigned int flags;
  51. unsigned int num_ports;
  52. unsigned int base_baud;
  53. unsigned int uart_offset;
  54. unsigned int reg_shift;
  55. unsigned int first_offset;
  56. };
  57. /*
  58. * init function returns:
  59. * > 0 - number of ports
  60. * = 0 - use board->num_ports
  61. * < 0 - error
  62. */
  63. struct pci_serial_quirk {
  64. u32 vendor;
  65. u32 device;
  66. u32 subvendor;
  67. u32 subdevice;
  68. int (*init)(struct pci_dev *dev);
  69. int (*setup)(struct pci_dev *dev, struct pci_board *board,
  70. struct uart_port *port, int idx);
  71. void (*exit)(struct pci_dev *dev);
  72. };
  73. #define PCI_NUM_BAR_RESOURCES 6
  74. struct serial_private {
  75. unsigned int nr;
  76. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  77. struct pci_serial_quirk *quirk;
  78. int line[0];
  79. };
  80. static void moan_device(const char *str, struct pci_dev *dev)
  81. {
  82. printk(KERN_WARNING "%s: %s\n"
  83. KERN_WARNING "Please send the output of lspci -vv, this\n"
  84. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  85. KERN_WARNING "manufacturer and name of serial board or\n"
  86. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  87. pci_name(dev), str, dev->vendor, dev->device,
  88. dev->subsystem_vendor, dev->subsystem_device);
  89. }
  90. static int
  91. setup_port(struct pci_dev *dev, struct uart_port *port,
  92. int bar, int offset, int regshift)
  93. {
  94. struct serial_private *priv = pci_get_drvdata(dev);
  95. unsigned long base, len;
  96. if (bar >= PCI_NUM_BAR_RESOURCES)
  97. return -EINVAL;
  98. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  99. base = pci_resource_start(dev, bar);
  100. len = pci_resource_len(dev, bar);
  101. if (!priv->remapped_bar[bar])
  102. priv->remapped_bar[bar] = ioremap(base, len);
  103. if (!priv->remapped_bar[bar])
  104. return -ENOMEM;
  105. port->iotype = UPIO_MEM;
  106. port->mapbase = base + offset;
  107. port->membase = priv->remapped_bar[bar] + offset;
  108. port->regshift = regshift;
  109. } else {
  110. base = pci_resource_start(dev, bar) + offset;
  111. port->iotype = UPIO_PORT;
  112. port->iobase = base;
  113. }
  114. return 0;
  115. }
  116. /*
  117. * AFAVLAB uses a different mixture of BARs and offsets
  118. * Not that ugly ;) -- HW
  119. */
  120. static int
  121. afavlab_setup(struct pci_dev *dev, struct pci_board *board,
  122. struct uart_port *port, int idx)
  123. {
  124. unsigned int bar, offset = board->first_offset;
  125. bar = FL_GET_BASE(board->flags);
  126. if (idx < 4)
  127. bar += idx;
  128. else {
  129. bar = 4;
  130. offset += (idx - 4) * board->uart_offset;
  131. }
  132. return setup_port(dev, port, bar, offset, board->reg_shift);
  133. }
  134. /*
  135. * HP's Remote Management Console. The Diva chip came in several
  136. * different versions. N-class, L2000 and A500 have two Diva chips, each
  137. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  138. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  139. * one Diva chip, but it has been expanded to 5 UARTs.
  140. */
  141. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  142. {
  143. int rc = 0;
  144. switch (dev->subsystem_device) {
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  146. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  147. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  148. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  149. rc = 3;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  152. rc = 2;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. rc = 4;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  158. rc = 1;
  159. break;
  160. }
  161. return rc;
  162. }
  163. /*
  164. * HP's Diva chip puts the 4th/5th serial port further out, and
  165. * some serial ports are supposed to be hidden on certain models.
  166. */
  167. static int
  168. pci_hp_diva_setup(struct pci_dev *dev, struct pci_board *board,
  169. struct uart_port *port, int idx)
  170. {
  171. unsigned int offset = board->first_offset;
  172. unsigned int bar = FL_GET_BASE(board->flags);
  173. switch (dev->subsystem_device) {
  174. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  175. if (idx == 3)
  176. idx++;
  177. break;
  178. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  179. if (idx > 0)
  180. idx++;
  181. if (idx > 2)
  182. idx++;
  183. break;
  184. }
  185. if (idx > 2)
  186. offset = 0x18;
  187. offset += idx * board->uart_offset;
  188. return setup_port(dev, port, bar, offset, board->reg_shift);
  189. }
  190. /*
  191. * Added for EKF Intel i960 serial boards
  192. */
  193. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  194. {
  195. unsigned long oldval;
  196. if (!(dev->subsystem_device & 0x1000))
  197. return -ENODEV;
  198. /* is firmware started? */
  199. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  200. if (oldval == 0x00001000L) { /* RESET value */
  201. printk(KERN_DEBUG "Local i960 firmware missing");
  202. return -ENODEV;
  203. }
  204. return 0;
  205. }
  206. /*
  207. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  208. * that the card interrupt be explicitly enabled or disabled. This
  209. * seems to be mainly needed on card using the PLX which also use I/O
  210. * mapped memory.
  211. */
  212. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  213. {
  214. u8 irq_config;
  215. void __iomem *p;
  216. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  217. moan_device("no memory in bar 0", dev);
  218. return 0;
  219. }
  220. irq_config = 0x41;
  221. if (dev->vendor == PCI_VENDOR_ID_PANACOM)
  222. irq_config = 0x43;
  223. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  224. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  225. /*
  226. * As the megawolf cards have the int pins active
  227. * high, and have 2 UART chips, both ints must be
  228. * enabled on the 9050. Also, the UARTS are set in
  229. * 16450 mode by default, so we have to enable the
  230. * 16C950 'enhanced' mode so that we can use the
  231. * deep FIFOs
  232. */
  233. irq_config = 0x5b;
  234. }
  235. /*
  236. * enable/disable interrupts
  237. */
  238. p = ioremap(pci_resource_start(dev, 0), 0x80);
  239. if (p == NULL)
  240. return -ENOMEM;
  241. writel(irq_config, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. return 0;
  248. }
  249. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  250. {
  251. u8 __iomem *p;
  252. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  253. return;
  254. /*
  255. * disable interrupts
  256. */
  257. p = ioremap(pci_resource_start(dev, 0), 0x80);
  258. if (p != NULL) {
  259. writel(0, p + 0x4c);
  260. /*
  261. * Read the register back to ensure that it took effect.
  262. */
  263. readl(p + 0x4c);
  264. iounmap(p);
  265. }
  266. }
  267. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  268. static int
  269. sbs_setup(struct pci_dev *dev, struct pci_board *board,
  270. struct uart_port *port, int idx)
  271. {
  272. unsigned int bar, offset = board->first_offset;
  273. bar = 0;
  274. if (idx < 4) {
  275. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  276. offset += idx * board->uart_offset;
  277. } else if (idx < 8) {
  278. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  279. offset += idx * board->uart_offset + 0xC00;
  280. } else /* we have only 8 ports on PMC-OCTALPRO */
  281. return 1;
  282. return setup_port(dev, port, bar, offset, board->reg_shift);
  283. }
  284. /*
  285. * This does initialization for PMC OCTALPRO cards:
  286. * maps the device memory, resets the UARTs (needed, bc
  287. * if the module is removed and inserted again, the card
  288. * is in the sleep mode) and enables global interrupt.
  289. */
  290. /* global control register offset for SBS PMC-OctalPro */
  291. #define OCT_REG_CR_OFF 0x500
  292. static int __devinit sbs_init(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p == NULL)
  297. return -ENOMEM;
  298. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  299. writeb(0x10,p + OCT_REG_CR_OFF);
  300. udelay(50);
  301. writeb(0x0,p + OCT_REG_CR_OFF);
  302. /* Set bit-2 (INTENABLE) of Control Register */
  303. writeb(0x4, p + OCT_REG_CR_OFF);
  304. iounmap(p);
  305. return 0;
  306. }
  307. /*
  308. * Disables the global interrupt of PMC-OctalPro
  309. */
  310. static void __devexit sbs_exit(struct pci_dev *dev)
  311. {
  312. u8 __iomem *p;
  313. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  314. if (p != NULL) {
  315. writeb(0, p + OCT_REG_CR_OFF);
  316. }
  317. iounmap(p);
  318. }
  319. /*
  320. * SIIG serial cards have an PCI interface chip which also controls
  321. * the UART clocking frequency. Each UART can be clocked independently
  322. * (except cards equiped with 4 UARTs) and initial clocking settings
  323. * are stored in the EEPROM chip. It can cause problems because this
  324. * version of serial driver doesn't support differently clocked UART's
  325. * on single PCI card. To prevent this, initialization functions set
  326. * high frequency clocking for all UART's on given card. It is safe (I
  327. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  328. * with other OSes (like M$ DOS).
  329. *
  330. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  331. *
  332. * There is two family of SIIG serial cards with different PCI
  333. * interface chip and different configuration methods:
  334. * - 10x cards have control registers in IO and/or memory space;
  335. * - 20x cards have control registers in standard PCI configuration space.
  336. *
  337. * Note: some SIIG cards are probed by the parport_serial object.
  338. */
  339. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  340. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  341. static int pci_siig10x_init(struct pci_dev *dev)
  342. {
  343. u16 data;
  344. void __iomem *p;
  345. switch (dev->device & 0xfff8) {
  346. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  347. data = 0xffdf;
  348. break;
  349. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  350. data = 0xf7ff;
  351. break;
  352. default: /* 1S1P, 4S */
  353. data = 0xfffb;
  354. break;
  355. }
  356. p = ioremap(pci_resource_start(dev, 0), 0x80);
  357. if (p == NULL)
  358. return -ENOMEM;
  359. writew(readw(p + 0x28) & data, p + 0x28);
  360. readw(p + 0x28);
  361. iounmap(p);
  362. return 0;
  363. }
  364. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  365. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  366. static int pci_siig20x_init(struct pci_dev *dev)
  367. {
  368. u8 data;
  369. /* Change clock frequency for the first UART. */
  370. pci_read_config_byte(dev, 0x6f, &data);
  371. pci_write_config_byte(dev, 0x6f, data & 0xef);
  372. /* If this card has 2 UART, we have to do the same with second UART. */
  373. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  374. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  375. pci_read_config_byte(dev, 0x73, &data);
  376. pci_write_config_byte(dev, 0x73, data & 0xef);
  377. }
  378. return 0;
  379. }
  380. int pci_siig10x_fn(struct pci_dev *dev, int enable)
  381. {
  382. int ret = 0;
  383. if (enable)
  384. ret = pci_siig10x_init(dev);
  385. return ret;
  386. }
  387. int pci_siig20x_fn(struct pci_dev *dev, int enable)
  388. {
  389. int ret = 0;
  390. if (enable)
  391. ret = pci_siig20x_init(dev);
  392. return ret;
  393. }
  394. EXPORT_SYMBOL(pci_siig10x_fn);
  395. EXPORT_SYMBOL(pci_siig20x_fn);
  396. /*
  397. * Timedia has an explosion of boards, and to avoid the PCI table from
  398. * growing *huge*, we use this function to collapse some 70 entries
  399. * in the PCI table into one, for sanity's and compactness's sake.
  400. */
  401. static unsigned short timedia_single_port[] = {
  402. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  403. };
  404. static unsigned short timedia_dual_port[] = {
  405. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  406. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  407. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  408. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  409. 0xD079, 0
  410. };
  411. static unsigned short timedia_quad_port[] = {
  412. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  413. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  414. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  415. 0xB157, 0
  416. };
  417. static unsigned short timedia_eight_port[] = {
  418. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  419. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  420. };
  421. static struct timedia_struct {
  422. int num;
  423. unsigned short *ids;
  424. } timedia_data[] = {
  425. { 1, timedia_single_port },
  426. { 2, timedia_dual_port },
  427. { 4, timedia_quad_port },
  428. { 8, timedia_eight_port },
  429. { 0, NULL }
  430. };
  431. static int __devinit pci_timedia_init(struct pci_dev *dev)
  432. {
  433. unsigned short *ids;
  434. int i, j;
  435. for (i = 0; timedia_data[i].num; i++) {
  436. ids = timedia_data[i].ids;
  437. for (j = 0; ids[j]; j++)
  438. if (dev->subsystem_device == ids[j])
  439. return timedia_data[i].num;
  440. }
  441. return 0;
  442. }
  443. /*
  444. * Timedia/SUNIX uses a mixture of BARs and offsets
  445. * Ugh, this is ugly as all hell --- TYT
  446. */
  447. static int
  448. pci_timedia_setup(struct pci_dev *dev, struct pci_board *board,
  449. struct uart_port *port, int idx)
  450. {
  451. unsigned int bar = 0, offset = board->first_offset;
  452. switch (idx) {
  453. case 0:
  454. bar = 0;
  455. break;
  456. case 1:
  457. offset = board->uart_offset;
  458. bar = 0;
  459. break;
  460. case 2:
  461. bar = 1;
  462. break;
  463. case 3:
  464. offset = board->uart_offset;
  465. bar = 1;
  466. case 4: /* BAR 2 */
  467. case 5: /* BAR 3 */
  468. case 6: /* BAR 4 */
  469. case 7: /* BAR 5 */
  470. bar = idx - 2;
  471. }
  472. return setup_port(dev, port, bar, offset, board->reg_shift);
  473. }
  474. /*
  475. * Some Titan cards are also a little weird
  476. */
  477. static int
  478. titan_400l_800l_setup(struct pci_dev *dev, struct pci_board *board,
  479. struct uart_port *port, int idx)
  480. {
  481. unsigned int bar, offset = board->first_offset;
  482. switch (idx) {
  483. case 0:
  484. bar = 1;
  485. break;
  486. case 1:
  487. bar = 2;
  488. break;
  489. default:
  490. bar = 4;
  491. offset = (idx - 2) * board->uart_offset;
  492. }
  493. return setup_port(dev, port, bar, offset, board->reg_shift);
  494. }
  495. static int __devinit pci_xircom_init(struct pci_dev *dev)
  496. {
  497. msleep(100);
  498. return 0;
  499. }
  500. static int __devinit pci_netmos_init(struct pci_dev *dev)
  501. {
  502. /* subdevice 0x00PS means <P> parallel, <S> serial */
  503. unsigned int num_serial = dev->subsystem_device & 0xf;
  504. if (num_serial == 0)
  505. return -ENODEV;
  506. return num_serial;
  507. }
  508. static int
  509. pci_default_setup(struct pci_dev *dev, struct pci_board *board,
  510. struct uart_port *port, int idx)
  511. {
  512. unsigned int bar, offset = board->first_offset, maxnr;
  513. bar = FL_GET_BASE(board->flags);
  514. if (board->flags & FL_BASE_BARS)
  515. bar += idx;
  516. else
  517. offset += idx * board->uart_offset;
  518. maxnr = (pci_resource_len(dev, bar) - board->first_offset) /
  519. (8 << board->reg_shift);
  520. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  521. return 1;
  522. return setup_port(dev, port, bar, offset, board->reg_shift);
  523. }
  524. /* This should be in linux/pci_ids.h */
  525. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  526. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  527. #define PCI_DEVICE_ID_OCTPRO 0x0001
  528. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  529. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  530. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  531. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  532. /*
  533. * Master list of serial port init/setup/exit quirks.
  534. * This does not describe the general nature of the port.
  535. * (ie, baud base, number and location of ports, etc)
  536. *
  537. * This list is ordered alphabetically by vendor then device.
  538. * Specific entries must come before more generic entries.
  539. */
  540. static struct pci_serial_quirk pci_serial_quirks[] = {
  541. /*
  542. * AFAVLAB cards.
  543. * It is not clear whether this applies to all products.
  544. */
  545. {
  546. .vendor = PCI_VENDOR_ID_AFAVLAB,
  547. .device = PCI_ANY_ID,
  548. .subvendor = PCI_ANY_ID,
  549. .subdevice = PCI_ANY_ID,
  550. .setup = afavlab_setup,
  551. },
  552. /*
  553. * HP Diva
  554. */
  555. {
  556. .vendor = PCI_VENDOR_ID_HP,
  557. .device = PCI_DEVICE_ID_HP_DIVA,
  558. .subvendor = PCI_ANY_ID,
  559. .subdevice = PCI_ANY_ID,
  560. .init = pci_hp_diva_init,
  561. .setup = pci_hp_diva_setup,
  562. },
  563. /*
  564. * Intel
  565. */
  566. {
  567. .vendor = PCI_VENDOR_ID_INTEL,
  568. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  569. .subvendor = 0xe4bf,
  570. .subdevice = PCI_ANY_ID,
  571. .init = pci_inteli960ni_init,
  572. .setup = pci_default_setup,
  573. },
  574. /*
  575. * Panacom
  576. */
  577. {
  578. .vendor = PCI_VENDOR_ID_PANACOM,
  579. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  580. .subvendor = PCI_ANY_ID,
  581. .subdevice = PCI_ANY_ID,
  582. .init = pci_plx9050_init,
  583. .setup = pci_default_setup,
  584. .exit = __devexit_p(pci_plx9050_exit),
  585. },
  586. {
  587. .vendor = PCI_VENDOR_ID_PANACOM,
  588. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  589. .subvendor = PCI_ANY_ID,
  590. .subdevice = PCI_ANY_ID,
  591. .init = pci_plx9050_init,
  592. .setup = pci_default_setup,
  593. .exit = __devexit_p(pci_plx9050_exit),
  594. },
  595. /*
  596. * PLX
  597. */
  598. {
  599. .vendor = PCI_VENDOR_ID_PLX,
  600. .device = PCI_DEVICE_ID_PLX_9050,
  601. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  602. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  603. .init = pci_plx9050_init,
  604. .setup = pci_default_setup,
  605. .exit = __devexit_p(pci_plx9050_exit),
  606. },
  607. {
  608. .vendor = PCI_VENDOR_ID_PLX,
  609. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  610. .subvendor = PCI_VENDOR_ID_PLX,
  611. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  612. .init = pci_plx9050_init,
  613. .setup = pci_default_setup,
  614. .exit = __devexit_p(pci_plx9050_exit),
  615. },
  616. /*
  617. * SBS Technologies, Inc., PMC-OCTALPRO 232
  618. */
  619. {
  620. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  621. .device = PCI_DEVICE_ID_OCTPRO,
  622. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  623. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  624. .init = sbs_init,
  625. .setup = sbs_setup,
  626. .exit = __devexit_p(sbs_exit),
  627. },
  628. /*
  629. * SBS Technologies, Inc., PMC-OCTALPRO 422
  630. */
  631. {
  632. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  633. .device = PCI_DEVICE_ID_OCTPRO,
  634. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  635. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  636. .init = sbs_init,
  637. .setup = sbs_setup,
  638. .exit = __devexit_p(sbs_exit),
  639. },
  640. /*
  641. * SBS Technologies, Inc., P-Octal 232
  642. */
  643. {
  644. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  645. .device = PCI_DEVICE_ID_OCTPRO,
  646. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  647. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  648. .init = sbs_init,
  649. .setup = sbs_setup,
  650. .exit = __devexit_p(sbs_exit),
  651. },
  652. /*
  653. * SBS Technologies, Inc., P-Octal 422
  654. */
  655. {
  656. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  657. .device = PCI_DEVICE_ID_OCTPRO,
  658. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  659. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  660. .init = sbs_init,
  661. .setup = sbs_setup,
  662. .exit = __devexit_p(sbs_exit),
  663. },
  664. /*
  665. * SIIG cards.
  666. * It is not clear whether these could be collapsed.
  667. */
  668. {
  669. .vendor = PCI_VENDOR_ID_SIIG,
  670. .device = PCI_DEVICE_ID_SIIG_1S_10x_550,
  671. .subvendor = PCI_ANY_ID,
  672. .subdevice = PCI_ANY_ID,
  673. .init = pci_siig10x_init,
  674. .setup = pci_default_setup,
  675. },
  676. {
  677. .vendor = PCI_VENDOR_ID_SIIG,
  678. .device = PCI_DEVICE_ID_SIIG_1S_10x_650,
  679. .subvendor = PCI_ANY_ID,
  680. .subdevice = PCI_ANY_ID,
  681. .init = pci_siig10x_init,
  682. .setup = pci_default_setup,
  683. },
  684. {
  685. .vendor = PCI_VENDOR_ID_SIIG,
  686. .device = PCI_DEVICE_ID_SIIG_1S_10x_850,
  687. .subvendor = PCI_ANY_ID,
  688. .subdevice = PCI_ANY_ID,
  689. .init = pci_siig10x_init,
  690. .setup = pci_default_setup,
  691. },
  692. {
  693. .vendor = PCI_VENDOR_ID_SIIG,
  694. .device = PCI_DEVICE_ID_SIIG_2S_10x_550,
  695. .subvendor = PCI_ANY_ID,
  696. .subdevice = PCI_ANY_ID,
  697. .init = pci_siig10x_init,
  698. .setup = pci_default_setup,
  699. },
  700. {
  701. .vendor = PCI_VENDOR_ID_SIIG,
  702. .device = PCI_DEVICE_ID_SIIG_2S_10x_650,
  703. .subvendor = PCI_ANY_ID,
  704. .subdevice = PCI_ANY_ID,
  705. .init = pci_siig10x_init,
  706. .setup = pci_default_setup,
  707. },
  708. {
  709. .vendor = PCI_VENDOR_ID_SIIG,
  710. .device = PCI_DEVICE_ID_SIIG_2S_10x_850,
  711. .subvendor = PCI_ANY_ID,
  712. .subdevice = PCI_ANY_ID,
  713. .init = pci_siig10x_init,
  714. .setup = pci_default_setup,
  715. },
  716. {
  717. .vendor = PCI_VENDOR_ID_SIIG,
  718. .device = PCI_DEVICE_ID_SIIG_4S_10x_550,
  719. .subvendor = PCI_ANY_ID,
  720. .subdevice = PCI_ANY_ID,
  721. .init = pci_siig10x_init,
  722. .setup = pci_default_setup,
  723. },
  724. {
  725. .vendor = PCI_VENDOR_ID_SIIG,
  726. .device = PCI_DEVICE_ID_SIIG_4S_10x_650,
  727. .subvendor = PCI_ANY_ID,
  728. .subdevice = PCI_ANY_ID,
  729. .init = pci_siig10x_init,
  730. .setup = pci_default_setup,
  731. },
  732. {
  733. .vendor = PCI_VENDOR_ID_SIIG,
  734. .device = PCI_DEVICE_ID_SIIG_4S_10x_850,
  735. .subvendor = PCI_ANY_ID,
  736. .subdevice = PCI_ANY_ID,
  737. .init = pci_siig10x_init,
  738. .setup = pci_default_setup,
  739. },
  740. {
  741. .vendor = PCI_VENDOR_ID_SIIG,
  742. .device = PCI_DEVICE_ID_SIIG_1S_20x_550,
  743. .subvendor = PCI_ANY_ID,
  744. .subdevice = PCI_ANY_ID,
  745. .init = pci_siig20x_init,
  746. .setup = pci_default_setup,
  747. },
  748. {
  749. .vendor = PCI_VENDOR_ID_SIIG,
  750. .device = PCI_DEVICE_ID_SIIG_1S_20x_650,
  751. .subvendor = PCI_ANY_ID,
  752. .subdevice = PCI_ANY_ID,
  753. .init = pci_siig20x_init,
  754. .setup = pci_default_setup,
  755. },
  756. {
  757. .vendor = PCI_VENDOR_ID_SIIG,
  758. .device = PCI_DEVICE_ID_SIIG_1S_20x_850,
  759. .subvendor = PCI_ANY_ID,
  760. .subdevice = PCI_ANY_ID,
  761. .init = pci_siig20x_init,
  762. .setup = pci_default_setup,
  763. },
  764. {
  765. .vendor = PCI_VENDOR_ID_SIIG,
  766. .device = PCI_DEVICE_ID_SIIG_2S_20x_550,
  767. .subvendor = PCI_ANY_ID,
  768. .subdevice = PCI_ANY_ID,
  769. .init = pci_siig20x_init,
  770. .setup = pci_default_setup,
  771. },
  772. { .vendor = PCI_VENDOR_ID_SIIG,
  773. .device = PCI_DEVICE_ID_SIIG_2S_20x_650,
  774. .subvendor = PCI_ANY_ID,
  775. .subdevice = PCI_ANY_ID,
  776. .init = pci_siig20x_init,
  777. .setup = pci_default_setup,
  778. },
  779. {
  780. .vendor = PCI_VENDOR_ID_SIIG,
  781. .device = PCI_DEVICE_ID_SIIG_2S_20x_850,
  782. .subvendor = PCI_ANY_ID,
  783. .subdevice = PCI_ANY_ID,
  784. .init = pci_siig20x_init,
  785. .setup = pci_default_setup,
  786. },
  787. {
  788. .vendor = PCI_VENDOR_ID_SIIG,
  789. .device = PCI_DEVICE_ID_SIIG_4S_20x_550,
  790. .subvendor = PCI_ANY_ID,
  791. .subdevice = PCI_ANY_ID,
  792. .init = pci_siig20x_init,
  793. .setup = pci_default_setup,
  794. },
  795. {
  796. .vendor = PCI_VENDOR_ID_SIIG,
  797. .device = PCI_DEVICE_ID_SIIG_4S_20x_650,
  798. .subvendor = PCI_ANY_ID,
  799. .subdevice = PCI_ANY_ID,
  800. .init = pci_siig20x_init,
  801. .setup = pci_default_setup,
  802. },
  803. {
  804. .vendor = PCI_VENDOR_ID_SIIG,
  805. .device = PCI_DEVICE_ID_SIIG_4S_20x_850,
  806. .subvendor = PCI_ANY_ID,
  807. .subdevice = PCI_ANY_ID,
  808. .init = pci_siig20x_init,
  809. .setup = pci_default_setup,
  810. },
  811. /*
  812. * Titan cards
  813. */
  814. {
  815. .vendor = PCI_VENDOR_ID_TITAN,
  816. .device = PCI_DEVICE_ID_TITAN_400L,
  817. .subvendor = PCI_ANY_ID,
  818. .subdevice = PCI_ANY_ID,
  819. .setup = titan_400l_800l_setup,
  820. },
  821. {
  822. .vendor = PCI_VENDOR_ID_TITAN,
  823. .device = PCI_DEVICE_ID_TITAN_800L,
  824. .subvendor = PCI_ANY_ID,
  825. .subdevice = PCI_ANY_ID,
  826. .setup = titan_400l_800l_setup,
  827. },
  828. /*
  829. * Timedia cards
  830. */
  831. {
  832. .vendor = PCI_VENDOR_ID_TIMEDIA,
  833. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  834. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  835. .subdevice = PCI_ANY_ID,
  836. .init = pci_timedia_init,
  837. .setup = pci_timedia_setup,
  838. },
  839. {
  840. .vendor = PCI_VENDOR_ID_TIMEDIA,
  841. .device = PCI_ANY_ID,
  842. .subvendor = PCI_ANY_ID,
  843. .subdevice = PCI_ANY_ID,
  844. .setup = pci_timedia_setup,
  845. },
  846. /*
  847. * Xircom cards
  848. */
  849. {
  850. .vendor = PCI_VENDOR_ID_XIRCOM,
  851. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  852. .subvendor = PCI_ANY_ID,
  853. .subdevice = PCI_ANY_ID,
  854. .init = pci_xircom_init,
  855. .setup = pci_default_setup,
  856. },
  857. /*
  858. * Netmos cards
  859. */
  860. {
  861. .vendor = PCI_VENDOR_ID_NETMOS,
  862. .device = PCI_ANY_ID,
  863. .subvendor = PCI_ANY_ID,
  864. .subdevice = PCI_ANY_ID,
  865. .init = pci_netmos_init,
  866. .setup = pci_default_setup,
  867. },
  868. /*
  869. * Default "match everything" terminator entry
  870. */
  871. {
  872. .vendor = PCI_ANY_ID,
  873. .device = PCI_ANY_ID,
  874. .subvendor = PCI_ANY_ID,
  875. .subdevice = PCI_ANY_ID,
  876. .setup = pci_default_setup,
  877. }
  878. };
  879. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  880. {
  881. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  882. }
  883. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  884. {
  885. struct pci_serial_quirk *quirk;
  886. for (quirk = pci_serial_quirks; ; quirk++)
  887. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  888. quirk_id_matches(quirk->device, dev->device) &&
  889. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  890. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  891. break;
  892. return quirk;
  893. }
  894. static _INLINE_ int
  895. get_pci_irq(struct pci_dev *dev, struct pci_board *board, int idx)
  896. {
  897. if (board->flags & FL_NOIRQ)
  898. return 0;
  899. else
  900. return dev->irq;
  901. }
  902. /*
  903. * This is the configuration table for all of the PCI serial boards
  904. * which we support. It is directly indexed by the pci_board_num_t enum
  905. * value, which is encoded in the pci_device_id PCI probe table's
  906. * driver_data member.
  907. *
  908. * The makeup of these names are:
  909. * pbn_bn{_bt}_n_baud
  910. *
  911. * bn = PCI BAR number
  912. * bt = Index using PCI BARs
  913. * n = number of serial ports
  914. * baud = baud rate
  915. *
  916. * This table is sorted by (in order): baud, bt, bn, n.
  917. *
  918. * Please note: in theory if n = 1, _bt infix should make no difference.
  919. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  920. */
  921. enum pci_board_num_t {
  922. pbn_default = 0,
  923. pbn_b0_1_115200,
  924. pbn_b0_2_115200,
  925. pbn_b0_4_115200,
  926. pbn_b0_5_115200,
  927. pbn_b0_1_921600,
  928. pbn_b0_2_921600,
  929. pbn_b0_4_921600,
  930. pbn_b0_bt_1_115200,
  931. pbn_b0_bt_2_115200,
  932. pbn_b0_bt_8_115200,
  933. pbn_b0_bt_1_460800,
  934. pbn_b0_bt_2_460800,
  935. pbn_b0_bt_4_460800,
  936. pbn_b0_bt_1_921600,
  937. pbn_b0_bt_2_921600,
  938. pbn_b0_bt_4_921600,
  939. pbn_b0_bt_8_921600,
  940. pbn_b1_1_115200,
  941. pbn_b1_2_115200,
  942. pbn_b1_4_115200,
  943. pbn_b1_8_115200,
  944. pbn_b1_1_921600,
  945. pbn_b1_2_921600,
  946. pbn_b1_4_921600,
  947. pbn_b1_8_921600,
  948. pbn_b1_bt_2_921600,
  949. pbn_b1_1_1382400,
  950. pbn_b1_2_1382400,
  951. pbn_b1_4_1382400,
  952. pbn_b1_8_1382400,
  953. pbn_b2_1_115200,
  954. pbn_b2_8_115200,
  955. pbn_b2_1_460800,
  956. pbn_b2_4_460800,
  957. pbn_b2_8_460800,
  958. pbn_b2_16_460800,
  959. pbn_b2_1_921600,
  960. pbn_b2_4_921600,
  961. pbn_b2_8_921600,
  962. pbn_b2_bt_1_115200,
  963. pbn_b2_bt_2_115200,
  964. pbn_b2_bt_4_115200,
  965. pbn_b2_bt_2_921600,
  966. pbn_b2_bt_4_921600,
  967. pbn_b3_4_115200,
  968. pbn_b3_8_115200,
  969. /*
  970. * Board-specific versions.
  971. */
  972. pbn_panacom,
  973. pbn_panacom2,
  974. pbn_panacom4,
  975. pbn_plx_romulus,
  976. pbn_oxsemi,
  977. pbn_intel_i960,
  978. pbn_sgi_ioc3,
  979. pbn_nec_nile4,
  980. pbn_computone_4,
  981. pbn_computone_6,
  982. pbn_computone_8,
  983. pbn_sbsxrsio,
  984. pbn_exar_XR17C152,
  985. pbn_exar_XR17C154,
  986. pbn_exar_XR17C158,
  987. };
  988. /*
  989. * uart_offset - the space between channels
  990. * reg_shift - describes how the UART registers are mapped
  991. * to PCI memory by the card.
  992. * For example IER register on SBS, Inc. PMC-OctPro is located at
  993. * offset 0x10 from the UART base, while UART_IER is defined as 1
  994. * in include/linux/serial_reg.h,
  995. * see first lines of serial_in() and serial_out() in 8250.c
  996. */
  997. static struct pci_board pci_boards[] __devinitdata = {
  998. [pbn_default] = {
  999. .flags = FL_BASE0,
  1000. .num_ports = 1,
  1001. .base_baud = 115200,
  1002. .uart_offset = 8,
  1003. },
  1004. [pbn_b0_1_115200] = {
  1005. .flags = FL_BASE0,
  1006. .num_ports = 1,
  1007. .base_baud = 115200,
  1008. .uart_offset = 8,
  1009. },
  1010. [pbn_b0_2_115200] = {
  1011. .flags = FL_BASE0,
  1012. .num_ports = 2,
  1013. .base_baud = 115200,
  1014. .uart_offset = 8,
  1015. },
  1016. [pbn_b0_4_115200] = {
  1017. .flags = FL_BASE0,
  1018. .num_ports = 4,
  1019. .base_baud = 115200,
  1020. .uart_offset = 8,
  1021. },
  1022. [pbn_b0_5_115200] = {
  1023. .flags = FL_BASE0,
  1024. .num_ports = 5,
  1025. .base_baud = 115200,
  1026. .uart_offset = 8,
  1027. },
  1028. [pbn_b0_1_921600] = {
  1029. .flags = FL_BASE0,
  1030. .num_ports = 1,
  1031. .base_baud = 921600,
  1032. .uart_offset = 8,
  1033. },
  1034. [pbn_b0_2_921600] = {
  1035. .flags = FL_BASE0,
  1036. .num_ports = 2,
  1037. .base_baud = 921600,
  1038. .uart_offset = 8,
  1039. },
  1040. [pbn_b0_4_921600] = {
  1041. .flags = FL_BASE0,
  1042. .num_ports = 4,
  1043. .base_baud = 921600,
  1044. .uart_offset = 8,
  1045. },
  1046. [pbn_b0_bt_1_115200] = {
  1047. .flags = FL_BASE0|FL_BASE_BARS,
  1048. .num_ports = 1,
  1049. .base_baud = 115200,
  1050. .uart_offset = 8,
  1051. },
  1052. [pbn_b0_bt_2_115200] = {
  1053. .flags = FL_BASE0|FL_BASE_BARS,
  1054. .num_ports = 2,
  1055. .base_baud = 115200,
  1056. .uart_offset = 8,
  1057. },
  1058. [pbn_b0_bt_8_115200] = {
  1059. .flags = FL_BASE0|FL_BASE_BARS,
  1060. .num_ports = 8,
  1061. .base_baud = 115200,
  1062. .uart_offset = 8,
  1063. },
  1064. [pbn_b0_bt_1_460800] = {
  1065. .flags = FL_BASE0|FL_BASE_BARS,
  1066. .num_ports = 1,
  1067. .base_baud = 460800,
  1068. .uart_offset = 8,
  1069. },
  1070. [pbn_b0_bt_2_460800] = {
  1071. .flags = FL_BASE0|FL_BASE_BARS,
  1072. .num_ports = 2,
  1073. .base_baud = 460800,
  1074. .uart_offset = 8,
  1075. },
  1076. [pbn_b0_bt_4_460800] = {
  1077. .flags = FL_BASE0|FL_BASE_BARS,
  1078. .num_ports = 4,
  1079. .base_baud = 460800,
  1080. .uart_offset = 8,
  1081. },
  1082. [pbn_b0_bt_1_921600] = {
  1083. .flags = FL_BASE0|FL_BASE_BARS,
  1084. .num_ports = 1,
  1085. .base_baud = 921600,
  1086. .uart_offset = 8,
  1087. },
  1088. [pbn_b0_bt_2_921600] = {
  1089. .flags = FL_BASE0|FL_BASE_BARS,
  1090. .num_ports = 2,
  1091. .base_baud = 921600,
  1092. .uart_offset = 8,
  1093. },
  1094. [pbn_b0_bt_4_921600] = {
  1095. .flags = FL_BASE0|FL_BASE_BARS,
  1096. .num_ports = 4,
  1097. .base_baud = 921600,
  1098. .uart_offset = 8,
  1099. },
  1100. [pbn_b0_bt_8_921600] = {
  1101. .flags = FL_BASE0|FL_BASE_BARS,
  1102. .num_ports = 8,
  1103. .base_baud = 921600,
  1104. .uart_offset = 8,
  1105. },
  1106. [pbn_b1_1_115200] = {
  1107. .flags = FL_BASE1,
  1108. .num_ports = 1,
  1109. .base_baud = 115200,
  1110. .uart_offset = 8,
  1111. },
  1112. [pbn_b1_2_115200] = {
  1113. .flags = FL_BASE1,
  1114. .num_ports = 2,
  1115. .base_baud = 115200,
  1116. .uart_offset = 8,
  1117. },
  1118. [pbn_b1_4_115200] = {
  1119. .flags = FL_BASE1,
  1120. .num_ports = 4,
  1121. .base_baud = 115200,
  1122. .uart_offset = 8,
  1123. },
  1124. [pbn_b1_8_115200] = {
  1125. .flags = FL_BASE1,
  1126. .num_ports = 8,
  1127. .base_baud = 115200,
  1128. .uart_offset = 8,
  1129. },
  1130. [pbn_b1_1_921600] = {
  1131. .flags = FL_BASE1,
  1132. .num_ports = 1,
  1133. .base_baud = 921600,
  1134. .uart_offset = 8,
  1135. },
  1136. [pbn_b1_2_921600] = {
  1137. .flags = FL_BASE1,
  1138. .num_ports = 2,
  1139. .base_baud = 921600,
  1140. .uart_offset = 8,
  1141. },
  1142. [pbn_b1_4_921600] = {
  1143. .flags = FL_BASE1,
  1144. .num_ports = 4,
  1145. .base_baud = 921600,
  1146. .uart_offset = 8,
  1147. },
  1148. [pbn_b1_8_921600] = {
  1149. .flags = FL_BASE1,
  1150. .num_ports = 8,
  1151. .base_baud = 921600,
  1152. .uart_offset = 8,
  1153. },
  1154. [pbn_b1_bt_2_921600] = {
  1155. .flags = FL_BASE1|FL_BASE_BARS,
  1156. .num_ports = 2,
  1157. .base_baud = 921600,
  1158. .uart_offset = 8,
  1159. },
  1160. [pbn_b1_1_1382400] = {
  1161. .flags = FL_BASE1,
  1162. .num_ports = 1,
  1163. .base_baud = 1382400,
  1164. .uart_offset = 8,
  1165. },
  1166. [pbn_b1_2_1382400] = {
  1167. .flags = FL_BASE1,
  1168. .num_ports = 2,
  1169. .base_baud = 1382400,
  1170. .uart_offset = 8,
  1171. },
  1172. [pbn_b1_4_1382400] = {
  1173. .flags = FL_BASE1,
  1174. .num_ports = 4,
  1175. .base_baud = 1382400,
  1176. .uart_offset = 8,
  1177. },
  1178. [pbn_b1_8_1382400] = {
  1179. .flags = FL_BASE1,
  1180. .num_ports = 8,
  1181. .base_baud = 1382400,
  1182. .uart_offset = 8,
  1183. },
  1184. [pbn_b2_1_115200] = {
  1185. .flags = FL_BASE2,
  1186. .num_ports = 1,
  1187. .base_baud = 115200,
  1188. .uart_offset = 8,
  1189. },
  1190. [pbn_b2_8_115200] = {
  1191. .flags = FL_BASE2,
  1192. .num_ports = 8,
  1193. .base_baud = 115200,
  1194. .uart_offset = 8,
  1195. },
  1196. [pbn_b2_1_460800] = {
  1197. .flags = FL_BASE2,
  1198. .num_ports = 1,
  1199. .base_baud = 460800,
  1200. .uart_offset = 8,
  1201. },
  1202. [pbn_b2_4_460800] = {
  1203. .flags = FL_BASE2,
  1204. .num_ports = 4,
  1205. .base_baud = 460800,
  1206. .uart_offset = 8,
  1207. },
  1208. [pbn_b2_8_460800] = {
  1209. .flags = FL_BASE2,
  1210. .num_ports = 8,
  1211. .base_baud = 460800,
  1212. .uart_offset = 8,
  1213. },
  1214. [pbn_b2_16_460800] = {
  1215. .flags = FL_BASE2,
  1216. .num_ports = 16,
  1217. .base_baud = 460800,
  1218. .uart_offset = 8,
  1219. },
  1220. [pbn_b2_1_921600] = {
  1221. .flags = FL_BASE2,
  1222. .num_ports = 1,
  1223. .base_baud = 921600,
  1224. .uart_offset = 8,
  1225. },
  1226. [pbn_b2_4_921600] = {
  1227. .flags = FL_BASE2,
  1228. .num_ports = 4,
  1229. .base_baud = 921600,
  1230. .uart_offset = 8,
  1231. },
  1232. [pbn_b2_8_921600] = {
  1233. .flags = FL_BASE2,
  1234. .num_ports = 8,
  1235. .base_baud = 921600,
  1236. .uart_offset = 8,
  1237. },
  1238. [pbn_b2_bt_1_115200] = {
  1239. .flags = FL_BASE2|FL_BASE_BARS,
  1240. .num_ports = 1,
  1241. .base_baud = 115200,
  1242. .uart_offset = 8,
  1243. },
  1244. [pbn_b2_bt_2_115200] = {
  1245. .flags = FL_BASE2|FL_BASE_BARS,
  1246. .num_ports = 2,
  1247. .base_baud = 115200,
  1248. .uart_offset = 8,
  1249. },
  1250. [pbn_b2_bt_4_115200] = {
  1251. .flags = FL_BASE2|FL_BASE_BARS,
  1252. .num_ports = 4,
  1253. .base_baud = 115200,
  1254. .uart_offset = 8,
  1255. },
  1256. [pbn_b2_bt_2_921600] = {
  1257. .flags = FL_BASE2|FL_BASE_BARS,
  1258. .num_ports = 2,
  1259. .base_baud = 921600,
  1260. .uart_offset = 8,
  1261. },
  1262. [pbn_b2_bt_4_921600] = {
  1263. .flags = FL_BASE2|FL_BASE_BARS,
  1264. .num_ports = 4,
  1265. .base_baud = 921600,
  1266. .uart_offset = 8,
  1267. },
  1268. [pbn_b3_4_115200] = {
  1269. .flags = FL_BASE3,
  1270. .num_ports = 4,
  1271. .base_baud = 115200,
  1272. .uart_offset = 8,
  1273. },
  1274. [pbn_b3_8_115200] = {
  1275. .flags = FL_BASE3,
  1276. .num_ports = 8,
  1277. .base_baud = 115200,
  1278. .uart_offset = 8,
  1279. },
  1280. /*
  1281. * Entries following this are board-specific.
  1282. */
  1283. /*
  1284. * Panacom - IOMEM
  1285. */
  1286. [pbn_panacom] = {
  1287. .flags = FL_BASE2,
  1288. .num_ports = 2,
  1289. .base_baud = 921600,
  1290. .uart_offset = 0x400,
  1291. .reg_shift = 7,
  1292. },
  1293. [pbn_panacom2] = {
  1294. .flags = FL_BASE2|FL_BASE_BARS,
  1295. .num_ports = 2,
  1296. .base_baud = 921600,
  1297. .uart_offset = 0x400,
  1298. .reg_shift = 7,
  1299. },
  1300. [pbn_panacom4] = {
  1301. .flags = FL_BASE2|FL_BASE_BARS,
  1302. .num_ports = 4,
  1303. .base_baud = 921600,
  1304. .uart_offset = 0x400,
  1305. .reg_shift = 7,
  1306. },
  1307. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1308. [pbn_plx_romulus] = {
  1309. .flags = FL_BASE2,
  1310. .num_ports = 4,
  1311. .base_baud = 921600,
  1312. .uart_offset = 8 << 2,
  1313. .reg_shift = 2,
  1314. .first_offset = 0x03,
  1315. },
  1316. /*
  1317. * This board uses the size of PCI Base region 0 to
  1318. * signal now many ports are available
  1319. */
  1320. [pbn_oxsemi] = {
  1321. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1322. .num_ports = 32,
  1323. .base_baud = 115200,
  1324. .uart_offset = 8,
  1325. },
  1326. /*
  1327. * EKF addition for i960 Boards form EKF with serial port.
  1328. * Max 256 ports.
  1329. */
  1330. [pbn_intel_i960] = {
  1331. .flags = FL_BASE0,
  1332. .num_ports = 32,
  1333. .base_baud = 921600,
  1334. .uart_offset = 8 << 2,
  1335. .reg_shift = 2,
  1336. .first_offset = 0x10000,
  1337. },
  1338. [pbn_sgi_ioc3] = {
  1339. .flags = FL_BASE0|FL_NOIRQ,
  1340. .num_ports = 1,
  1341. .base_baud = 458333,
  1342. .uart_offset = 8,
  1343. .reg_shift = 0,
  1344. .first_offset = 0x20178,
  1345. },
  1346. /*
  1347. * NEC Vrc-5074 (Nile 4) builtin UART.
  1348. */
  1349. [pbn_nec_nile4] = {
  1350. .flags = FL_BASE0,
  1351. .num_ports = 1,
  1352. .base_baud = 520833,
  1353. .uart_offset = 8 << 3,
  1354. .reg_shift = 3,
  1355. .first_offset = 0x300,
  1356. },
  1357. /*
  1358. * Computone - uses IOMEM.
  1359. */
  1360. [pbn_computone_4] = {
  1361. .flags = FL_BASE0,
  1362. .num_ports = 4,
  1363. .base_baud = 921600,
  1364. .uart_offset = 0x40,
  1365. .reg_shift = 2,
  1366. .first_offset = 0x200,
  1367. },
  1368. [pbn_computone_6] = {
  1369. .flags = FL_BASE0,
  1370. .num_ports = 6,
  1371. .base_baud = 921600,
  1372. .uart_offset = 0x40,
  1373. .reg_shift = 2,
  1374. .first_offset = 0x200,
  1375. },
  1376. [pbn_computone_8] = {
  1377. .flags = FL_BASE0,
  1378. .num_ports = 8,
  1379. .base_baud = 921600,
  1380. .uart_offset = 0x40,
  1381. .reg_shift = 2,
  1382. .first_offset = 0x200,
  1383. },
  1384. [pbn_sbsxrsio] = {
  1385. .flags = FL_BASE0,
  1386. .num_ports = 8,
  1387. .base_baud = 460800,
  1388. .uart_offset = 256,
  1389. .reg_shift = 4,
  1390. },
  1391. /*
  1392. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1393. * Only basic 16550A support.
  1394. * XR17C15[24] are not tested, but they should work.
  1395. */
  1396. [pbn_exar_XR17C152] = {
  1397. .flags = FL_BASE0,
  1398. .num_ports = 2,
  1399. .base_baud = 921600,
  1400. .uart_offset = 0x200,
  1401. },
  1402. [pbn_exar_XR17C154] = {
  1403. .flags = FL_BASE0,
  1404. .num_ports = 4,
  1405. .base_baud = 921600,
  1406. .uart_offset = 0x200,
  1407. },
  1408. [pbn_exar_XR17C158] = {
  1409. .flags = FL_BASE0,
  1410. .num_ports = 8,
  1411. .base_baud = 921600,
  1412. .uart_offset = 0x200,
  1413. },
  1414. };
  1415. /*
  1416. * Given a complete unknown PCI device, try to use some heuristics to
  1417. * guess what the configuration might be, based on the pitiful PCI
  1418. * serial specs. Returns 0 on success, 1 on failure.
  1419. */
  1420. static int __devinit
  1421. serial_pci_guess_board(struct pci_dev *dev, struct pci_board *board)
  1422. {
  1423. int num_iomem, num_port, first_port = -1, i;
  1424. /*
  1425. * If it is not a communications device or the programming
  1426. * interface is greater than 6, give up.
  1427. *
  1428. * (Should we try to make guesses for multiport serial devices
  1429. * later?)
  1430. */
  1431. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1432. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1433. (dev->class & 0xff) > 6)
  1434. return -ENODEV;
  1435. num_iomem = num_port = 0;
  1436. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1437. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1438. num_port++;
  1439. if (first_port == -1)
  1440. first_port = i;
  1441. }
  1442. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1443. num_iomem++;
  1444. }
  1445. /*
  1446. * If there is 1 or 0 iomem regions, and exactly one port,
  1447. * use it. We guess the number of ports based on the IO
  1448. * region size.
  1449. */
  1450. if (num_iomem <= 1 && num_port == 1) {
  1451. board->flags = first_port;
  1452. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1453. return 0;
  1454. }
  1455. /*
  1456. * Now guess if we've got a board which indexes by BARs.
  1457. * Each IO BAR should be 8 bytes, and they should follow
  1458. * consecutively.
  1459. */
  1460. first_port = -1;
  1461. num_port = 0;
  1462. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1463. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1464. pci_resource_len(dev, i) == 8 &&
  1465. (first_port == -1 || (first_port + num_port) == i)) {
  1466. num_port++;
  1467. if (first_port == -1)
  1468. first_port = i;
  1469. }
  1470. }
  1471. if (num_port > 1) {
  1472. board->flags = first_port | FL_BASE_BARS;
  1473. board->num_ports = num_port;
  1474. return 0;
  1475. }
  1476. return -ENODEV;
  1477. }
  1478. static inline int
  1479. serial_pci_matches(struct pci_board *board, struct pci_board *guessed)
  1480. {
  1481. return
  1482. board->num_ports == guessed->num_ports &&
  1483. board->base_baud == guessed->base_baud &&
  1484. board->uart_offset == guessed->uart_offset &&
  1485. board->reg_shift == guessed->reg_shift &&
  1486. board->first_offset == guessed->first_offset;
  1487. }
  1488. /*
  1489. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1490. * to the arrangement of serial ports on a PCI card.
  1491. */
  1492. static int __devinit
  1493. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1494. {
  1495. struct serial_private *priv;
  1496. struct pci_board *board, tmp;
  1497. struct pci_serial_quirk *quirk;
  1498. int rc, nr_ports, i;
  1499. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1500. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1501. ent->driver_data);
  1502. return -EINVAL;
  1503. }
  1504. board = &pci_boards[ent->driver_data];
  1505. rc = pci_enable_device(dev);
  1506. if (rc)
  1507. return rc;
  1508. if (ent->driver_data == pbn_default) {
  1509. /*
  1510. * Use a copy of the pci_board entry for this;
  1511. * avoid changing entries in the table.
  1512. */
  1513. memcpy(&tmp, board, sizeof(struct pci_board));
  1514. board = &tmp;
  1515. /*
  1516. * We matched one of our class entries. Try to
  1517. * determine the parameters of this board.
  1518. */
  1519. rc = serial_pci_guess_board(dev, board);
  1520. if (rc)
  1521. goto disable;
  1522. } else {
  1523. /*
  1524. * We matched an explicit entry. If we are able to
  1525. * detect this boards settings with our heuristic,
  1526. * then we no longer need this entry.
  1527. */
  1528. memcpy(&tmp, &pci_boards[pbn_default], sizeof(struct pci_board));
  1529. rc = serial_pci_guess_board(dev, &tmp);
  1530. if (rc == 0 && serial_pci_matches(board, &tmp))
  1531. moan_device("Redundant entry in serial pci_table.",
  1532. dev);
  1533. }
  1534. nr_ports = board->num_ports;
  1535. /*
  1536. * Find an init and setup quirks.
  1537. */
  1538. quirk = find_quirk(dev);
  1539. /*
  1540. * Run the new-style initialization function.
  1541. * The initialization function returns:
  1542. * <0 - error
  1543. * 0 - use board->num_ports
  1544. * >0 - number of ports
  1545. */
  1546. if (quirk->init) {
  1547. rc = quirk->init(dev);
  1548. if (rc < 0)
  1549. goto disable;
  1550. if (rc)
  1551. nr_ports = rc;
  1552. }
  1553. priv = kmalloc(sizeof(struct serial_private) +
  1554. sizeof(unsigned int) * nr_ports,
  1555. GFP_KERNEL);
  1556. if (!priv) {
  1557. rc = -ENOMEM;
  1558. goto deinit;
  1559. }
  1560. memset(priv, 0, sizeof(struct serial_private) +
  1561. sizeof(unsigned int) * nr_ports);
  1562. priv->quirk = quirk;
  1563. pci_set_drvdata(dev, priv);
  1564. for (i = 0; i < nr_ports; i++) {
  1565. struct uart_port serial_port;
  1566. memset(&serial_port, 0, sizeof(struct uart_port));
  1567. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF |
  1568. UPF_SHARE_IRQ;
  1569. serial_port.uartclk = board->base_baud * 16;
  1570. serial_port.irq = get_pci_irq(dev, board, i);
  1571. serial_port.dev = &dev->dev;
  1572. if (quirk->setup(dev, board, &serial_port, i))
  1573. break;
  1574. #ifdef SERIAL_DEBUG_PCI
  1575. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1576. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1577. #endif
  1578. priv->line[i] = serial8250_register_port(&serial_port);
  1579. if (priv->line[i] < 0) {
  1580. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1581. break;
  1582. }
  1583. }
  1584. priv->nr = i;
  1585. return 0;
  1586. deinit:
  1587. if (quirk->exit)
  1588. quirk->exit(dev);
  1589. disable:
  1590. pci_disable_device(dev);
  1591. return rc;
  1592. }
  1593. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1594. {
  1595. struct serial_private *priv = pci_get_drvdata(dev);
  1596. pci_set_drvdata(dev, NULL);
  1597. if (priv) {
  1598. struct pci_serial_quirk *quirk;
  1599. int i;
  1600. for (i = 0; i < priv->nr; i++)
  1601. serial8250_unregister_port(priv->line[i]);
  1602. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1603. if (priv->remapped_bar[i])
  1604. iounmap(priv->remapped_bar[i]);
  1605. priv->remapped_bar[i] = NULL;
  1606. }
  1607. /*
  1608. * Find the exit quirks.
  1609. */
  1610. quirk = find_quirk(dev);
  1611. if (quirk->exit)
  1612. quirk->exit(dev);
  1613. pci_disable_device(dev);
  1614. kfree(priv);
  1615. }
  1616. }
  1617. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1618. {
  1619. struct serial_private *priv = pci_get_drvdata(dev);
  1620. if (priv) {
  1621. int i;
  1622. for (i = 0; i < priv->nr; i++)
  1623. serial8250_suspend_port(priv->line[i]);
  1624. }
  1625. pci_save_state(dev);
  1626. pci_set_power_state(dev, pci_choose_state(dev, state));
  1627. return 0;
  1628. }
  1629. static int pciserial_resume_one(struct pci_dev *dev)
  1630. {
  1631. struct serial_private *priv = pci_get_drvdata(dev);
  1632. pci_set_power_state(dev, PCI_D0);
  1633. pci_restore_state(dev);
  1634. if (priv) {
  1635. int i;
  1636. /*
  1637. * The device may have been disabled. Re-enable it.
  1638. */
  1639. pci_enable_device(dev);
  1640. /*
  1641. * Ensure that the board is correctly configured.
  1642. */
  1643. if (priv->quirk->init)
  1644. priv->quirk->init(dev);
  1645. for (i = 0; i < priv->nr; i++)
  1646. serial8250_resume_port(priv->line[i]);
  1647. }
  1648. return 0;
  1649. }
  1650. static struct pci_device_id serial_pci_tbl[] = {
  1651. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1652. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1653. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1654. pbn_b1_8_1382400 },
  1655. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1656. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1657. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1658. pbn_b1_4_1382400 },
  1659. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1660. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1661. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1662. pbn_b1_2_1382400 },
  1663. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1664. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1665. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1666. pbn_b1_8_1382400 },
  1667. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1668. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1669. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1670. pbn_b1_4_1382400 },
  1671. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1672. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1673. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1674. pbn_b1_2_1382400 },
  1675. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1676. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1677. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1678. pbn_b1_8_921600 },
  1679. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1680. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1681. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1682. pbn_b1_8_921600 },
  1683. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1684. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1685. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1686. pbn_b1_4_921600 },
  1687. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1688. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1689. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1690. pbn_b1_4_921600 },
  1691. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1692. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1693. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1694. pbn_b1_2_921600 },
  1695. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1696. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1697. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1698. pbn_b1_8_921600 },
  1699. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1700. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1701. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1702. pbn_b1_8_921600 },
  1703. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1704. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1705. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1706. pbn_b1_4_921600 },
  1707. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1708. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1709. pbn_b2_bt_1_115200 },
  1710. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1712. pbn_b2_bt_2_115200 },
  1713. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1715. pbn_b2_bt_4_115200 },
  1716. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1718. pbn_b2_bt_2_115200 },
  1719. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1721. pbn_b2_bt_4_115200 },
  1722. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1724. pbn_b2_8_115200 },
  1725. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1727. pbn_b2_8_115200 },
  1728. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1730. pbn_b2_bt_2_115200 },
  1731. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1733. pbn_b2_bt_2_921600 },
  1734. /*
  1735. * VScom SPCOM800, from sl@s.pl
  1736. */
  1737. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1739. pbn_b2_8_921600 },
  1740. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1742. pbn_b2_4_921600 },
  1743. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1744. PCI_SUBVENDOR_ID_KEYSPAN,
  1745. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1746. pbn_panacom },
  1747. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1749. pbn_panacom4 },
  1750. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1752. pbn_panacom2 },
  1753. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1754. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1755. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1756. pbn_b2_4_460800 },
  1757. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1758. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1759. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1760. pbn_b2_8_460800 },
  1761. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1762. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1763. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1764. pbn_b2_16_460800 },
  1765. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1766. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1767. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1768. pbn_b2_16_460800 },
  1769. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1770. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1771. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1772. pbn_b2_4_460800 },
  1773. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1774. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1775. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1776. pbn_b2_8_460800 },
  1777. /*
  1778. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1779. * (Exoray@isys.ca)
  1780. */
  1781. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1782. 0x10b5, 0x106a, 0, 0,
  1783. pbn_plx_romulus },
  1784. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1786. pbn_b1_4_115200 },
  1787. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1789. pbn_b1_2_115200 },
  1790. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1792. pbn_b1_8_115200 },
  1793. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1795. pbn_b1_8_115200 },
  1796. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1797. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1798. pbn_b0_4_921600 },
  1799. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1801. pbn_b0_4_115200 },
  1802. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1804. pbn_b0_bt_2_921600 },
  1805. /*
  1806. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1807. * from skokodyn@yahoo.com
  1808. */
  1809. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1810. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1811. pbn_sbsxrsio },
  1812. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1813. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1814. pbn_sbsxrsio },
  1815. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1816. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1817. pbn_sbsxrsio },
  1818. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1819. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1820. pbn_sbsxrsio },
  1821. /*
  1822. * Digitan DS560-558, from jimd@esoft.com
  1823. */
  1824. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1826. pbn_b1_1_115200 },
  1827. /*
  1828. * Titan Electronic cards
  1829. * The 400L and 800L have a custom setup quirk.
  1830. */
  1831. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1833. pbn_b0_1_921600 },
  1834. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1836. pbn_b0_2_921600 },
  1837. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1839. pbn_b0_4_921600 },
  1840. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1842. pbn_b0_4_921600 },
  1843. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1845. pbn_b1_1_921600 },
  1846. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1848. pbn_b1_bt_2_921600 },
  1849. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1850. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1851. pbn_b0_bt_4_921600 },
  1852. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1853. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1854. pbn_b0_bt_8_921600 },
  1855. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1856. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1857. pbn_b2_1_460800 },
  1858. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1860. pbn_b2_1_460800 },
  1861. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1862. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1863. pbn_b2_1_460800 },
  1864. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1865. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1866. pbn_b2_bt_2_921600 },
  1867. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1869. pbn_b2_bt_2_921600 },
  1870. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1871. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1872. pbn_b2_bt_2_921600 },
  1873. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1875. pbn_b2_bt_4_921600 },
  1876. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1877. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1878. pbn_b2_bt_4_921600 },
  1879. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1880. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1881. pbn_b2_bt_4_921600 },
  1882. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1884. pbn_b0_1_921600 },
  1885. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1886. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1887. pbn_b0_1_921600 },
  1888. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1889. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1890. pbn_b0_1_921600 },
  1891. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1892. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1893. pbn_b0_bt_2_921600 },
  1894. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1895. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1896. pbn_b0_bt_2_921600 },
  1897. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1898. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1899. pbn_b0_bt_2_921600 },
  1900. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1901. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1902. pbn_b0_bt_4_921600 },
  1903. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1904. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1905. pbn_b0_bt_4_921600 },
  1906. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1907. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1908. pbn_b0_bt_4_921600 },
  1909. /*
  1910. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1911. */
  1912. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1913. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1914. 0, 0, pbn_computone_4 },
  1915. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1916. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1917. 0, 0, pbn_computone_8 },
  1918. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1919. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1920. 0, 0, pbn_computone_6 },
  1921. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1922. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1923. pbn_oxsemi },
  1924. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1925. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1926. pbn_b0_bt_1_921600 },
  1927. /*
  1928. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1929. */
  1930. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1931. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1932. pbn_b0_bt_8_115200 },
  1933. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1934. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1935. pbn_b0_bt_8_115200 },
  1936. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1937. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1938. pbn_b0_bt_2_115200 },
  1939. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1940. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1941. pbn_b0_bt_2_115200 },
  1942. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1943. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1944. pbn_b0_bt_2_115200 },
  1945. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1946. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1947. pbn_b0_bt_4_460800 },
  1948. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1949. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1950. pbn_b0_bt_4_460800 },
  1951. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1952. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1953. pbn_b0_bt_2_460800 },
  1954. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1955. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1956. pbn_b0_bt_2_460800 },
  1957. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1958. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1959. pbn_b0_bt_2_460800 },
  1960. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1961. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1962. pbn_b0_bt_1_115200 },
  1963. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1964. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1965. pbn_b0_bt_1_460800 },
  1966. /*
  1967. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1968. */
  1969. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1970. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1971. pbn_b1_1_1382400 },
  1972. /*
  1973. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1974. */
  1975. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1976. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1977. pbn_b1_1_1382400 },
  1978. /*
  1979. * RAStel 2 port modem, gerg@moreton.com.au
  1980. */
  1981. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1982. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1983. pbn_b2_bt_2_115200 },
  1984. /*
  1985. * EKF addition for i960 Boards form EKF with serial port
  1986. */
  1987. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  1988. 0xE4BF, PCI_ANY_ID, 0, 0,
  1989. pbn_intel_i960 },
  1990. /*
  1991. * Xircom Cardbus/Ethernet combos
  1992. */
  1993. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1994. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1995. pbn_b0_1_115200 },
  1996. /*
  1997. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  1998. */
  1999. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2000. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2001. pbn_b0_1_115200 },
  2002. /*
  2003. * Untested PCI modems, sent in from various folks...
  2004. */
  2005. /*
  2006. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2007. */
  2008. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2009. 0x1048, 0x1500, 0, 0,
  2010. pbn_b1_1_115200 },
  2011. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2012. 0xFF00, 0, 0, 0,
  2013. pbn_sgi_ioc3 },
  2014. /*
  2015. * HP Diva card
  2016. */
  2017. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2018. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2019. pbn_b1_1_115200 },
  2020. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2021. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2022. pbn_b0_5_115200 },
  2023. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2024. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2025. pbn_b2_1_115200 },
  2026. /*
  2027. * NEC Vrc-5074 (Nile 4) builtin UART.
  2028. */
  2029. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2030. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2031. pbn_nec_nile4 },
  2032. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2033. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2034. pbn_b3_4_115200 },
  2035. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2036. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2037. pbn_b3_8_115200 },
  2038. /*
  2039. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2040. */
  2041. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2042. PCI_ANY_ID, PCI_ANY_ID,
  2043. 0,
  2044. 0, pbn_exar_XR17C152 },
  2045. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2046. PCI_ANY_ID, PCI_ANY_ID,
  2047. 0,
  2048. 0, pbn_exar_XR17C154 },
  2049. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2050. PCI_ANY_ID, PCI_ANY_ID,
  2051. 0,
  2052. 0, pbn_exar_XR17C158 },
  2053. /*
  2054. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2055. */
  2056. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2057. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2058. pbn_b0_1_115200 },
  2059. /*
  2060. * These entries match devices with class COMMUNICATION_SERIAL,
  2061. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2062. */
  2063. { PCI_ANY_ID, PCI_ANY_ID,
  2064. PCI_ANY_ID, PCI_ANY_ID,
  2065. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2066. 0xffff00, pbn_default },
  2067. { PCI_ANY_ID, PCI_ANY_ID,
  2068. PCI_ANY_ID, PCI_ANY_ID,
  2069. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2070. 0xffff00, pbn_default },
  2071. { PCI_ANY_ID, PCI_ANY_ID,
  2072. PCI_ANY_ID, PCI_ANY_ID,
  2073. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2074. 0xffff00, pbn_default },
  2075. { 0, }
  2076. };
  2077. static struct pci_driver serial_pci_driver = {
  2078. .name = "serial",
  2079. .probe = pciserial_init_one,
  2080. .remove = __devexit_p(pciserial_remove_one),
  2081. .suspend = pciserial_suspend_one,
  2082. .resume = pciserial_resume_one,
  2083. .id_table = serial_pci_tbl,
  2084. };
  2085. static int __init serial8250_pci_init(void)
  2086. {
  2087. return pci_register_driver(&serial_pci_driver);
  2088. }
  2089. static void __exit serial8250_pci_exit(void)
  2090. {
  2091. pci_unregister_driver(&serial_pci_driver);
  2092. }
  2093. module_init(serial8250_pci_init);
  2094. module_exit(serial8250_pci_exit);
  2095. MODULE_LICENSE("GPL");
  2096. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2097. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);