sata_vsc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. * This file is subject to the terms and conditions of the GNU General Public
  13. * License. See the file "COPYING" in the main directory of this archive
  14. * for more details.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/blkdev.h>
  21. #include <linux/delay.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dma-mapping.h>
  24. #include "scsi.h"
  25. #include <scsi/scsi_host.h>
  26. #include <linux/libata.h>
  27. #define DRV_NAME "sata_vsc"
  28. #define DRV_VERSION "1.0"
  29. /* Interrupt register offsets (from chip base address) */
  30. #define VSC_SATA_INT_STAT_OFFSET 0x00
  31. #define VSC_SATA_INT_MASK_OFFSET 0x04
  32. /* Taskfile registers offsets */
  33. #define VSC_SATA_TF_CMD_OFFSET 0x00
  34. #define VSC_SATA_TF_DATA_OFFSET 0x00
  35. #define VSC_SATA_TF_ERROR_OFFSET 0x04
  36. #define VSC_SATA_TF_FEATURE_OFFSET 0x06
  37. #define VSC_SATA_TF_NSECT_OFFSET 0x08
  38. #define VSC_SATA_TF_LBAL_OFFSET 0x0c
  39. #define VSC_SATA_TF_LBAM_OFFSET 0x10
  40. #define VSC_SATA_TF_LBAH_OFFSET 0x14
  41. #define VSC_SATA_TF_DEVICE_OFFSET 0x18
  42. #define VSC_SATA_TF_STATUS_OFFSET 0x1c
  43. #define VSC_SATA_TF_COMMAND_OFFSET 0x1d
  44. #define VSC_SATA_TF_ALTSTATUS_OFFSET 0x28
  45. #define VSC_SATA_TF_CTL_OFFSET 0x29
  46. /* DMA base */
  47. #define VSC_SATA_UP_DESCRIPTOR_OFFSET 0x64
  48. #define VSC_SATA_UP_DATA_BUFFER_OFFSET 0x6C
  49. #define VSC_SATA_DMA_CMD_OFFSET 0x70
  50. /* SCRs base */
  51. #define VSC_SATA_SCR_STATUS_OFFSET 0x100
  52. #define VSC_SATA_SCR_ERROR_OFFSET 0x104
  53. #define VSC_SATA_SCR_CONTROL_OFFSET 0x108
  54. /* Port stride */
  55. #define VSC_SATA_PORT_OFFSET 0x200
  56. static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  57. {
  58. if (sc_reg > SCR_CONTROL)
  59. return 0xffffffffU;
  60. return readl((void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  61. }
  62. static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  63. u32 val)
  64. {
  65. if (sc_reg > SCR_CONTROL)
  66. return;
  67. writel(val, (void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  68. }
  69. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  70. {
  71. unsigned long mask_addr;
  72. u8 mask;
  73. mask_addr = (unsigned long) ap->host_set->mmio_base +
  74. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  75. mask = readb(mask_addr);
  76. if (ctl & ATA_NIEN)
  77. mask |= 0x80;
  78. else
  79. mask &= 0x7F;
  80. writeb(mask, mask_addr);
  81. }
  82. static void vsc_sata_tf_load(struct ata_port *ap, struct ata_taskfile *tf)
  83. {
  84. struct ata_ioports *ioaddr = &ap->ioaddr;
  85. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  86. /*
  87. * The only thing the ctl register is used for is SRST.
  88. * That is not enabled or disabled via tf_load.
  89. * However, if ATA_NIEN is changed, then we need to change the interrupt register.
  90. */
  91. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  92. ap->last_ctl = tf->ctl;
  93. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  94. }
  95. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  96. writew(tf->feature | (((u16)tf->hob_feature) << 8), ioaddr->feature_addr);
  97. writew(tf->nsect | (((u16)tf->hob_nsect) << 8), ioaddr->nsect_addr);
  98. writew(tf->lbal | (((u16)tf->hob_lbal) << 8), ioaddr->lbal_addr);
  99. writew(tf->lbam | (((u16)tf->hob_lbam) << 8), ioaddr->lbam_addr);
  100. writew(tf->lbah | (((u16)tf->hob_lbah) << 8), ioaddr->lbah_addr);
  101. } else if (is_addr) {
  102. writew(tf->feature, ioaddr->feature_addr);
  103. writew(tf->nsect, ioaddr->nsect_addr);
  104. writew(tf->lbal, ioaddr->lbal_addr);
  105. writew(tf->lbam, ioaddr->lbam_addr);
  106. writew(tf->lbah, ioaddr->lbah_addr);
  107. }
  108. if (tf->flags & ATA_TFLAG_DEVICE)
  109. writeb(tf->device, ioaddr->device_addr);
  110. ata_wait_idle(ap);
  111. }
  112. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  113. {
  114. struct ata_ioports *ioaddr = &ap->ioaddr;
  115. u16 nsect, lbal, lbam, lbah;
  116. nsect = tf->nsect = readw(ioaddr->nsect_addr);
  117. lbal = tf->lbal = readw(ioaddr->lbal_addr);
  118. lbam = tf->lbam = readw(ioaddr->lbam_addr);
  119. lbah = tf->lbah = readw(ioaddr->lbah_addr);
  120. tf->device = readw(ioaddr->device_addr);
  121. if (tf->flags & ATA_TFLAG_LBA48) {
  122. tf->hob_feature = readb(ioaddr->error_addr);
  123. tf->hob_nsect = nsect >> 8;
  124. tf->hob_lbal = lbal >> 8;
  125. tf->hob_lbam = lbam >> 8;
  126. tf->hob_lbah = lbah >> 8;
  127. }
  128. }
  129. /*
  130. * vsc_sata_interrupt
  131. *
  132. * Read the interrupt register and process for the devices that have them pending.
  133. */
  134. static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
  135. struct pt_regs *regs)
  136. {
  137. struct ata_host_set *host_set = dev_instance;
  138. unsigned int i;
  139. unsigned int handled = 0;
  140. u32 int_status;
  141. spin_lock(&host_set->lock);
  142. int_status = readl(host_set->mmio_base + VSC_SATA_INT_STAT_OFFSET);
  143. for (i = 0; i < host_set->n_ports; i++) {
  144. if (int_status & ((u32) 0xFF << (8 * i))) {
  145. struct ata_port *ap;
  146. ap = host_set->ports[i];
  147. if (ap && (!(ap->flags & ATA_FLAG_PORT_DISABLED))) {
  148. struct ata_queued_cmd *qc;
  149. qc = ata_qc_from_tag(ap, ap->active_tag);
  150. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  151. handled += ata_host_intr(ap, qc);
  152. }
  153. }
  154. }
  155. spin_unlock(&host_set->lock);
  156. return IRQ_RETVAL(handled);
  157. }
  158. static Scsi_Host_Template vsc_sata_sht = {
  159. .module = THIS_MODULE,
  160. .name = DRV_NAME,
  161. .ioctl = ata_scsi_ioctl,
  162. .queuecommand = ata_scsi_queuecmd,
  163. .eh_strategy_handler = ata_scsi_error,
  164. .can_queue = ATA_DEF_QUEUE,
  165. .this_id = ATA_SHT_THIS_ID,
  166. .sg_tablesize = LIBATA_MAX_PRD,
  167. .max_sectors = ATA_MAX_SECTORS,
  168. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  169. .emulated = ATA_SHT_EMULATED,
  170. .use_clustering = ATA_SHT_USE_CLUSTERING,
  171. .proc_name = DRV_NAME,
  172. .dma_boundary = ATA_DMA_BOUNDARY,
  173. .slave_configure = ata_scsi_slave_config,
  174. .bios_param = ata_std_bios_param,
  175. .ordered_flush = 1,
  176. };
  177. static struct ata_port_operations vsc_sata_ops = {
  178. .port_disable = ata_port_disable,
  179. .tf_load = vsc_sata_tf_load,
  180. .tf_read = vsc_sata_tf_read,
  181. .exec_command = ata_exec_command,
  182. .check_status = ata_check_status,
  183. .dev_select = ata_std_dev_select,
  184. .phy_reset = sata_phy_reset,
  185. .bmdma_setup = ata_bmdma_setup,
  186. .bmdma_start = ata_bmdma_start,
  187. .bmdma_stop = ata_bmdma_stop,
  188. .bmdma_status = ata_bmdma_status,
  189. .qc_prep = ata_qc_prep,
  190. .qc_issue = ata_qc_issue_prot,
  191. .eng_timeout = ata_eng_timeout,
  192. .irq_handler = vsc_sata_interrupt,
  193. .irq_clear = ata_bmdma_irq_clear,
  194. .scr_read = vsc_sata_scr_read,
  195. .scr_write = vsc_sata_scr_write,
  196. .port_start = ata_port_start,
  197. .port_stop = ata_port_stop,
  198. .host_stop = ata_host_stop,
  199. };
  200. static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  201. {
  202. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  203. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  204. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  205. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  206. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  207. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  208. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  209. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  210. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  211. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  212. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  213. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  214. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  215. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  216. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  217. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  218. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  219. }
  220. static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  221. {
  222. static int printed_version;
  223. struct ata_probe_ent *probe_ent = NULL;
  224. unsigned long base;
  225. int pci_dev_busy = 0;
  226. void *mmio_base;
  227. int rc;
  228. if (!printed_version++)
  229. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  230. rc = pci_enable_device(pdev);
  231. if (rc)
  232. return rc;
  233. /*
  234. * Check if we have needed resource mapped.
  235. */
  236. if (pci_resource_len(pdev, 0) == 0) {
  237. rc = -ENODEV;
  238. goto err_out;
  239. }
  240. rc = pci_request_regions(pdev, DRV_NAME);
  241. if (rc) {
  242. pci_dev_busy = 1;
  243. goto err_out;
  244. }
  245. /*
  246. * Use 32 bit DMA mask, because 64 bit address support is poor.
  247. */
  248. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  249. if (rc)
  250. goto err_out_regions;
  251. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  252. if (rc)
  253. goto err_out_regions;
  254. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  255. if (probe_ent == NULL) {
  256. rc = -ENOMEM;
  257. goto err_out_regions;
  258. }
  259. memset(probe_ent, 0, sizeof(*probe_ent));
  260. probe_ent->dev = pci_dev_to_dev(pdev);
  261. INIT_LIST_HEAD(&probe_ent->node);
  262. mmio_base = ioremap(pci_resource_start(pdev, 0),
  263. pci_resource_len(pdev, 0));
  264. if (mmio_base == NULL) {
  265. rc = -ENOMEM;
  266. goto err_out_free_ent;
  267. }
  268. base = (unsigned long) mmio_base;
  269. /*
  270. * Due to a bug in the chip, the default cache line size can't be used
  271. */
  272. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  273. probe_ent->sht = &vsc_sata_sht;
  274. probe_ent->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  275. ATA_FLAG_MMIO | ATA_FLAG_SATA_RESET;
  276. probe_ent->port_ops = &vsc_sata_ops;
  277. probe_ent->n_ports = 4;
  278. probe_ent->irq = pdev->irq;
  279. probe_ent->irq_flags = SA_SHIRQ;
  280. probe_ent->mmio_base = mmio_base;
  281. /* We don't care much about the PIO/UDMA masks, but the core won't like us
  282. * if we don't fill these
  283. */
  284. probe_ent->pio_mask = 0x1f;
  285. probe_ent->mwdma_mask = 0x07;
  286. probe_ent->udma_mask = 0x7f;
  287. /* We have 4 ports per PCI function */
  288. vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
  289. vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
  290. vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
  291. vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
  292. pci_set_master(pdev);
  293. /*
  294. * Config offset 0x98 is "Extended Control and Status Register 0"
  295. * Default value is (1 << 28). All bits except bit 28 are reserved in
  296. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  297. * If bit 28 is clear, each port has its own LED.
  298. */
  299. pci_write_config_dword(pdev, 0x98, 0);
  300. /* FIXME: check ata_device_add return value */
  301. ata_device_add(probe_ent);
  302. kfree(probe_ent);
  303. return 0;
  304. err_out_free_ent:
  305. kfree(probe_ent);
  306. err_out_regions:
  307. pci_release_regions(pdev);
  308. err_out:
  309. if (!pci_dev_busy)
  310. pci_disable_device(pdev);
  311. return rc;
  312. }
  313. /*
  314. * 0x1725/0x7174 is the Vitesse VSC-7174
  315. * 0x8086/0x3200 is the Intel 31244, which is supposed to be identical
  316. * compatibility is untested as of yet
  317. */
  318. static struct pci_device_id vsc_sata_pci_tbl[] = {
  319. { 0x1725, 0x7174, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  320. { 0x8086, 0x3200, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  321. { }
  322. };
  323. static struct pci_driver vsc_sata_pci_driver = {
  324. .name = DRV_NAME,
  325. .id_table = vsc_sata_pci_tbl,
  326. .probe = vsc_sata_init_one,
  327. .remove = ata_pci_remove_one,
  328. };
  329. static int __init vsc_sata_init(void)
  330. {
  331. return pci_module_init(&vsc_sata_pci_driver);
  332. }
  333. static void __exit vsc_sata_exit(void)
  334. {
  335. pci_unregister_driver(&vsc_sata_pci_driver);
  336. }
  337. MODULE_AUTHOR("Jeremy Higdon");
  338. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  339. MODULE_LICENSE("GPL");
  340. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  341. MODULE_VERSION(DRV_VERSION);
  342. module_init(vsc_sata_init);
  343. module_exit(vsc_sata_exit);