sata_sil.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. * The contents of this file are subject to the Open
  12. * Software License version 1.1 that can be found at
  13. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  14. * by reference.
  15. *
  16. * Alternatively, the contents of this file may be used under the terms
  17. * of the GNU General Public License version 2 (the "GPL") as distributed
  18. * in the kernel source COPYING file, in which case the provisions of
  19. * the GPL are applicable instead of the above. If you wish to allow
  20. * the use of your version of this file only under the terms of the
  21. * GPL and not to allow others to use your version of this file under
  22. * the OSL, indicate your decision by deleting the provisions above and
  23. * replace them with the notice and other provisions required by the GPL.
  24. * If you do not delete the provisions above, a recipient may use your
  25. * version of this file under either the OSL or the GPL.
  26. *
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/pci.h>
  31. #include <linux/init.h>
  32. #include <linux/blkdev.h>
  33. #include <linux/delay.h>
  34. #include <linux/interrupt.h>
  35. #include "scsi.h"
  36. #include <scsi/scsi_host.h>
  37. #include <linux/libata.h>
  38. #define DRV_NAME "sata_sil"
  39. #define DRV_VERSION "0.9"
  40. enum {
  41. sil_3112 = 0,
  42. sil_3114 = 1,
  43. SIL_FIFO_R0 = 0x40,
  44. SIL_FIFO_W0 = 0x41,
  45. SIL_FIFO_R1 = 0x44,
  46. SIL_FIFO_W1 = 0x45,
  47. SIL_FIFO_R2 = 0x240,
  48. SIL_FIFO_W2 = 0x241,
  49. SIL_FIFO_R3 = 0x244,
  50. SIL_FIFO_W3 = 0x245,
  51. SIL_SYSCFG = 0x48,
  52. SIL_MASK_IDE0_INT = (1 << 22),
  53. SIL_MASK_IDE1_INT = (1 << 23),
  54. SIL_MASK_IDE2_INT = (1 << 24),
  55. SIL_MASK_IDE3_INT = (1 << 25),
  56. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  57. SIL_MASK_4PORT = SIL_MASK_2PORT |
  58. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  59. SIL_IDE2_BMDMA = 0x200,
  60. SIL_INTR_STEERING = (1 << 1),
  61. SIL_QUIRK_MOD15WRITE = (1 << 0),
  62. SIL_QUIRK_UDMA5MAX = (1 << 1),
  63. };
  64. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  65. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  66. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  67. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  68. static void sil_post_set_mode (struct ata_port *ap);
  69. static struct pci_device_id sil_pci_tbl[] = {
  70. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  71. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  72. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  73. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  74. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  75. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  76. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  77. { } /* terminate list */
  78. };
  79. /* TODO firmware versions should be added - eric */
  80. static const struct sil_drivelist {
  81. const char * product;
  82. unsigned int quirk;
  83. } sil_blacklist [] = {
  84. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  85. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  86. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  87. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  88. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  89. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  90. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  91. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  92. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  93. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  94. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  95. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  96. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  97. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  98. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  99. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  100. { }
  101. };
  102. static struct pci_driver sil_pci_driver = {
  103. .name = DRV_NAME,
  104. .id_table = sil_pci_tbl,
  105. .probe = sil_init_one,
  106. .remove = ata_pci_remove_one,
  107. };
  108. static Scsi_Host_Template sil_sht = {
  109. .module = THIS_MODULE,
  110. .name = DRV_NAME,
  111. .ioctl = ata_scsi_ioctl,
  112. .queuecommand = ata_scsi_queuecmd,
  113. .eh_strategy_handler = ata_scsi_error,
  114. .can_queue = ATA_DEF_QUEUE,
  115. .this_id = ATA_SHT_THIS_ID,
  116. .sg_tablesize = LIBATA_MAX_PRD,
  117. .max_sectors = ATA_MAX_SECTORS,
  118. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  119. .emulated = ATA_SHT_EMULATED,
  120. .use_clustering = ATA_SHT_USE_CLUSTERING,
  121. .proc_name = DRV_NAME,
  122. .dma_boundary = ATA_DMA_BOUNDARY,
  123. .slave_configure = ata_scsi_slave_config,
  124. .bios_param = ata_std_bios_param,
  125. .ordered_flush = 1,
  126. };
  127. static struct ata_port_operations sil_ops = {
  128. .port_disable = ata_port_disable,
  129. .dev_config = sil_dev_config,
  130. .tf_load = ata_tf_load,
  131. .tf_read = ata_tf_read,
  132. .check_status = ata_check_status,
  133. .exec_command = ata_exec_command,
  134. .dev_select = ata_std_dev_select,
  135. .phy_reset = sata_phy_reset,
  136. .post_set_mode = sil_post_set_mode,
  137. .bmdma_setup = ata_bmdma_setup,
  138. .bmdma_start = ata_bmdma_start,
  139. .bmdma_stop = ata_bmdma_stop,
  140. .bmdma_status = ata_bmdma_status,
  141. .qc_prep = ata_qc_prep,
  142. .qc_issue = ata_qc_issue_prot,
  143. .eng_timeout = ata_eng_timeout,
  144. .irq_handler = ata_interrupt,
  145. .irq_clear = ata_bmdma_irq_clear,
  146. .scr_read = sil_scr_read,
  147. .scr_write = sil_scr_write,
  148. .port_start = ata_port_start,
  149. .port_stop = ata_port_stop,
  150. .host_stop = ata_host_stop,
  151. };
  152. static struct ata_port_info sil_port_info[] = {
  153. /* sil_3112 */
  154. {
  155. .sht = &sil_sht,
  156. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  157. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  158. .pio_mask = 0x1f, /* pio0-4 */
  159. .mwdma_mask = 0x07, /* mwdma0-2 */
  160. .udma_mask = 0x3f, /* udma0-5 */
  161. .port_ops = &sil_ops,
  162. }, /* sil_3114 */
  163. {
  164. .sht = &sil_sht,
  165. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  166. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  167. .pio_mask = 0x1f, /* pio0-4 */
  168. .mwdma_mask = 0x07, /* mwdma0-2 */
  169. .udma_mask = 0x3f, /* udma0-5 */
  170. .port_ops = &sil_ops,
  171. },
  172. };
  173. /* per-port register offsets */
  174. /* TODO: we can probably calculate rather than use a table */
  175. static const struct {
  176. unsigned long tf; /* ATA taskfile register block */
  177. unsigned long ctl; /* ATA control/altstatus register block */
  178. unsigned long bmdma; /* DMA register block */
  179. unsigned long scr; /* SATA control register block */
  180. unsigned long sien; /* SATA Interrupt Enable register */
  181. unsigned long xfer_mode;/* data transfer mode register */
  182. } sil_port[] = {
  183. /* port 0 ... */
  184. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4 },
  185. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4 },
  186. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4 },
  187. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4 },
  188. /* ... port 3 */
  189. };
  190. MODULE_AUTHOR("Jeff Garzik");
  191. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  192. MODULE_LICENSE("GPL");
  193. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  194. MODULE_VERSION(DRV_VERSION);
  195. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  196. {
  197. u8 cache_line = 0;
  198. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  199. return cache_line;
  200. }
  201. static void sil_post_set_mode (struct ata_port *ap)
  202. {
  203. struct ata_host_set *host_set = ap->host_set;
  204. struct ata_device *dev;
  205. void *addr = host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  206. u32 tmp, dev_mode[2];
  207. unsigned int i;
  208. for (i = 0; i < 2; i++) {
  209. dev = &ap->device[i];
  210. if (!ata_dev_present(dev))
  211. dev_mode[i] = 0; /* PIO0/1/2 */
  212. else if (dev->flags & ATA_DFLAG_PIO)
  213. dev_mode[i] = 1; /* PIO3/4 */
  214. else
  215. dev_mode[i] = 3; /* UDMA */
  216. /* value 2 indicates MDMA */
  217. }
  218. tmp = readl(addr);
  219. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  220. tmp |= dev_mode[0];
  221. tmp |= (dev_mode[1] << 4);
  222. writel(tmp, addr);
  223. readl(addr); /* flush */
  224. }
  225. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  226. {
  227. unsigned long offset = ap->ioaddr.scr_addr;
  228. switch (sc_reg) {
  229. case SCR_STATUS:
  230. return offset + 4;
  231. case SCR_ERROR:
  232. return offset + 8;
  233. case SCR_CONTROL:
  234. return offset;
  235. default:
  236. /* do nothing */
  237. break;
  238. }
  239. return 0;
  240. }
  241. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  242. {
  243. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  244. if (mmio)
  245. return readl(mmio);
  246. return 0xffffffffU;
  247. }
  248. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  249. {
  250. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  251. if (mmio)
  252. writel(val, mmio);
  253. }
  254. /**
  255. * sil_dev_config - Apply device/host-specific errata fixups
  256. * @ap: Port containing device to be examined
  257. * @dev: Device to be examined
  258. *
  259. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  260. * device is known to be present, this function is called.
  261. * We apply two errata fixups which are specific to Silicon Image,
  262. * a Seagate and a Maxtor fixup.
  263. *
  264. * For certain Seagate devices, we must limit the maximum sectors
  265. * to under 8K.
  266. *
  267. * For certain Maxtor devices, we must not program the drive
  268. * beyond udma5.
  269. *
  270. * Both fixups are unfairly pessimistic. As soon as I get more
  271. * information on these errata, I will create a more exhaustive
  272. * list, and apply the fixups to only the specific
  273. * devices/hosts/firmwares that need it.
  274. *
  275. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  276. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  277. * pessimistic fix for the following reasons...
  278. * - There seems to be less info on it, only one device gleaned off the
  279. * Windows driver, maybe only one is affected. More info would be greatly
  280. * appreciated.
  281. * - But then again UDMA5 is hardly anything to complain about
  282. */
  283. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  284. {
  285. unsigned int n, quirks = 0;
  286. unsigned char model_num[40];
  287. const char *s;
  288. unsigned int len;
  289. ata_dev_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  290. sizeof(model_num));
  291. s = &model_num[0];
  292. len = strnlen(s, sizeof(model_num));
  293. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  294. while ((len > 0) && (s[len - 1] == ' '))
  295. len--;
  296. for (n = 0; sil_blacklist[n].product; n++)
  297. if (!memcmp(sil_blacklist[n].product, s,
  298. strlen(sil_blacklist[n].product))) {
  299. quirks = sil_blacklist[n].quirk;
  300. break;
  301. }
  302. /* limit requests to 15 sectors */
  303. if (quirks & SIL_QUIRK_MOD15WRITE) {
  304. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix\n",
  305. ap->id, dev->devno);
  306. ap->host->max_sectors = 15;
  307. ap->host->hostt->max_sectors = 15;
  308. dev->flags |= ATA_DFLAG_LOCK_SECTORS;
  309. return;
  310. }
  311. /* limit to udma5 */
  312. if (quirks & SIL_QUIRK_UDMA5MAX) {
  313. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  314. ap->id, dev->devno, s);
  315. ap->udma_mask &= ATA_UDMA5;
  316. return;
  317. }
  318. }
  319. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  320. {
  321. static int printed_version;
  322. struct ata_probe_ent *probe_ent = NULL;
  323. unsigned long base;
  324. void *mmio_base;
  325. int rc;
  326. unsigned int i;
  327. int pci_dev_busy = 0;
  328. u32 tmp, irq_mask;
  329. u8 cls;
  330. if (!printed_version++)
  331. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  332. /*
  333. * If this driver happens to only be useful on Apple's K2, then
  334. * we should check that here as it has a normal Serverworks ID
  335. */
  336. rc = pci_enable_device(pdev);
  337. if (rc)
  338. return rc;
  339. rc = pci_request_regions(pdev, DRV_NAME);
  340. if (rc) {
  341. pci_dev_busy = 1;
  342. goto err_out;
  343. }
  344. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  345. if (rc)
  346. goto err_out_regions;
  347. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  348. if (rc)
  349. goto err_out_regions;
  350. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  351. if (probe_ent == NULL) {
  352. rc = -ENOMEM;
  353. goto err_out_regions;
  354. }
  355. memset(probe_ent, 0, sizeof(*probe_ent));
  356. INIT_LIST_HEAD(&probe_ent->node);
  357. probe_ent->dev = pci_dev_to_dev(pdev);
  358. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  359. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  360. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  361. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  362. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  363. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  364. probe_ent->irq = pdev->irq;
  365. probe_ent->irq_flags = SA_SHIRQ;
  366. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  367. mmio_base = ioremap(pci_resource_start(pdev, 5),
  368. pci_resource_len(pdev, 5));
  369. if (mmio_base == NULL) {
  370. rc = -ENOMEM;
  371. goto err_out_free_ent;
  372. }
  373. probe_ent->mmio_base = mmio_base;
  374. base = (unsigned long) mmio_base;
  375. for (i = 0; i < probe_ent->n_ports; i++) {
  376. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  377. probe_ent->port[i].altstatus_addr =
  378. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  379. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  380. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  381. ata_std_ports(&probe_ent->port[i]);
  382. }
  383. /* Initialize FIFO PCI bus arbitration */
  384. cls = sil_get_device_cache_line(pdev);
  385. if (cls) {
  386. cls >>= 3;
  387. cls++; /* cls = (line_size/8)+1 */
  388. writeb(cls, mmio_base + SIL_FIFO_R0);
  389. writeb(cls, mmio_base + SIL_FIFO_W0);
  390. writeb(cls, mmio_base + SIL_FIFO_R1);
  391. writeb(cls, mmio_base + SIL_FIFO_W1);
  392. if (ent->driver_data == sil_3114) {
  393. writeb(cls, mmio_base + SIL_FIFO_R2);
  394. writeb(cls, mmio_base + SIL_FIFO_W2);
  395. writeb(cls, mmio_base + SIL_FIFO_R3);
  396. writeb(cls, mmio_base + SIL_FIFO_W3);
  397. }
  398. } else
  399. printk(KERN_WARNING DRV_NAME "(%s): cache line size not set. Driver may not function\n",
  400. pci_name(pdev));
  401. if (ent->driver_data == sil_3114) {
  402. irq_mask = SIL_MASK_4PORT;
  403. /* flip the magic "make 4 ports work" bit */
  404. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  405. if ((tmp & SIL_INTR_STEERING) == 0)
  406. writel(tmp | SIL_INTR_STEERING,
  407. mmio_base + SIL_IDE2_BMDMA);
  408. } else {
  409. irq_mask = SIL_MASK_2PORT;
  410. }
  411. /* make sure IDE0/1/2/3 interrupts are not masked */
  412. tmp = readl(mmio_base + SIL_SYSCFG);
  413. if (tmp & irq_mask) {
  414. tmp &= ~irq_mask;
  415. writel(tmp, mmio_base + SIL_SYSCFG);
  416. readl(mmio_base + SIL_SYSCFG); /* flush */
  417. }
  418. /* mask all SATA phy-related interrupts */
  419. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  420. for (i = 0; i < probe_ent->n_ports; i++)
  421. writel(0, mmio_base + sil_port[i].sien);
  422. pci_set_master(pdev);
  423. /* FIXME: check ata_device_add return value */
  424. ata_device_add(probe_ent);
  425. kfree(probe_ent);
  426. return 0;
  427. err_out_free_ent:
  428. kfree(probe_ent);
  429. err_out_regions:
  430. pci_release_regions(pdev);
  431. err_out:
  432. if (!pci_dev_busy)
  433. pci_disable_device(pdev);
  434. return rc;
  435. }
  436. static int __init sil_init(void)
  437. {
  438. return pci_module_init(&sil_pci_driver);
  439. }
  440. static void __exit sil_exit(void)
  441. {
  442. pci_unregister_driver(&sil_pci_driver);
  443. }
  444. module_init(sil_init);
  445. module_exit(sil_exit);