sata_qstor.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. * The contents of this file are subject to the Open
  10. * Software License version 1.1 that can be found at
  11. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  12. * by reference.
  13. *
  14. * Alternatively, the contents of this file may be used under the terms
  15. * of the GNU General Public License version 2 (the "GPL") as distributed
  16. * in the kernel source COPYING file, in which case the provisions of
  17. * the GPL are applicable instead of the above. If you wish to allow
  18. * the use of your version of this file only under the terms of the
  19. * GPL and not to allow others to use your version of this file under
  20. * the OSL, indicate your decision by deleting the provisions above and
  21. * replace them with the notice and other provisions required by the GPL.
  22. * If you do not delete the provisions above, a recipient may use your
  23. * version of this file under either the OSL or the GPL.
  24. *
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/sched.h>
  34. #include "scsi.h"
  35. #include <scsi/scsi_host.h>
  36. #include <asm/io.h>
  37. #include <linux/libata.h>
  38. #define DRV_NAME "sata_qstor"
  39. #define DRV_VERSION "0.04"
  40. enum {
  41. QS_PORTS = 4,
  42. QS_MAX_PRD = LIBATA_MAX_PRD,
  43. QS_CPB_ORDER = 6,
  44. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  45. QS_PRD_BYTES = QS_MAX_PRD * 16,
  46. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  47. QS_DMA_BOUNDARY = ~0UL,
  48. /* global register offsets */
  49. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  50. QS_HID_HPHY = 0x0004, /* host physical interface info */
  51. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  52. QS_HST_SFF = 0x0100, /* host status fifo offset */
  53. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  54. /* global control bits */
  55. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  56. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  57. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  58. /* per-channel register offsets */
  59. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  60. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  61. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  62. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  63. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  64. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  65. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  66. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  67. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  68. /* channel control bits */
  69. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  70. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  71. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  72. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  73. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  74. /* pkt sub-field headers */
  75. QS_HCB_HDR = 0x01, /* Host Control Block header */
  76. QS_DCB_HDR = 0x02, /* Device Control Block header */
  77. /* pkt HCB flag bits */
  78. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  79. QS_HF_DAT = (1 << 3), /* DATa pkt */
  80. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  81. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  82. /* pkt DCB flag bits */
  83. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  84. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  85. /* PCI device IDs */
  86. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  87. };
  88. typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
  89. struct qs_port_priv {
  90. u8 *pkt;
  91. dma_addr_t pkt_dma;
  92. qs_state_t state;
  93. };
  94. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg);
  95. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  96. static int qs_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  97. static irqreturn_t qs_intr (int irq, void *dev_instance, struct pt_regs *regs);
  98. static int qs_port_start(struct ata_port *ap);
  99. static void qs_host_stop(struct ata_host_set *host_set);
  100. static void qs_port_stop(struct ata_port *ap);
  101. static void qs_phy_reset(struct ata_port *ap);
  102. static void qs_qc_prep(struct ata_queued_cmd *qc);
  103. static int qs_qc_issue(struct ata_queued_cmd *qc);
  104. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  105. static void qs_bmdma_stop(struct ata_port *ap);
  106. static u8 qs_bmdma_status(struct ata_port *ap);
  107. static void qs_irq_clear(struct ata_port *ap);
  108. static void qs_eng_timeout(struct ata_port *ap);
  109. static Scsi_Host_Template qs_ata_sht = {
  110. .module = THIS_MODULE,
  111. .name = DRV_NAME,
  112. .ioctl = ata_scsi_ioctl,
  113. .queuecommand = ata_scsi_queuecmd,
  114. .eh_strategy_handler = ata_scsi_error,
  115. .can_queue = ATA_DEF_QUEUE,
  116. .this_id = ATA_SHT_THIS_ID,
  117. .sg_tablesize = QS_MAX_PRD,
  118. .max_sectors = ATA_MAX_SECTORS,
  119. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  120. .emulated = ATA_SHT_EMULATED,
  121. //FIXME .use_clustering = ATA_SHT_USE_CLUSTERING,
  122. .use_clustering = ENABLE_CLUSTERING,
  123. .proc_name = DRV_NAME,
  124. .dma_boundary = QS_DMA_BOUNDARY,
  125. .slave_configure = ata_scsi_slave_config,
  126. .bios_param = ata_std_bios_param,
  127. };
  128. static struct ata_port_operations qs_ata_ops = {
  129. .port_disable = ata_port_disable,
  130. .tf_load = ata_tf_load,
  131. .tf_read = ata_tf_read,
  132. .check_status = ata_check_status,
  133. .check_atapi_dma = qs_check_atapi_dma,
  134. .exec_command = ata_exec_command,
  135. .dev_select = ata_std_dev_select,
  136. .phy_reset = qs_phy_reset,
  137. .qc_prep = qs_qc_prep,
  138. .qc_issue = qs_qc_issue,
  139. .eng_timeout = qs_eng_timeout,
  140. .irq_handler = qs_intr,
  141. .irq_clear = qs_irq_clear,
  142. .scr_read = qs_scr_read,
  143. .scr_write = qs_scr_write,
  144. .port_start = qs_port_start,
  145. .port_stop = qs_port_stop,
  146. .host_stop = qs_host_stop,
  147. .bmdma_stop = qs_bmdma_stop,
  148. .bmdma_status = qs_bmdma_status,
  149. };
  150. static struct ata_port_info qs_port_info[] = {
  151. /* board_2068_idx */
  152. {
  153. .sht = &qs_ata_sht,
  154. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  155. ATA_FLAG_SATA_RESET |
  156. //FIXME ATA_FLAG_SRST |
  157. ATA_FLAG_MMIO,
  158. .pio_mask = 0x10, /* pio4 */
  159. .udma_mask = 0x7f, /* udma0-6 */
  160. .port_ops = &qs_ata_ops,
  161. },
  162. };
  163. static struct pci_device_id qs_ata_pci_tbl[] = {
  164. { PCI_VENDOR_ID_PDC, 0x2068, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  165. board_2068_idx },
  166. { } /* terminate list */
  167. };
  168. static struct pci_driver qs_ata_pci_driver = {
  169. .name = DRV_NAME,
  170. .id_table = qs_ata_pci_tbl,
  171. .probe = qs_ata_init_one,
  172. .remove = ata_pci_remove_one,
  173. };
  174. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  175. {
  176. return 1; /* ATAPI DMA not supported */
  177. }
  178. static void qs_bmdma_stop(struct ata_port *ap)
  179. {
  180. /* nothing */
  181. }
  182. static u8 qs_bmdma_status(struct ata_port *ap)
  183. {
  184. return 0;
  185. }
  186. static void qs_irq_clear(struct ata_port *ap)
  187. {
  188. /* nothing */
  189. }
  190. static inline void qs_enter_reg_mode(struct ata_port *ap)
  191. {
  192. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  193. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  194. readb(chan + QS_CCT_CTR0); /* flush */
  195. }
  196. static inline void qs_reset_channel_logic(struct ata_port *ap)
  197. {
  198. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  199. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  200. readb(chan + QS_CCT_CTR0); /* flush */
  201. qs_enter_reg_mode(ap);
  202. }
  203. static void qs_phy_reset(struct ata_port *ap)
  204. {
  205. struct qs_port_priv *pp = ap->private_data;
  206. pp->state = qs_state_idle;
  207. qs_reset_channel_logic(ap);
  208. sata_phy_reset(ap);
  209. }
  210. static void qs_eng_timeout(struct ata_port *ap)
  211. {
  212. struct qs_port_priv *pp = ap->private_data;
  213. if (pp->state != qs_state_idle) /* healthy paranoia */
  214. pp->state = qs_state_mmio;
  215. qs_reset_channel_logic(ap);
  216. ata_eng_timeout(ap);
  217. }
  218. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg)
  219. {
  220. if (sc_reg > SCR_CONTROL)
  221. return ~0U;
  222. return readl((void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  223. }
  224. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  225. {
  226. if (sc_reg > SCR_CONTROL)
  227. return;
  228. writel(val, (void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  229. }
  230. static void qs_fill_sg(struct ata_queued_cmd *qc)
  231. {
  232. struct scatterlist *sg = qc->sg;
  233. struct ata_port *ap = qc->ap;
  234. struct qs_port_priv *pp = ap->private_data;
  235. unsigned int nelem;
  236. u8 *prd = pp->pkt + QS_CPB_BYTES;
  237. assert(sg != NULL);
  238. assert(qc->n_elem > 0);
  239. for (nelem = 0; nelem < qc->n_elem; nelem++,sg++) {
  240. u64 addr;
  241. u32 len;
  242. addr = sg_dma_address(sg);
  243. *(__le64 *)prd = cpu_to_le64(addr);
  244. prd += sizeof(u64);
  245. len = sg_dma_len(sg);
  246. *(__le32 *)prd = cpu_to_le32(len);
  247. prd += sizeof(u64);
  248. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  249. (unsigned long long)addr, len);
  250. }
  251. }
  252. static void qs_qc_prep(struct ata_queued_cmd *qc)
  253. {
  254. struct qs_port_priv *pp = qc->ap->private_data;
  255. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  256. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  257. u64 addr;
  258. VPRINTK("ENTER\n");
  259. qs_enter_reg_mode(qc->ap);
  260. if (qc->tf.protocol != ATA_PROT_DMA) {
  261. ata_qc_prep(qc);
  262. return;
  263. }
  264. qs_fill_sg(qc);
  265. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  266. hflags |= QS_HF_DIRO;
  267. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  268. dflags |= QS_DF_ELBA;
  269. /* host control block (HCB) */
  270. buf[ 0] = QS_HCB_HDR;
  271. buf[ 1] = hflags;
  272. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nsect * ATA_SECT_SIZE);
  273. *(__le32 *)(&buf[ 8]) = cpu_to_le32(qc->n_elem);
  274. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  275. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  276. /* device control block (DCB) */
  277. buf[24] = QS_DCB_HDR;
  278. buf[28] = dflags;
  279. /* frame information structure (FIS) */
  280. ata_tf_to_fis(&qc->tf, &buf[32], 0);
  281. }
  282. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  283. {
  284. struct ata_port *ap = qc->ap;
  285. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  286. VPRINTK("ENTER, ap %p\n", ap);
  287. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  288. wmb(); /* flush PRDs and pkt to memory */
  289. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  290. readl(chan + QS_CCT_CFF); /* flush */
  291. }
  292. static int qs_qc_issue(struct ata_queued_cmd *qc)
  293. {
  294. struct qs_port_priv *pp = qc->ap->private_data;
  295. switch (qc->tf.protocol) {
  296. case ATA_PROT_DMA:
  297. pp->state = qs_state_pkt;
  298. qs_packet_start(qc);
  299. return 0;
  300. case ATA_PROT_ATAPI_DMA:
  301. BUG();
  302. break;
  303. default:
  304. break;
  305. }
  306. pp->state = qs_state_mmio;
  307. return ata_qc_issue_prot(qc);
  308. }
  309. static inline unsigned int qs_intr_pkt(struct ata_host_set *host_set)
  310. {
  311. unsigned int handled = 0;
  312. u8 sFFE;
  313. u8 __iomem *mmio_base = host_set->mmio_base;
  314. do {
  315. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  316. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  317. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  318. sFFE = sff1 >> 31; /* empty flag */
  319. if (sEVLD) {
  320. u8 sDST = sff0 >> 16; /* dev status */
  321. u8 sHST = sff1 & 0x3f; /* host status */
  322. unsigned int port_no = (sff1 >> 8) & 0x03;
  323. struct ata_port *ap = host_set->ports[port_no];
  324. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  325. sff1, sff0, port_no, sHST, sDST);
  326. handled = 1;
  327. if (ap && (!(ap->flags & ATA_FLAG_PORT_DISABLED))) {
  328. struct ata_queued_cmd *qc;
  329. struct qs_port_priv *pp = ap->private_data;
  330. if (!pp || pp->state != qs_state_pkt)
  331. continue;
  332. qc = ata_qc_from_tag(ap, ap->active_tag);
  333. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  334. switch (sHST) {
  335. case 0: /* sucessful CPB */
  336. case 3: /* device error */
  337. pp->state = qs_state_idle;
  338. qs_enter_reg_mode(qc->ap);
  339. ata_qc_complete(qc, sDST);
  340. break;
  341. default:
  342. break;
  343. }
  344. }
  345. }
  346. }
  347. } while (!sFFE);
  348. return handled;
  349. }
  350. static inline unsigned int qs_intr_mmio(struct ata_host_set *host_set)
  351. {
  352. unsigned int handled = 0, port_no;
  353. for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
  354. struct ata_port *ap;
  355. ap = host_set->ports[port_no];
  356. if (ap && (!(ap->flags & ATA_FLAG_PORT_DISABLED))) {
  357. struct ata_queued_cmd *qc;
  358. struct qs_port_priv *pp = ap->private_data;
  359. if (!pp || pp->state != qs_state_mmio)
  360. continue;
  361. qc = ata_qc_from_tag(ap, ap->active_tag);
  362. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  363. /* check main status, clearing INTRQ */
  364. u8 status = ata_chk_status(ap);
  365. if ((status & ATA_BUSY))
  366. continue;
  367. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  368. ap->id, qc->tf.protocol, status);
  369. /* complete taskfile transaction */
  370. pp->state = qs_state_idle;
  371. ata_qc_complete(qc, status);
  372. handled = 1;
  373. }
  374. }
  375. }
  376. return handled;
  377. }
  378. static irqreturn_t qs_intr(int irq, void *dev_instance, struct pt_regs *regs)
  379. {
  380. struct ata_host_set *host_set = dev_instance;
  381. unsigned int handled = 0;
  382. VPRINTK("ENTER\n");
  383. spin_lock(&host_set->lock);
  384. handled = qs_intr_pkt(host_set) | qs_intr_mmio(host_set);
  385. spin_unlock(&host_set->lock);
  386. VPRINTK("EXIT\n");
  387. return IRQ_RETVAL(handled);
  388. }
  389. static void qs_ata_setup_port(struct ata_ioports *port, unsigned long base)
  390. {
  391. port->cmd_addr =
  392. port->data_addr = base + 0x400;
  393. port->error_addr =
  394. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  395. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  396. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  397. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  398. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  399. port->device_addr = base + 0x430;
  400. port->status_addr =
  401. port->command_addr = base + 0x438;
  402. port->altstatus_addr =
  403. port->ctl_addr = base + 0x440;
  404. port->scr_addr = base + 0xc00;
  405. }
  406. static int qs_port_start(struct ata_port *ap)
  407. {
  408. struct device *dev = ap->host_set->dev;
  409. struct qs_port_priv *pp;
  410. void __iomem *mmio_base = ap->host_set->mmio_base;
  411. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  412. u64 addr;
  413. int rc;
  414. rc = ata_port_start(ap);
  415. if (rc)
  416. return rc;
  417. qs_enter_reg_mode(ap);
  418. pp = kcalloc(1, sizeof(*pp), GFP_KERNEL);
  419. if (!pp) {
  420. rc = -ENOMEM;
  421. goto err_out;
  422. }
  423. pp->pkt = dma_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  424. GFP_KERNEL);
  425. if (!pp->pkt) {
  426. rc = -ENOMEM;
  427. goto err_out_kfree;
  428. }
  429. memset(pp->pkt, 0, QS_PKT_BYTES);
  430. ap->private_data = pp;
  431. addr = (u64)pp->pkt_dma;
  432. writel((u32) addr, chan + QS_CCF_CPBA);
  433. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  434. return 0;
  435. err_out_kfree:
  436. kfree(pp);
  437. err_out:
  438. ata_port_stop(ap);
  439. return rc;
  440. }
  441. static void qs_port_stop(struct ata_port *ap)
  442. {
  443. struct device *dev = ap->host_set->dev;
  444. struct qs_port_priv *pp = ap->private_data;
  445. if (pp != NULL) {
  446. ap->private_data = NULL;
  447. if (pp->pkt != NULL)
  448. dma_free_coherent(dev, QS_PKT_BYTES, pp->pkt,
  449. pp->pkt_dma);
  450. kfree(pp);
  451. }
  452. ata_port_stop(ap);
  453. }
  454. static void qs_host_stop(struct ata_host_set *host_set)
  455. {
  456. void __iomem *mmio_base = host_set->mmio_base;
  457. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  458. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  459. ata_host_stop(host_set);
  460. }
  461. static void qs_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  462. {
  463. void __iomem *mmio_base = pe->mmio_base;
  464. unsigned int port_no;
  465. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  466. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  467. /* reset each channel in turn */
  468. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  469. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  470. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  471. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  472. readb(chan + QS_CCT_CTR0); /* flush */
  473. }
  474. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  475. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  476. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  477. /* set FIFO depths to same settings as Windows driver */
  478. writew(32, chan + QS_CFC_HUFT);
  479. writew(32, chan + QS_CFC_HDFT);
  480. writew(10, chan + QS_CFC_DUFT);
  481. writew( 8, chan + QS_CFC_DDFT);
  482. /* set CPB size in bytes, as a power of two */
  483. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  484. }
  485. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  486. }
  487. /*
  488. * The QStor understands 64-bit buses, and uses 64-bit fields
  489. * for DMA pointers regardless of bus width. We just have to
  490. * make sure our DMA masks are set appropriately for whatever
  491. * bridge lies between us and the QStor, and then the DMA mapping
  492. * code will ensure we only ever "see" appropriate buffer addresses.
  493. * If we're 32-bit limited somewhere, then our 64-bit fields will
  494. * just end up with zeros in the upper 32-bits, without any special
  495. * logic required outside of this routine (below).
  496. */
  497. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  498. {
  499. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  500. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  501. if (have_64bit_bus &&
  502. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  503. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  504. if (rc) {
  505. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  506. if (rc) {
  507. printk(KERN_ERR DRV_NAME
  508. "(%s): 64-bit DMA enable failed\n",
  509. pci_name(pdev));
  510. return rc;
  511. }
  512. }
  513. } else {
  514. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  515. if (rc) {
  516. printk(KERN_ERR DRV_NAME
  517. "(%s): 32-bit DMA enable failed\n",
  518. pci_name(pdev));
  519. return rc;
  520. }
  521. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  522. if (rc) {
  523. printk(KERN_ERR DRV_NAME
  524. "(%s): 32-bit consistent DMA enable failed\n",
  525. pci_name(pdev));
  526. return rc;
  527. }
  528. }
  529. return 0;
  530. }
  531. static int qs_ata_init_one(struct pci_dev *pdev,
  532. const struct pci_device_id *ent)
  533. {
  534. static int printed_version;
  535. struct ata_probe_ent *probe_ent = NULL;
  536. void __iomem *mmio_base;
  537. unsigned int board_idx = (unsigned int) ent->driver_data;
  538. int rc, port_no;
  539. if (!printed_version++)
  540. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  541. rc = pci_enable_device(pdev);
  542. if (rc)
  543. return rc;
  544. rc = pci_request_regions(pdev, DRV_NAME);
  545. if (rc)
  546. goto err_out;
  547. if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0) {
  548. rc = -ENODEV;
  549. goto err_out_regions;
  550. }
  551. mmio_base = ioremap(pci_resource_start(pdev, 4),
  552. pci_resource_len(pdev, 4));
  553. if (mmio_base == NULL) {
  554. rc = -ENOMEM;
  555. goto err_out_regions;
  556. }
  557. rc = qs_set_dma_masks(pdev, mmio_base);
  558. if (rc)
  559. goto err_out_iounmap;
  560. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  561. if (probe_ent == NULL) {
  562. rc = -ENOMEM;
  563. goto err_out_iounmap;
  564. }
  565. memset(probe_ent, 0, sizeof(*probe_ent));
  566. probe_ent->dev = pci_dev_to_dev(pdev);
  567. INIT_LIST_HEAD(&probe_ent->node);
  568. probe_ent->sht = qs_port_info[board_idx].sht;
  569. probe_ent->host_flags = qs_port_info[board_idx].host_flags;
  570. probe_ent->pio_mask = qs_port_info[board_idx].pio_mask;
  571. probe_ent->mwdma_mask = qs_port_info[board_idx].mwdma_mask;
  572. probe_ent->udma_mask = qs_port_info[board_idx].udma_mask;
  573. probe_ent->port_ops = qs_port_info[board_idx].port_ops;
  574. probe_ent->irq = pdev->irq;
  575. probe_ent->irq_flags = SA_SHIRQ;
  576. probe_ent->mmio_base = mmio_base;
  577. probe_ent->n_ports = QS_PORTS;
  578. for (port_no = 0; port_no < probe_ent->n_ports; ++port_no) {
  579. unsigned long chan = (unsigned long)mmio_base +
  580. (port_no * 0x4000);
  581. qs_ata_setup_port(&probe_ent->port[port_no], chan);
  582. }
  583. pci_set_master(pdev);
  584. /* initialize adapter */
  585. qs_host_init(board_idx, probe_ent);
  586. rc = ata_device_add(probe_ent);
  587. kfree(probe_ent);
  588. if (rc != QS_PORTS)
  589. goto err_out_iounmap;
  590. return 0;
  591. err_out_iounmap:
  592. iounmap(mmio_base);
  593. err_out_regions:
  594. pci_release_regions(pdev);
  595. err_out:
  596. pci_disable_device(pdev);
  597. return rc;
  598. }
  599. static int __init qs_ata_init(void)
  600. {
  601. return pci_module_init(&qs_ata_pci_driver);
  602. }
  603. static void __exit qs_ata_exit(void)
  604. {
  605. pci_unregister_driver(&qs_ata_pci_driver);
  606. }
  607. MODULE_AUTHOR("Mark Lord");
  608. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  609. MODULE_LICENSE("GPL");
  610. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  611. MODULE_VERSION(DRV_VERSION);
  612. module_init(qs_ata_init);
  613. module_exit(qs_ata_exit);