m32r_pcc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * drivers/pcmcia/m32r_pcc.c
  3. *
  4. * Device driver for the PCMCIA functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/config.h>
  13. #include <linux/types.h>
  14. #include <linux/fcntl.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/timer.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/ioport.h>
  22. #include <linux/delay.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/device.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. #include <asm/bitops.h>
  29. #include <asm/system.h>
  30. #include <asm/addrspace.h>
  31. #include <pcmcia/version.h>
  32. #include <pcmcia/cs_types.h>
  33. #include <pcmcia/ss.h>
  34. #include <pcmcia/cs.h>
  35. /* XXX: should be moved into asm/irq.h */
  36. #define PCC0_IRQ 24
  37. #define PCC1_IRQ 25
  38. #include "m32r_pcc.h"
  39. #define CHAOS_PCC_DEBUG
  40. #ifdef CHAOS_PCC_DEBUG
  41. static volatile u_short dummy_readbuf;
  42. #endif
  43. #define PCC_DEBUG_DBEX
  44. #ifdef DEBUG
  45. static int m32r_pcc_debug;
  46. module_param(m32r_pcc_debug, int, 0644);
  47. #define debug(lvl, fmt, arg...) do { \
  48. if (m32r_pcc_debug > (lvl)) \
  49. printk(KERN_DEBUG "m32r_pcc: " fmt , ## arg); \
  50. } while (0)
  51. #else
  52. #define debug(n, args...) do { } while (0)
  53. #endif
  54. /* Poll status interval -- 0 means default to interrupt */
  55. static int poll_interval = 0;
  56. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  57. typedef struct pcc_socket {
  58. u_short type, flags;
  59. struct pcmcia_socket socket;
  60. unsigned int number;
  61. kio_addr_t ioaddr;
  62. u_long mapaddr;
  63. u_long base; /* PCC register base */
  64. u_char cs_irq, intr;
  65. pccard_io_map io_map[MAX_IO_WIN];
  66. pccard_mem_map mem_map[MAX_WIN];
  67. u_char io_win;
  68. u_char mem_win;
  69. pcc_as_t current_space;
  70. u_char last_iodbex;
  71. #ifdef CHAOS_PCC_DEBUG
  72. u_char last_iosize;
  73. #endif
  74. #ifdef CONFIG_PROC_FS
  75. struct proc_dir_entry *proc;
  76. #endif
  77. } pcc_socket_t;
  78. static int pcc_sockets = 0;
  79. static pcc_socket_t socket[M32R_MAX_PCC] = {
  80. { 0, }, /* ... */
  81. };
  82. /*====================================================================*/
  83. static unsigned int pcc_get(u_short, unsigned int);
  84. static void pcc_set(u_short, unsigned int , unsigned int );
  85. static DEFINE_SPINLOCK(pcc_lock);
  86. void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
  87. {
  88. u_long addr;
  89. u_long flags;
  90. int need_ex;
  91. #ifdef PCC_DEBUG_DBEX
  92. int _dbex;
  93. #endif
  94. pcc_socket_t *t = &socket[sock];
  95. #ifdef CHAOS_PCC_DEBUG
  96. int map_changed = 0;
  97. #endif
  98. /* Need lock ? */
  99. spin_lock_irqsave(&pcc_lock, flags);
  100. /*
  101. * Check if need dbex
  102. */
  103. need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
  104. #ifdef PCC_DEBUG_DBEX
  105. _dbex = need_ex;
  106. need_ex = 0;
  107. #endif
  108. /*
  109. * calculate access address
  110. */
  111. addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
  112. /*
  113. * Check current mapping
  114. */
  115. if (t->current_space != as_io || t->last_iodbex != need_ex) {
  116. u_long cbsz;
  117. /*
  118. * Disable first
  119. */
  120. pcc_set(sock, PCCR, 0);
  121. /*
  122. * Set mode and io address
  123. */
  124. cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
  125. pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
  126. pcc_set(sock, PCADR, addr & 0x1ff00000);
  127. /*
  128. * Enable and read it
  129. */
  130. pcc_set(sock, PCCR, 1);
  131. #ifdef CHAOS_PCC_DEBUG
  132. #if 0
  133. map_changed = (t->current_space == as_attr && size == 2); /* XXX */
  134. #else
  135. map_changed = 1;
  136. #endif
  137. #endif
  138. t->current_space = as_io;
  139. }
  140. /*
  141. * access to IO space
  142. */
  143. if (size == 1) {
  144. /* Byte */
  145. unsigned char *bp = (unsigned char *)buf;
  146. #ifdef CHAOS_DEBUG
  147. if (map_changed) {
  148. dummy_readbuf = readb(addr);
  149. }
  150. #endif
  151. if (wr) {
  152. /* write Byte */
  153. while (nmemb--) {
  154. writeb(*bp++, addr);
  155. }
  156. } else {
  157. /* read Byte */
  158. while (nmemb--) {
  159. *bp++ = readb(addr);
  160. }
  161. }
  162. } else {
  163. /* Word */
  164. unsigned short *bp = (unsigned short *)buf;
  165. #ifdef CHAOS_PCC_DEBUG
  166. if (map_changed) {
  167. dummy_readbuf = readw(addr);
  168. }
  169. #endif
  170. if (wr) {
  171. /* write Word */
  172. while (nmemb--) {
  173. #ifdef PCC_DEBUG_DBEX
  174. if (_dbex) {
  175. unsigned char *cp = (unsigned char *)bp;
  176. unsigned short tmp;
  177. tmp = cp[1] << 8 | cp[0];
  178. writew(tmp, addr);
  179. bp++;
  180. } else
  181. #endif
  182. writew(*bp++, addr);
  183. }
  184. } else {
  185. /* read Word */
  186. while (nmemb--) {
  187. #ifdef PCC_DEBUG_DBEX
  188. if (_dbex) {
  189. unsigned char *cp = (unsigned char *)bp;
  190. unsigned short tmp;
  191. tmp = readw(addr);
  192. cp[0] = tmp & 0xff;
  193. cp[1] = (tmp >> 8) & 0xff;
  194. bp++;
  195. } else
  196. #endif
  197. *bp++ = readw(addr);
  198. }
  199. }
  200. }
  201. #if 1
  202. /* addr is no longer used */
  203. if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
  204. printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
  205. port, size * 8);
  206. pcc_set(sock, PCIRC, addr);
  207. }
  208. #endif
  209. /*
  210. * save state
  211. */
  212. t->last_iosize = size;
  213. t->last_iodbex = need_ex;
  214. /* Need lock ? */
  215. spin_unlock_irqrestore(&pcc_lock,flags);
  216. return;
  217. }
  218. void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  219. pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
  220. }
  221. void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  222. pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
  223. }
  224. /*====================================================================*/
  225. #define IS_REGISTERED 0x2000
  226. #define IS_ALIVE 0x8000
  227. typedef struct pcc_t {
  228. char *name;
  229. u_short flags;
  230. } pcc_t;
  231. static pcc_t pcc[] = {
  232. { "xnux2", 0 }, { "xnux2", 0 },
  233. };
  234. static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
  235. /*====================================================================*/
  236. static struct timer_list poll_timer;
  237. static unsigned int pcc_get(u_short sock, unsigned int reg)
  238. {
  239. return inl(socket[sock].base + reg);
  240. }
  241. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  242. {
  243. outl(data, socket[sock].base + reg);
  244. }
  245. /*======================================================================
  246. See if a card is present, powered up, in IO mode, and already
  247. bound to a (non PC Card) Linux driver. We leave these alone.
  248. We make an exception for cards that seem to be serial devices.
  249. ======================================================================*/
  250. static int __init is_alive(u_short sock)
  251. {
  252. unsigned int stat;
  253. unsigned int f;
  254. stat = pcc_get(sock, PCIRC);
  255. f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
  256. if(!f){
  257. printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
  258. return 0;
  259. }
  260. if(f!=3)
  261. printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
  262. else
  263. printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
  264. return 0;
  265. }
  266. static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
  267. {
  268. pcc_socket_t *t = &socket[pcc_sockets];
  269. /* add sockets */
  270. t->ioaddr = ioaddr;
  271. t->mapaddr = mapaddr;
  272. t->base = base;
  273. #ifdef CHAOS_PCC_DEBUG
  274. t->flags = MAP_16BIT;
  275. #else
  276. t->flags = 0;
  277. #endif
  278. if (is_alive(pcc_sockets))
  279. t->flags |= IS_ALIVE;
  280. /* add pcc */
  281. if (t->base > 0) {
  282. request_region(t->base, 0x20, "m32r-pcc");
  283. }
  284. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  285. printk("pcc at 0x%08lx\n", t->base);
  286. /* Update socket interrupt information, capabilities */
  287. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  288. t->socket.map_size = M32R_PCC_MAPSIZE;
  289. t->socket.io_offset = ioaddr; /* use for io access offset */
  290. t->socket.irq_mask = 0;
  291. t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
  292. request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
  293. pcc_sockets++;
  294. return;
  295. }
  296. /*====================================================================*/
  297. static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
  298. {
  299. int i, j, irc;
  300. u_int events, active;
  301. int handled = 0;
  302. debug(4, "m32r: pcc_interrupt(%d)\n", irq);
  303. for (j = 0; j < 20; j++) {
  304. active = 0;
  305. for (i = 0; i < pcc_sockets; i++) {
  306. if ((socket[i].cs_irq != irq) &&
  307. (socket[i].socket.pci_irq != irq))
  308. continue;
  309. handled = 1;
  310. irc = pcc_get(i, PCIRC);
  311. irc >>=16;
  312. debug(2, "m32r-pcc:interrput: socket %d pcirc 0x%02x ", i, irc);
  313. if (!irc)
  314. continue;
  315. events = (irc) ? SS_DETECT : 0;
  316. events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
  317. debug(2, " event 0x%02x\n", events);
  318. if (events)
  319. pcmcia_parse_events(&socket[i].socket, events);
  320. active |= events;
  321. active = 0;
  322. }
  323. if (!active) break;
  324. }
  325. if (j == 20)
  326. printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
  327. debug(4, "m32r-pcc: interrupt done\n");
  328. return IRQ_RETVAL(handled);
  329. } /* pcc_interrupt */
  330. static void pcc_interrupt_wrapper(u_long data)
  331. {
  332. pcc_interrupt(0, NULL, NULL);
  333. init_timer(&poll_timer);
  334. poll_timer.expires = jiffies + poll_interval;
  335. add_timer(&poll_timer);
  336. }
  337. /*====================================================================*/
  338. static int _pcc_get_status(u_short sock, u_int *value)
  339. {
  340. u_int status;
  341. status = pcc_get(sock,PCIRC);
  342. *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
  343. ? SS_DETECT : 0;
  344. status = pcc_get(sock,PCCR);
  345. #if 0
  346. *value |= (status & PCCR_PCEN) ? SS_READY : 0;
  347. #else
  348. *value |= SS_READY; /* XXX: always */
  349. #endif
  350. status = pcc_get(sock,PCCSIGCR);
  351. *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
  352. debug(3, "m32r-pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
  353. return 0;
  354. } /* _get_status */
  355. /*====================================================================*/
  356. static int _pcc_get_socket(u_short sock, socket_state_t *state)
  357. {
  358. debug(3, "m32r-pcc: GetSocket(%d) = flags %#3.3x, Vcc %d, Vpp %d, "
  359. "io_irq %d, csc_mask %#2.2x\n", sock, state->flags,
  360. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  361. return 0;
  362. } /* _get_socket */
  363. /*====================================================================*/
  364. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  365. {
  366. u_long reg = 0;
  367. debug(3, "m32r-pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  368. "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
  369. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  370. if (state->Vcc) {
  371. /*
  372. * 5V only
  373. */
  374. if (state->Vcc == 50) {
  375. reg |= PCCSIGCR_VEN;
  376. } else {
  377. return -EINVAL;
  378. }
  379. }
  380. if (state->flags & SS_RESET) {
  381. debug(3, ":RESET\n");
  382. reg |= PCCSIGCR_CRST;
  383. }
  384. if (state->flags & SS_OUTPUT_ENA){
  385. debug(3, ":OUTPUT_ENA\n");
  386. /* bit clear */
  387. } else {
  388. reg |= PCCSIGCR_SEN;
  389. }
  390. pcc_set(sock,PCCSIGCR,reg);
  391. #ifdef DEBUG
  392. if(state->flags & SS_IOCARD){
  393. debug(3, ":IOCARD");
  394. }
  395. if (state->flags & SS_PWR_AUTO) {
  396. debug(3, ":PWR_AUTO");
  397. }
  398. if (state->csc_mask & SS_DETECT)
  399. debug(3, ":csc-SS_DETECT");
  400. if (state->flags & SS_IOCARD) {
  401. if (state->csc_mask & SS_STSCHG)
  402. debug(3, ":STSCHG");
  403. } else {
  404. if (state->csc_mask & SS_BATDEAD)
  405. debug(3, ":BATDEAD");
  406. if (state->csc_mask & SS_BATWARN)
  407. debug(3, ":BATWARN");
  408. if (state->csc_mask & SS_READY)
  409. debug(3, ":READY");
  410. }
  411. debug(3, "\n");
  412. #endif
  413. return 0;
  414. } /* _set_socket */
  415. /*====================================================================*/
  416. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  417. {
  418. u_char map;
  419. debug(3, "m32r-pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  420. "%#lx-%#lx)\n", sock, io->map, io->flags,
  421. io->speed, io->start, io->stop);
  422. map = io->map;
  423. return 0;
  424. } /* _set_io_map */
  425. /*====================================================================*/
  426. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  427. {
  428. u_char map = mem->map;
  429. u_long mode;
  430. u_long addr;
  431. pcc_socket_t *t = &socket[sock];
  432. #ifdef CHAOS_PCC_DEBUG
  433. #if 0
  434. pcc_as_t last = t->current_space;
  435. #endif
  436. #endif
  437. debug(3, "m32r-pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  438. "%#lx, %#x)\n", sock, map, mem->flags,
  439. mem->speed, mem->static_start, mem->card_start);
  440. /*
  441. * sanity check
  442. */
  443. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  444. return -EINVAL;
  445. }
  446. /*
  447. * de-activate
  448. */
  449. if ((mem->flags & MAP_ACTIVE) == 0) {
  450. t->current_space = as_none;
  451. return 0;
  452. }
  453. /*
  454. * Disable first
  455. */
  456. pcc_set(sock, PCCR, 0);
  457. /*
  458. * Set mode
  459. */
  460. if (mem->flags & MAP_ATTRIB) {
  461. mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
  462. t->current_space = as_attr;
  463. } else {
  464. mode = 0; /* common memory */
  465. t->current_space = as_comm;
  466. }
  467. pcc_set(sock, PCMOD, mode);
  468. /*
  469. * Set address
  470. */
  471. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  472. pcc_set(sock, PCADR, addr);
  473. mem->static_start = addr + mem->card_start;
  474. /*
  475. * Enable again
  476. */
  477. pcc_set(sock, PCCR, 1);
  478. #ifdef CHAOS_PCC_DEBUG
  479. #if 0
  480. if (last != as_attr) {
  481. #else
  482. if (1) {
  483. #endif
  484. dummy_readbuf = *(u_char *)(addr + KSEG1);
  485. }
  486. #endif
  487. return 0;
  488. } /* _set_mem_map */
  489. #if 0 /* driver model ordering issue */
  490. /*======================================================================
  491. Routines for accessing socket information and register dumps via
  492. /proc/bus/pccard/...
  493. ======================================================================*/
  494. static ssize_t show_info(struct class_device *class_dev, char *buf)
  495. {
  496. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  497. socket.dev);
  498. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  499. pcc[s->type].name, s->base);
  500. }
  501. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  502. {
  503. /* FIXME */
  504. return 0;
  505. }
  506. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  507. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  508. #endif
  509. /*====================================================================*/
  510. /* this is horribly ugly... proper locking needs to be done here at
  511. * some time... */
  512. #define LOCKED(x) do { \
  513. int retval; \
  514. unsigned long flags; \
  515. spin_lock_irqsave(&pcc_lock, flags); \
  516. retval = x; \
  517. spin_unlock_irqrestore(&pcc_lock, flags); \
  518. return retval; \
  519. } while (0)
  520. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  521. {
  522. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  523. if (socket[sock].flags & IS_ALIVE) {
  524. *value = 0;
  525. return -EINVAL;
  526. }
  527. LOCKED(_pcc_get_status(sock, value));
  528. }
  529. static int pcc_get_socket(struct pcmcia_socket *s, socket_state_t *state)
  530. {
  531. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  532. if (socket[sock].flags & IS_ALIVE)
  533. return -EINVAL;
  534. LOCKED(_pcc_get_socket(sock, state));
  535. }
  536. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  537. {
  538. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  539. if (socket[sock].flags & IS_ALIVE)
  540. return -EINVAL;
  541. LOCKED(_pcc_set_socket(sock, state));
  542. }
  543. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  544. {
  545. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  546. if (socket[sock].flags & IS_ALIVE)
  547. return -EINVAL;
  548. LOCKED(_pcc_set_io_map(sock, io));
  549. }
  550. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  551. {
  552. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  553. if (socket[sock].flags & IS_ALIVE)
  554. return -EINVAL;
  555. LOCKED(_pcc_set_mem_map(sock, mem));
  556. }
  557. static int pcc_init(struct pcmcia_socket *s)
  558. {
  559. debug(4, "m32r-pcc: init call\n");
  560. return 0;
  561. }
  562. static struct pccard_operations pcc_operations = {
  563. .init = pcc_init,
  564. .get_status = pcc_get_status,
  565. .get_socket = pcc_get_socket,
  566. .set_socket = pcc_set_socket,
  567. .set_io_map = pcc_set_io_map,
  568. .set_mem_map = pcc_set_mem_map,
  569. };
  570. /*====================================================================*/
  571. static int m32r_pcc_suspend(struct device *dev, pm_message_t state, u32 level)
  572. {
  573. int ret = 0;
  574. if (level == SUSPEND_SAVE_STATE)
  575. ret = pcmcia_socket_dev_suspend(dev, state);
  576. return ret;
  577. }
  578. static int m32r_pcc_resume(struct device *dev, u32 level)
  579. {
  580. int ret = 0;
  581. if (level == RESUME_RESTORE_STATE)
  582. ret = pcmcia_socket_dev_resume(dev);
  583. return ret;
  584. }
  585. static struct device_driver pcc_driver = {
  586. .name = "pcc",
  587. .bus = &platform_bus_type,
  588. .suspend = m32r_pcc_suspend,
  589. .resume = m32r_pcc_resume,
  590. };
  591. static struct platform_device pcc_device = {
  592. .name = "pcc",
  593. .id = 0,
  594. };
  595. /*====================================================================*/
  596. static int __init init_m32r_pcc(void)
  597. {
  598. int i, ret;
  599. ret = driver_register(&pcc_driver);
  600. if (ret)
  601. return ret;
  602. ret = platform_device_register(&pcc_device);
  603. if (ret){
  604. driver_unregister(&pcc_driver);
  605. return ret;
  606. }
  607. printk(KERN_INFO "m32r PCC probe:\n");
  608. pcc_sockets = 0;
  609. add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
  610. #ifdef CONFIG_M32RPCC_SLOT2
  611. add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
  612. #endif
  613. if (pcc_sockets == 0) {
  614. printk("socket is not found.\n");
  615. platform_device_unregister(&pcc_device);
  616. driver_unregister(&pcc_driver);
  617. return -ENODEV;
  618. }
  619. /* Set up interrupt handler(s) */
  620. for (i = 0 ; i < pcc_sockets ; i++) {
  621. socket[i].socket.dev.dev = &pcc_device.dev;
  622. socket[i].socket.ops = &pcc_operations;
  623. socket[i].socket.resource_ops = &pccard_static_ops;
  624. socket[i].socket.owner = THIS_MODULE;
  625. socket[i].number = i;
  626. ret = pcmcia_register_socket(&socket[i].socket);
  627. if (!ret)
  628. socket[i].flags |= IS_REGISTERED;
  629. #if 0 /* driver model ordering issue */
  630. class_device_create_file(&socket[i].socket.dev,
  631. &class_device_attr_info);
  632. class_device_create_file(&socket[i].socket.dev,
  633. &class_device_attr_exca);
  634. #endif
  635. }
  636. /* Finally, schedule a polling interrupt */
  637. if (poll_interval != 0) {
  638. poll_timer.function = pcc_interrupt_wrapper;
  639. poll_timer.data = 0;
  640. init_timer(&poll_timer);
  641. poll_timer.expires = jiffies + poll_interval;
  642. add_timer(&poll_timer);
  643. }
  644. return 0;
  645. } /* init_m32r_pcc */
  646. static void __exit exit_m32r_pcc(void)
  647. {
  648. int i;
  649. for (i = 0; i < pcc_sockets; i++)
  650. if (socket[i].flags & IS_REGISTERED)
  651. pcmcia_unregister_socket(&socket[i].socket);
  652. platform_device_unregister(&pcc_device);
  653. if (poll_interval != 0)
  654. del_timer_sync(&poll_timer);
  655. driver_unregister(&pcc_driver);
  656. } /* exit_m32r_pcc */
  657. module_init(init_m32r_pcc);
  658. module_exit(exit_m32r_pcc);
  659. MODULE_LICENSE("Dual MPL/GPL");
  660. /*====================================================================*/