m32r_cfc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * drivers/pcmcia/m32r_cfc.c
  3. *
  4. * Device driver for the CFC functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/config.h>
  13. #include <linux/types.h>
  14. #include <linux/fcntl.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/timer.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/ioport.h>
  22. #include <linux/delay.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/device.h>
  26. #include <linux/bitops.h>
  27. #include <asm/irq.h>
  28. #include <asm/io.h>
  29. #include <asm/system.h>
  30. #include <pcmcia/version.h>
  31. #include <pcmcia/cs_types.h>
  32. #include <pcmcia/ss.h>
  33. #include <pcmcia/cs.h>
  34. #undef MAX_IO_WIN /* FIXME */
  35. #define MAX_IO_WIN 1
  36. #undef MAX_WIN /* FIXME */
  37. #define MAX_WIN 1
  38. #include "m32r_cfc.h"
  39. #ifdef DEBUG
  40. static int m32r_cfc_debug;
  41. module_param(m32r_cfc_debug, int, 0644);
  42. #define debug(lvl, fmt, arg...) do { \
  43. if (m32r_cfc_debug > (lvl)) \
  44. printk(KERN_DEBUG "m32r_cfc: " fmt , ## arg); \
  45. } while (0)
  46. #else
  47. #define debug(n, args...) do { } while (0)
  48. #endif
  49. /* Poll status interval -- 0 means default to interrupt */
  50. static int poll_interval = 0;
  51. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  52. typedef struct pcc_socket {
  53. u_short type, flags;
  54. struct pcmcia_socket socket;
  55. unsigned int number;
  56. kio_addr_t ioaddr;
  57. u_long mapaddr;
  58. u_long base; /* PCC register base */
  59. u_char cs_irq1, cs_irq2, intr;
  60. pccard_io_map io_map[MAX_IO_WIN];
  61. pccard_mem_map mem_map[MAX_WIN];
  62. u_char io_win;
  63. u_char mem_win;
  64. pcc_as_t current_space;
  65. u_char last_iodbex;
  66. #ifdef CONFIG_PROC_FS
  67. struct proc_dir_entry *proc;
  68. #endif
  69. } pcc_socket_t;
  70. static int pcc_sockets = 0;
  71. static pcc_socket_t socket[M32R_MAX_PCC] = {
  72. { 0, }, /* ... */
  73. };
  74. /*====================================================================*/
  75. static unsigned int pcc_get(u_short, unsigned int);
  76. static void pcc_set(u_short, unsigned int , unsigned int );
  77. static DEFINE_SPINLOCK(pcc_lock);
  78. #if !defined(CONFIG_PLAT_USRV)
  79. static inline u_long pcc_port2addr(unsigned long port, int size) {
  80. u_long addr = 0;
  81. u_long odd;
  82. if (size == 1) { /* byte access */
  83. odd = (port&1) << 11;
  84. port -= port & 1;
  85. addr = CFC_IO_MAPBASE_BYTE - CFC_IOPORT_BASE + odd + port;
  86. } else if (size == 2)
  87. addr = CFC_IO_MAPBASE_WORD - CFC_IOPORT_BASE + port;
  88. return addr;
  89. }
  90. #else /* CONFIG_PLAT_USRV */
  91. static inline u_long pcc_port2addr(unsigned long port, int size) {
  92. u_long odd;
  93. u_long addr = ((port - CFC_IOPORT_BASE) & 0xf000) << 8;
  94. if (size == 1) { /* byte access */
  95. odd = port & 1;
  96. port -= odd;
  97. odd <<= 11;
  98. addr = (addr | CFC_IO_MAPBASE_BYTE) + odd + (port & 0xfff);
  99. } else if (size == 2) /* word access */
  100. addr = (addr | CFC_IO_MAPBASE_WORD) + (port & 0xfff);
  101. return addr;
  102. }
  103. #endif /* CONFIG_PLAT_USRV */
  104. void pcc_ioread_byte(int sock, unsigned long port, void *buf, size_t size,
  105. size_t nmemb, int flag)
  106. {
  107. u_long addr;
  108. unsigned char *bp = (unsigned char *)buf;
  109. unsigned long flags;
  110. debug(3, "m32r_cfc: pcc_ioread_byte: sock=%d, port=%#lx, buf=%p, "
  111. "size=%u, nmemb=%d, flag=%d\n",
  112. sock, port, buf, size, nmemb, flag);
  113. addr = pcc_port2addr(port, 1);
  114. if (!addr) {
  115. printk("m32r_cfc:ioread_byte null port :%#lx\n",port);
  116. return;
  117. }
  118. debug(3, "m32r_cfc: pcc_ioread_byte: addr=%#lx\n", addr);
  119. spin_lock_irqsave(&pcc_lock, flags);
  120. /* read Byte */
  121. while (nmemb--)
  122. *bp++ = readb(addr);
  123. spin_unlock_irqrestore(&pcc_lock, flags);
  124. }
  125. void pcc_ioread_word(int sock, unsigned long port, void *buf, size_t size,
  126. size_t nmemb, int flag)
  127. {
  128. u_long addr;
  129. unsigned short *bp = (unsigned short *)buf;
  130. unsigned long flags;
  131. debug(3, "m32r_cfc: pcc_ioread_word: sock=%d, port=%#lx, "
  132. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  133. sock, port, buf, size, nmemb, flag);
  134. if (size != 2)
  135. printk("m32r_cfc: ioread_word :illigal size %u : %#lx\n", size,
  136. port);
  137. if (size == 9)
  138. printk("m32r_cfc: ioread_word :insw \n");
  139. addr = pcc_port2addr(port, 2);
  140. if (!addr) {
  141. printk("m32r_cfc:ioread_word null port :%#lx\n",port);
  142. return;
  143. }
  144. debug(3, "m32r_cfc: pcc_ioread_word: addr=%#lx\n", addr);
  145. spin_lock_irqsave(&pcc_lock, flags);
  146. /* read Word */
  147. while (nmemb--)
  148. *bp++ = readw(addr);
  149. spin_unlock_irqrestore(&pcc_lock, flags);
  150. }
  151. void pcc_iowrite_byte(int sock, unsigned long port, void *buf, size_t size,
  152. size_t nmemb, int flag)
  153. {
  154. u_long addr;
  155. unsigned char *bp = (unsigned char *)buf;
  156. unsigned long flags;
  157. debug(3, "m32r_cfc: pcc_iowrite_byte: sock=%d, port=%#lx, "
  158. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  159. sock, port, buf, size, nmemb, flag);
  160. /* write Byte */
  161. addr = pcc_port2addr(port, 1);
  162. if (!addr) {
  163. printk("m32r_cfc:iowrite_byte null port:%#lx\n",port);
  164. return;
  165. }
  166. debug(3, "m32r_cfc: pcc_iowrite_byte: addr=%#lx\n", addr);
  167. spin_lock_irqsave(&pcc_lock, flags);
  168. while (nmemb--)
  169. writeb(*bp++, addr);
  170. spin_unlock_irqrestore(&pcc_lock, flags);
  171. }
  172. void pcc_iowrite_word(int sock, unsigned long port, void *buf, size_t size,
  173. size_t nmemb, int flag)
  174. {
  175. u_long addr;
  176. unsigned short *bp = (unsigned short *)buf;
  177. unsigned long flags;
  178. debug(3, "m32r_cfc: pcc_iowrite_word: sock=%d, port=%#lx, "
  179. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  180. sock, port, buf, size, nmemb, flag);
  181. if(size != 2)
  182. printk("m32r_cfc: iowrite_word :illigal size %u : %#lx\n",
  183. size, port);
  184. if(size == 9)
  185. printk("m32r_cfc: iowrite_word :outsw \n");
  186. addr = pcc_port2addr(port, 2);
  187. if (!addr) {
  188. printk("m32r_cfc:iowrite_word null addr :%#lx\n",port);
  189. return;
  190. }
  191. #if 1
  192. if (addr & 1) {
  193. printk("m32r_cfc:iowrite_word port addr (%#lx):%#lx\n", port,
  194. addr);
  195. return;
  196. }
  197. #endif
  198. debug(3, "m32r_cfc: pcc_iowrite_word: addr=%#lx\n", addr);
  199. spin_lock_irqsave(&pcc_lock, flags);
  200. while (nmemb--)
  201. writew(*bp++, addr);
  202. spin_unlock_irqrestore(&pcc_lock, flags);
  203. }
  204. /*====================================================================*/
  205. #define IS_REGISTERED 0x2000
  206. #define IS_ALIVE 0x8000
  207. typedef struct pcc_t {
  208. char *name;
  209. u_short flags;
  210. } pcc_t;
  211. static pcc_t pcc[] = {
  212. #if !defined(CONFIG_PLAT_USRV)
  213. { "m32r_cfc", 0 }, { "", 0 },
  214. #else /* CONFIG_PLAT_USRV */
  215. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "m32r_cfc", 0 },
  216. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "", 0 },
  217. #endif /* CONFIG_PLAT_USRV */
  218. };
  219. static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
  220. /*====================================================================*/
  221. static struct timer_list poll_timer;
  222. static unsigned int pcc_get(u_short sock, unsigned int reg)
  223. {
  224. unsigned int val = inw(reg);
  225. debug(3, "m32r_cfc: pcc_get: reg(0x%08x)=0x%04x\n", reg, val);
  226. return val;
  227. }
  228. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  229. {
  230. outw(data, reg);
  231. debug(3, "m32r_cfc: pcc_set: reg(0x%08x)=0x%04x\n", reg, data);
  232. }
  233. /*======================================================================
  234. See if a card is present, powered up, in IO mode, and already
  235. bound to a (non PC Card) Linux driver. We leave these alone.
  236. We make an exception for cards that seem to be serial devices.
  237. ======================================================================*/
  238. static int __init is_alive(u_short sock)
  239. {
  240. unsigned int stat;
  241. debug(3, "m32r_cfc: is_alive:\n");
  242. printk("CF: ");
  243. stat = pcc_get(sock, (unsigned int)PLD_CFSTS);
  244. if (!stat)
  245. printk("No ");
  246. printk("Card is detected at socket %d : stat = 0x%08x\n", sock, stat);
  247. debug(3, "m32r_cfc: is_alive: sock stat is 0x%04x\n", stat);
  248. return 0;
  249. }
  250. static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
  251. {
  252. pcc_socket_t *t = &socket[pcc_sockets];
  253. debug(3, "m32r_cfc: add_pcc_socket: base=%#lx, irq=%d, "
  254. "mapaddr=%#lx, ioaddr=%08x\n",
  255. base, irq, mapaddr, ioaddr);
  256. /* add sockets */
  257. t->ioaddr = ioaddr;
  258. t->mapaddr = mapaddr;
  259. #if !defined(CONFIG_PLAT_USRV)
  260. t->base = 0;
  261. t->flags = 0;
  262. t->cs_irq1 = irq; // insert irq
  263. t->cs_irq2 = irq + 1; // eject irq
  264. #else /* CONFIG_PLAT_USRV */
  265. t->base = base;
  266. t->flags = 0;
  267. t->cs_irq1 = 0; // insert irq
  268. t->cs_irq2 = 0; // eject irq
  269. #endif /* CONFIG_PLAT_USRV */
  270. if (is_alive(pcc_sockets))
  271. t->flags |= IS_ALIVE;
  272. /* add pcc */
  273. #if !defined(CONFIG_PLAT_USRV)
  274. request_region((unsigned int)PLD_CFRSTCR, 0x20, "m32r_cfc");
  275. #else /* CONFIG_PLAT_USRV */
  276. {
  277. unsigned int reg_base;
  278. reg_base = (unsigned int)PLD_CFRSTCR;
  279. reg_base |= pcc_sockets << 8;
  280. request_region(reg_base, 0x20, "m32r_cfc");
  281. }
  282. #endif /* CONFIG_PLAT_USRV */
  283. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  284. printk("pcc at 0x%08lx\n", t->base);
  285. /* Update socket interrupt information, capabilities */
  286. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  287. t->socket.map_size = M32R_PCC_MAPSIZE;
  288. t->socket.io_offset = ioaddr; /* use for io access offset */
  289. t->socket.irq_mask = 0;
  290. #if !defined(CONFIG_PLAT_USRV)
  291. t->socket.pci_irq = PLD_IRQ_CFIREQ ; /* card interrupt */
  292. #else /* CONFIG_PLAT_USRV */
  293. t->socket.pci_irq = PLD_IRQ_CF0 + pcc_sockets;
  294. #endif /* CONFIG_PLAT_USRV */
  295. #ifndef CONFIG_PLAT_USRV
  296. /* insert interrupt */
  297. request_irq(irq, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  298. /* eject interrupt */
  299. request_irq(irq+1, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  300. debug(3, "m32r_cfc: enable CFMSK, RDYSEL\n");
  301. pcc_set(pcc_sockets, (unsigned int)PLD_CFIMASK, 0x01);
  302. #endif /* CONFIG_PLAT_USRV */
  303. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  304. pcc_set(pcc_sockets, (unsigned int)PLD_CFCR1, 0x0200);
  305. #endif
  306. pcc_sockets++;
  307. return;
  308. }
  309. /*====================================================================*/
  310. static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
  311. {
  312. int i;
  313. u_int events = 0;
  314. int handled = 0;
  315. debug(3, "m32r_cfc: pcc_interrupt: irq=%d, dev=%p, regs=%p\n",
  316. irq, dev, regs);
  317. for (i = 0; i < pcc_sockets; i++) {
  318. if (socket[i].cs_irq1 != irq && socket[i].cs_irq2 != irq)
  319. continue;
  320. handled = 1;
  321. debug(3, "m32r_cfc: pcc_interrupt: socket %d irq 0x%02x ",
  322. i, irq);
  323. events |= SS_DETECT; /* insert or eject */
  324. if (events)
  325. pcmcia_parse_events(&socket[i].socket, events);
  326. }
  327. debug(3, "m32r_cfc: pcc_interrupt: done\n");
  328. return IRQ_RETVAL(handled);
  329. } /* pcc_interrupt */
  330. static void pcc_interrupt_wrapper(u_long data)
  331. {
  332. debug(3, "m32r_cfc: pcc_interrupt_wrapper:\n");
  333. pcc_interrupt(0, NULL, NULL);
  334. init_timer(&poll_timer);
  335. poll_timer.expires = jiffies + poll_interval;
  336. add_timer(&poll_timer);
  337. }
  338. /*====================================================================*/
  339. static int _pcc_get_status(u_short sock, u_int *value)
  340. {
  341. u_int status;
  342. debug(3, "m32r_cfc: _pcc_get_status:\n");
  343. status = pcc_get(sock, (unsigned int)PLD_CFSTS);
  344. *value = (status) ? SS_DETECT : 0;
  345. debug(3, "m32r_cfc: _pcc_get_status: status=0x%08x\n", status);
  346. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  347. if ( status ) {
  348. /* enable CF power */
  349. status = inw((unsigned int)PLD_CPCR);
  350. if (!(status & PLD_CPCR_CF)) {
  351. debug(3, "m32r_cfc: _pcc_get_status: "
  352. "power on (CPCR=0x%08x)\n", status);
  353. status |= PLD_CPCR_CF;
  354. outw(status, (unsigned int)PLD_CPCR);
  355. udelay(100);
  356. }
  357. *value |= SS_POWERON;
  358. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);/* enable buffer */
  359. udelay(100);
  360. *value |= SS_READY; /* always ready */
  361. *value |= SS_3VCARD;
  362. } else {
  363. /* disable CF power */
  364. status = inw((unsigned int)PLD_CPCR);
  365. status &= ~PLD_CPCR_CF;
  366. outw(status, (unsigned int)PLD_CPCR);
  367. udelay(100);
  368. debug(3, "m32r_cfc: _pcc_get_status: "
  369. "power off (CPCR=0x%08x)\n", status);
  370. }
  371. #elif defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  372. if ( status ) {
  373. status = pcc_get(sock, (unsigned int)PLD_CPCR);
  374. if (status == 0) { /* power off */
  375. pcc_set(sock, (unsigned int)PLD_CPCR, 1);
  376. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0); /* force buffer off for ZA-36 */
  377. udelay(50);
  378. }
  379. *value |= SS_POWERON;
  380. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);
  381. udelay(50);
  382. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0101);
  383. udelay(25); /* for IDE reset */
  384. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0100);
  385. mdelay(2); /* for IDE reset */
  386. *value |= SS_READY;
  387. *value |= SS_3VCARD;
  388. } else {
  389. /* disable CF power */
  390. pcc_set(sock, (unsigned int)PLD_CPCR, 0);
  391. udelay(100);
  392. debug(3, "m32r_cfc: _pcc_get_status: "
  393. "power off (CPCR=0x%08x)\n", status);
  394. }
  395. #else
  396. #error no platform configuration
  397. #endif
  398. debug(3, "m32r_cfc: _pcc_get_status: GetStatus(%d) = %#4.4x\n",
  399. sock, *value);
  400. return 0;
  401. } /* _get_status */
  402. /*====================================================================*/
  403. static int _pcc_get_socket(u_short sock, socket_state_t *state)
  404. {
  405. // pcc_socket_t *t = &socket[sock];
  406. state->flags = 0;
  407. state->csc_mask = SS_DETECT;
  408. state->csc_mask |= SS_READY;
  409. state->io_irq = 0;
  410. state->Vcc = 33; /* 3.3V fixed */
  411. state->Vpp = 33;
  412. debug(3, "m32r_cfc: GetSocket(%d) = flags %#3.3x, Vcc %d, Vpp %d, "
  413. "io_irq %d, csc_mask %#2.2x\n", sock, state->flags,
  414. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  415. return 0;
  416. } /* _get_socket */
  417. /*====================================================================*/
  418. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  419. {
  420. debug(3, "m32r_cfc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  421. "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
  422. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  423. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  424. if (state->Vcc) {
  425. if ((state->Vcc != 50) && (state->Vcc != 33))
  426. return -EINVAL;
  427. /* accept 5V and 3.3V */
  428. }
  429. #endif
  430. if (state->flags & SS_RESET) {
  431. debug(3, ":RESET\n");
  432. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x101);
  433. }else{
  434. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x100);
  435. }
  436. if (state->flags & SS_OUTPUT_ENA){
  437. debug(3, ":OUTPUT_ENA\n");
  438. /* bit clear */
  439. pcc_set(sock,(unsigned int)PLD_CFBUFCR,0);
  440. } else {
  441. pcc_set(sock,(unsigned int)PLD_CFBUFCR,1);
  442. }
  443. #ifdef DEBUG
  444. if(state->flags & SS_IOCARD){
  445. debug(3, ":IOCARD");
  446. }
  447. if (state->flags & SS_PWR_AUTO) {
  448. debug(3, ":PWR_AUTO");
  449. }
  450. if (state->csc_mask & SS_DETECT)
  451. debug(3, ":csc-SS_DETECT");
  452. if (state->flags & SS_IOCARD) {
  453. if (state->csc_mask & SS_STSCHG)
  454. debug(3, ":STSCHG");
  455. } else {
  456. if (state->csc_mask & SS_BATDEAD)
  457. debug(3, ":BATDEAD");
  458. if (state->csc_mask & SS_BATWARN)
  459. debug(3, ":BATWARN");
  460. if (state->csc_mask & SS_READY)
  461. debug(3, ":READY");
  462. }
  463. debug(3, "\n");
  464. #endif
  465. return 0;
  466. } /* _set_socket */
  467. /*====================================================================*/
  468. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  469. {
  470. u_char map;
  471. debug(3, "m32r_cfc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  472. "%#lx-%#lx)\n", sock, io->map, io->flags,
  473. io->speed, io->start, io->stop);
  474. map = io->map;
  475. return 0;
  476. } /* _set_io_map */
  477. /*====================================================================*/
  478. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  479. {
  480. u_char map = mem->map;
  481. u_long addr;
  482. pcc_socket_t *t = &socket[sock];
  483. debug(3, "m32r_cfc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  484. "%#lx, %#x)\n", sock, map, mem->flags,
  485. mem->speed, mem->static_start, mem->card_start);
  486. /*
  487. * sanity check
  488. */
  489. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  490. return -EINVAL;
  491. }
  492. /*
  493. * de-activate
  494. */
  495. if ((mem->flags & MAP_ACTIVE) == 0) {
  496. t->current_space = as_none;
  497. return 0;
  498. }
  499. /*
  500. * Set mode
  501. */
  502. if (mem->flags & MAP_ATTRIB) {
  503. t->current_space = as_attr;
  504. } else {
  505. t->current_space = as_comm;
  506. }
  507. /*
  508. * Set address
  509. */
  510. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  511. mem->static_start = addr + mem->card_start;
  512. return 0;
  513. } /* _set_mem_map */
  514. #if 0 /* driver model ordering issue */
  515. /*======================================================================
  516. Routines for accessing socket information and register dumps via
  517. /proc/bus/pccard/...
  518. ======================================================================*/
  519. static ssize_t show_info(struct class_device *class_dev, char *buf)
  520. {
  521. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  522. socket.dev);
  523. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  524. pcc[s->type].name, s->base);
  525. }
  526. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  527. {
  528. /* FIXME */
  529. return 0;
  530. }
  531. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  532. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  533. #endif
  534. /*====================================================================*/
  535. /* this is horribly ugly... proper locking needs to be done here at
  536. * some time... */
  537. #define LOCKED(x) do { \
  538. int retval; \
  539. unsigned long flags; \
  540. spin_lock_irqsave(&pcc_lock, flags); \
  541. retval = x; \
  542. spin_unlock_irqrestore(&pcc_lock, flags); \
  543. return retval; \
  544. } while (0)
  545. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  546. {
  547. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  548. if (socket[sock].flags & IS_ALIVE) {
  549. debug(3, "m32r_cfc: pcc_get_status: sock(%d) -EINVAL\n", sock);
  550. *value = 0;
  551. return -EINVAL;
  552. }
  553. debug(3, "m32r_cfc: pcc_get_status: sock(%d)\n", sock);
  554. LOCKED(_pcc_get_status(sock, value));
  555. }
  556. static int pcc_get_socket(struct pcmcia_socket *s, socket_state_t *state)
  557. {
  558. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  559. if (socket[sock].flags & IS_ALIVE) {
  560. debug(3, "m32r_cfc: pcc_get_socket: sock(%d) -EINVAL\n", sock);
  561. return -EINVAL;
  562. }
  563. debug(3, "m32r_cfc: pcc_get_socket: sock(%d)\n", sock);
  564. LOCKED(_pcc_get_socket(sock, state));
  565. }
  566. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  567. {
  568. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  569. if (socket[sock].flags & IS_ALIVE) {
  570. debug(3, "m32r_cfc: pcc_set_socket: sock(%d) -EINVAL\n", sock);
  571. return -EINVAL;
  572. }
  573. debug(3, "m32r_cfc: pcc_set_socket: sock(%d)\n", sock);
  574. LOCKED(_pcc_set_socket(sock, state));
  575. }
  576. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  577. {
  578. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  579. if (socket[sock].flags & IS_ALIVE) {
  580. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d) -EINVAL\n", sock);
  581. return -EINVAL;
  582. }
  583. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d)\n", sock);
  584. LOCKED(_pcc_set_io_map(sock, io));
  585. }
  586. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  587. {
  588. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  589. if (socket[sock].flags & IS_ALIVE) {
  590. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d) -EINVAL\n", sock);
  591. return -EINVAL;
  592. }
  593. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d)\n", sock);
  594. LOCKED(_pcc_set_mem_map(sock, mem));
  595. }
  596. static int pcc_init(struct pcmcia_socket *s)
  597. {
  598. debug(3, "m32r_cfc: pcc_init()\n");
  599. return 0;
  600. }
  601. static struct pccard_operations pcc_operations = {
  602. .init = pcc_init,
  603. .get_status = pcc_get_status,
  604. .get_socket = pcc_get_socket,
  605. .set_socket = pcc_set_socket,
  606. .set_io_map = pcc_set_io_map,
  607. .set_mem_map = pcc_set_mem_map,
  608. };
  609. /*====================================================================*/
  610. static int m32r_pcc_suspend(struct device *dev, pm_message_t state, u32 level)
  611. {
  612. int ret = 0;
  613. if (level == SUSPEND_SAVE_STATE)
  614. ret = pcmcia_socket_dev_suspend(dev, state);
  615. return ret;
  616. }
  617. static int m32r_pcc_resume(struct device *dev, u32 level)
  618. {
  619. int ret = 0;
  620. if (level == RESUME_RESTORE_STATE)
  621. ret = pcmcia_socket_dev_resume(dev);
  622. return ret;
  623. }
  624. static struct device_driver pcc_driver = {
  625. .name = "cfc",
  626. .bus = &platform_bus_type,
  627. .suspend = m32r_pcc_suspend,
  628. .resume = m32r_pcc_resume,
  629. };
  630. static struct platform_device pcc_device = {
  631. .name = "cfc",
  632. .id = 0,
  633. };
  634. /*====================================================================*/
  635. static int __init init_m32r_pcc(void)
  636. {
  637. int i, ret;
  638. ret = driver_register(&pcc_driver);
  639. if (ret)
  640. return ret;
  641. ret = platform_device_register(&pcc_device);
  642. if (ret){
  643. driver_unregister(&pcc_driver);
  644. return ret;
  645. }
  646. #if defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  647. pcc_set(0, (unsigned int)PLD_CFCR0, 0x0f0f);
  648. pcc_set(0, (unsigned int)PLD_CFCR1, 0x0200);
  649. #endif
  650. pcc_sockets = 0;
  651. #if !defined(CONFIG_PLAT_USRV)
  652. add_pcc_socket(M32R_PCC0_BASE, PLD_IRQ_CFC_INSERT, CFC_ATTR_MAPBASE,
  653. CFC_IOPORT_BASE);
  654. #else /* CONFIG_PLAT_USRV */
  655. {
  656. ulong base, mapaddr;
  657. kio_addr_t ioaddr;
  658. for (i = 0 ; i < M32R_MAX_PCC ; i++) {
  659. base = (ulong)PLD_CFRSTCR;
  660. base = base | (i << 8);
  661. ioaddr = (i + 1) << 12;
  662. mapaddr = CFC_ATTR_MAPBASE | (i << 20);
  663. add_pcc_socket(base, 0, mapaddr, ioaddr);
  664. }
  665. }
  666. #endif /* CONFIG_PLAT_USRV */
  667. if (pcc_sockets == 0) {
  668. printk("socket is not found.\n");
  669. platform_device_unregister(&pcc_device);
  670. driver_unregister(&pcc_driver);
  671. return -ENODEV;
  672. }
  673. /* Set up interrupt handler(s) */
  674. for (i = 0 ; i < pcc_sockets ; i++) {
  675. socket[i].socket.dev.dev = &pcc_device.dev;
  676. socket[i].socket.ops = &pcc_operations;
  677. socket[i].socket.resource_ops = &pccard_nonstatic_ops;
  678. socket[i].socket.owner = THIS_MODULE;
  679. socket[i].number = i;
  680. ret = pcmcia_register_socket(&socket[i].socket);
  681. if (!ret)
  682. socket[i].flags |= IS_REGISTERED;
  683. #if 0 /* driver model ordering issue */
  684. class_device_create_file(&socket[i].socket.dev,
  685. &class_device_attr_info);
  686. class_device_create_file(&socket[i].socket.dev,
  687. &class_device_attr_exca);
  688. #endif
  689. }
  690. /* Finally, schedule a polling interrupt */
  691. if (poll_interval != 0) {
  692. poll_timer.function = pcc_interrupt_wrapper;
  693. poll_timer.data = 0;
  694. init_timer(&poll_timer);
  695. poll_timer.expires = jiffies + poll_interval;
  696. add_timer(&poll_timer);
  697. }
  698. return 0;
  699. } /* init_m32r_pcc */
  700. static void __exit exit_m32r_pcc(void)
  701. {
  702. int i;
  703. for (i = 0; i < pcc_sockets; i++)
  704. if (socket[i].flags & IS_REGISTERED)
  705. pcmcia_unregister_socket(&socket[i].socket);
  706. platform_device_unregister(&pcc_device);
  707. if (poll_interval != 0)
  708. del_timer_sync(&poll_timer);
  709. driver_unregister(&pcc_driver);
  710. } /* exit_m32r_pcc */
  711. module_init(init_m32r_pcc);
  712. module_exit(exit_m32r_pcc);
  713. MODULE_LICENSE("Dual MPL/GPL");
  714. /*====================================================================*/