setup-bus.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * drivers/pci/setup-bus.c
  3. *
  4. * Extruded from code written by
  5. * Dave Rusling (david.rusling@reo.mts.dec.com)
  6. * David Mosberger (davidm@cs.arizona.edu)
  7. * David Miller (davem@redhat.com)
  8. *
  9. * Support routines for initializing a PCI subsystem.
  10. */
  11. /*
  12. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  13. * PCI-PCI bridges cleanup, sorted resource allocation.
  14. * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  15. * Converted to allocation in 3 passes, which gives
  16. * tighter packing. Prefetchable range support.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/errno.h>
  23. #include <linux/ioport.h>
  24. #include <linux/cache.h>
  25. #include <linux/slab.h>
  26. #define DEBUG_CONFIG 1
  27. #if DEBUG_CONFIG
  28. #define DBG(x...) printk(x)
  29. #else
  30. #define DBG(x...)
  31. #endif
  32. #define ROUND_UP(x, a) (((x) + (a) - 1) & ~((a) - 1))
  33. /*
  34. * FIXME: IO should be max 256 bytes. However, since we may
  35. * have a P2P bridge below a cardbus bridge, we need 4K.
  36. */
  37. #define CARDBUS_IO_SIZE (4096)
  38. #define CARDBUS_MEM_SIZE (32*1024*1024)
  39. static void __devinit
  40. pbus_assign_resources_sorted(struct pci_bus *bus)
  41. {
  42. struct pci_dev *dev;
  43. struct resource *res;
  44. struct resource_list head, *list, *tmp;
  45. int idx;
  46. bus->bridge_ctl &= ~PCI_BRIDGE_CTL_VGA;
  47. head.next = NULL;
  48. list_for_each_entry(dev, &bus->devices, bus_list) {
  49. u16 class = dev->class >> 8;
  50. /* Don't touch classless devices and host bridges. */
  51. if (class == PCI_CLASS_NOT_DEFINED ||
  52. class == PCI_CLASS_BRIDGE_HOST)
  53. continue;
  54. if (class == PCI_CLASS_DISPLAY_VGA ||
  55. class == PCI_CLASS_NOT_DEFINED_VGA)
  56. bus->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
  57. pdev_sort_resources(dev, &head);
  58. }
  59. for (list = head.next; list;) {
  60. res = list->res;
  61. idx = res - &list->dev->resource[0];
  62. if (pci_assign_resource(list->dev, idx)) {
  63. res->start = 0;
  64. res->flags = 0;
  65. }
  66. tmp = list;
  67. list = list->next;
  68. kfree(tmp);
  69. }
  70. }
  71. static void __devinit
  72. pci_setup_cardbus(struct pci_bus *bus)
  73. {
  74. struct pci_dev *bridge = bus->self;
  75. struct pci_bus_region region;
  76. printk("PCI: Bus %d, cardbus bridge: %s\n",
  77. bus->number, pci_name(bridge));
  78. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  79. if (bus->resource[0]->flags & IORESOURCE_IO) {
  80. /*
  81. * The IO resource is allocated a range twice as large as it
  82. * would normally need. This allows us to set both IO regs.
  83. */
  84. printk(" IO window: %08lx-%08lx\n",
  85. region.start, region.end);
  86. pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
  87. region.start);
  88. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
  89. region.end);
  90. }
  91. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  92. if (bus->resource[1]->flags & IORESOURCE_IO) {
  93. printk(" IO window: %08lx-%08lx\n",
  94. region.start, region.end);
  95. pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
  96. region.start);
  97. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
  98. region.end);
  99. }
  100. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  101. if (bus->resource[2]->flags & IORESOURCE_MEM) {
  102. printk(" PREFETCH window: %08lx-%08lx\n",
  103. region.start, region.end);
  104. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
  105. region.start);
  106. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
  107. region.end);
  108. }
  109. pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
  110. if (bus->resource[3]->flags & IORESOURCE_MEM) {
  111. printk(" MEM window: %08lx-%08lx\n",
  112. region.start, region.end);
  113. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
  114. region.start);
  115. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
  116. region.end);
  117. }
  118. }
  119. /* Initialize bridges with base/limit values we have collected.
  120. PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
  121. requires that if there is no I/O ports or memory behind the
  122. bridge, corresponding range must be turned off by writing base
  123. value greater than limit to the bridge's base/limit registers.
  124. Note: care must be taken when updating I/O base/limit registers
  125. of bridges which support 32-bit I/O. This update requires two
  126. config space writes, so it's quite possible that an I/O window of
  127. the bridge will have some undesirable address (e.g. 0) after the
  128. first write. Ditto 64-bit prefetchable MMIO. */
  129. static void __devinit
  130. pci_setup_bridge(struct pci_bus *bus)
  131. {
  132. struct pci_dev *bridge = bus->self;
  133. struct pci_bus_region region;
  134. u32 l, io_upper16;
  135. DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
  136. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  137. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  138. if (bus->resource[0]->flags & IORESOURCE_IO) {
  139. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  140. l &= 0xffff0000;
  141. l |= (region.start >> 8) & 0x00f0;
  142. l |= region.end & 0xf000;
  143. /* Set up upper 16 bits of I/O base/limit. */
  144. io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
  145. DBG(KERN_INFO " IO window: %04lx-%04lx\n",
  146. region.start, region.end);
  147. }
  148. else {
  149. /* Clear upper 16 bits of I/O base/limit. */
  150. io_upper16 = 0;
  151. l = 0x00f0;
  152. DBG(KERN_INFO " IO window: disabled.\n");
  153. }
  154. /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
  155. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
  156. /* Update lower 16 bits of I/O base/limit. */
  157. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  158. /* Update upper 16 bits of I/O base/limit. */
  159. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
  160. /* Set up the top and bottom of the PCI Memory segment
  161. for this bus. */
  162. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  163. if (bus->resource[1]->flags & IORESOURCE_MEM) {
  164. l = (region.start >> 16) & 0xfff0;
  165. l |= region.end & 0xfff00000;
  166. DBG(KERN_INFO " MEM window: %08lx-%08lx\n",
  167. region.start, region.end);
  168. }
  169. else {
  170. l = 0x0000fff0;
  171. DBG(KERN_INFO " MEM window: disabled.\n");
  172. }
  173. pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
  174. /* Clear out the upper 32 bits of PREF limit.
  175. If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
  176. disables PREF range, which is ok. */
  177. pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
  178. /* Set up PREF base/limit. */
  179. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  180. if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
  181. l = (region.start >> 16) & 0xfff0;
  182. l |= region.end & 0xfff00000;
  183. DBG(KERN_INFO " PREFETCH window: %08lx-%08lx\n",
  184. region.start, region.end);
  185. }
  186. else {
  187. l = 0x0000fff0;
  188. DBG(KERN_INFO " PREFETCH window: disabled.\n");
  189. }
  190. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
  191. /* Clear out the upper 32 bits of PREF base. */
  192. pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 0);
  193. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
  194. }
  195. /* Check whether the bridge supports optional I/O and
  196. prefetchable memory ranges. If not, the respective
  197. base/limit registers must be read-only and read as 0. */
  198. static void __devinit
  199. pci_bridge_check_ranges(struct pci_bus *bus)
  200. {
  201. u16 io;
  202. u32 pmem;
  203. struct pci_dev *bridge = bus->self;
  204. struct resource *b_res;
  205. b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  206. b_res[1].flags |= IORESOURCE_MEM;
  207. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  208. if (!io) {
  209. pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
  210. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  211. pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
  212. }
  213. if (io)
  214. b_res[0].flags |= IORESOURCE_IO;
  215. /* DECchip 21050 pass 2 errata: the bridge may miss an address
  216. disconnect boundary by one PCI data phase.
  217. Workaround: do not use prefetching on this device. */
  218. if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
  219. return;
  220. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  221. if (!pmem) {
  222. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
  223. 0xfff0fff0);
  224. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  225. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
  226. }
  227. if (pmem)
  228. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  229. }
  230. /* Helper function for sizing routines: find first available
  231. bus resource of a given type. Note: we intentionally skip
  232. the bus resources which have already been assigned (that is,
  233. have non-NULL parent resource). */
  234. static struct resource * __devinit
  235. find_free_bus_resource(struct pci_bus *bus, unsigned long type)
  236. {
  237. int i;
  238. struct resource *r;
  239. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
  240. IORESOURCE_PREFETCH;
  241. for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  242. r = bus->resource[i];
  243. if (r && (r->flags & type_mask) == type && !r->parent)
  244. return r;
  245. }
  246. return NULL;
  247. }
  248. /* Sizing the IO windows of the PCI-PCI bridge is trivial,
  249. since these windows have 4K granularity and the IO ranges
  250. of non-bridge PCI devices are limited to 256 bytes.
  251. We must be careful with the ISA aliasing though. */
  252. static void __devinit
  253. pbus_size_io(struct pci_bus *bus)
  254. {
  255. struct pci_dev *dev;
  256. struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
  257. unsigned long size = 0, size1 = 0;
  258. if (!b_res)
  259. return;
  260. list_for_each_entry(dev, &bus->devices, bus_list) {
  261. int i;
  262. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  263. struct resource *r = &dev->resource[i];
  264. unsigned long r_size;
  265. if (r->parent || !(r->flags & IORESOURCE_IO))
  266. continue;
  267. r_size = r->end - r->start + 1;
  268. if (r_size < 0x400)
  269. /* Might be re-aligned for ISA */
  270. size += r_size;
  271. else
  272. size1 += r_size;
  273. }
  274. }
  275. /* To be fixed in 2.5: we should have sort of HAVE_ISA
  276. flag in the struct pci_bus. */
  277. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  278. size = (size & 0xff) + ((size & ~0xffUL) << 2);
  279. #endif
  280. size = ROUND_UP(size + size1, 4096);
  281. if (!size) {
  282. b_res->flags = 0;
  283. return;
  284. }
  285. /* Alignment of the IO window is always 4K */
  286. b_res->start = 4096;
  287. b_res->end = b_res->start + size - 1;
  288. }
  289. /* Calculate the size of the bus and minimal alignment which
  290. guarantees that all child resources fit in this size. */
  291. static int __devinit
  292. pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
  293. {
  294. struct pci_dev *dev;
  295. unsigned long min_align, align, size;
  296. unsigned long aligns[12]; /* Alignments from 1Mb to 2Gb */
  297. int order, max_order;
  298. struct resource *b_res = find_free_bus_resource(bus, type);
  299. if (!b_res)
  300. return 0;
  301. memset(aligns, 0, sizeof(aligns));
  302. max_order = 0;
  303. size = 0;
  304. list_for_each_entry(dev, &bus->devices, bus_list) {
  305. int i;
  306. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  307. struct resource *r = &dev->resource[i];
  308. unsigned long r_size;
  309. if (r->parent || (r->flags & mask) != type)
  310. continue;
  311. r_size = r->end - r->start + 1;
  312. /* For bridges size != alignment */
  313. align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
  314. order = __ffs(align) - 20;
  315. if (order > 11) {
  316. printk(KERN_WARNING "PCI: region %s/%d "
  317. "too large: %lx-%lx\n",
  318. pci_name(dev), i, r->start, r->end);
  319. r->flags = 0;
  320. continue;
  321. }
  322. size += r_size;
  323. if (order < 0)
  324. order = 0;
  325. /* Exclude ranges with size > align from
  326. calculation of the alignment. */
  327. if (r_size == align)
  328. aligns[order] += align;
  329. if (order > max_order)
  330. max_order = order;
  331. }
  332. }
  333. align = 0;
  334. min_align = 0;
  335. for (order = 0; order <= max_order; order++) {
  336. unsigned long align1 = 1UL << (order + 20);
  337. if (!align)
  338. min_align = align1;
  339. else if (ROUND_UP(align + min_align, min_align) < align1)
  340. min_align = align1 >> 1;
  341. align += aligns[order];
  342. }
  343. size = ROUND_UP(size, min_align);
  344. if (!size) {
  345. b_res->flags = 0;
  346. return 1;
  347. }
  348. b_res->start = min_align;
  349. b_res->end = size + min_align - 1;
  350. return 1;
  351. }
  352. static void __devinit
  353. pci_bus_size_cardbus(struct pci_bus *bus)
  354. {
  355. struct pci_dev *bridge = bus->self;
  356. struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  357. u16 ctrl;
  358. /*
  359. * Reserve some resources for CardBus. We reserve
  360. * a fixed amount of bus space for CardBus bridges.
  361. */
  362. b_res[0].start = CARDBUS_IO_SIZE;
  363. b_res[0].end = b_res[0].start + CARDBUS_IO_SIZE - 1;
  364. b_res[0].flags |= IORESOURCE_IO;
  365. b_res[1].start = CARDBUS_IO_SIZE;
  366. b_res[1].end = b_res[1].start + CARDBUS_IO_SIZE - 1;
  367. b_res[1].flags |= IORESOURCE_IO;
  368. /*
  369. * Check whether prefetchable memory is supported
  370. * by this bridge.
  371. */
  372. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  373. if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
  374. ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
  375. pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
  376. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  377. }
  378. /*
  379. * If we have prefetchable memory support, allocate
  380. * two regions. Otherwise, allocate one region of
  381. * twice the size.
  382. */
  383. if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
  384. b_res[2].start = CARDBUS_MEM_SIZE;
  385. b_res[2].end = b_res[2].start + CARDBUS_MEM_SIZE - 1;
  386. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  387. b_res[3].start = CARDBUS_MEM_SIZE;
  388. b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE - 1;
  389. b_res[3].flags |= IORESOURCE_MEM;
  390. } else {
  391. b_res[3].start = CARDBUS_MEM_SIZE * 2;
  392. b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE * 2 - 1;
  393. b_res[3].flags |= IORESOURCE_MEM;
  394. }
  395. }
  396. void __devinit
  397. pci_bus_size_bridges(struct pci_bus *bus)
  398. {
  399. struct pci_dev *dev;
  400. unsigned long mask, prefmask;
  401. list_for_each_entry(dev, &bus->devices, bus_list) {
  402. struct pci_bus *b = dev->subordinate;
  403. if (!b)
  404. continue;
  405. switch (dev->class >> 8) {
  406. case PCI_CLASS_BRIDGE_CARDBUS:
  407. pci_bus_size_cardbus(b);
  408. break;
  409. case PCI_CLASS_BRIDGE_PCI:
  410. default:
  411. pci_bus_size_bridges(b);
  412. break;
  413. }
  414. }
  415. /* The root bus? */
  416. if (!bus->self)
  417. return;
  418. switch (bus->self->class >> 8) {
  419. case PCI_CLASS_BRIDGE_CARDBUS:
  420. /* don't size cardbuses yet. */
  421. break;
  422. case PCI_CLASS_BRIDGE_PCI:
  423. pci_bridge_check_ranges(bus);
  424. default:
  425. pbus_size_io(bus);
  426. /* If the bridge supports prefetchable range, size it
  427. separately. If it doesn't, or its prefetchable window
  428. has already been allocated by arch code, try
  429. non-prefetchable range for both types of PCI memory
  430. resources. */
  431. mask = IORESOURCE_MEM;
  432. prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  433. if (pbus_size_mem(bus, prefmask, prefmask))
  434. mask = prefmask; /* Success, size non-prefetch only. */
  435. pbus_size_mem(bus, mask, IORESOURCE_MEM);
  436. break;
  437. }
  438. }
  439. EXPORT_SYMBOL(pci_bus_size_bridges);
  440. void __devinit
  441. pci_bus_assign_resources(struct pci_bus *bus)
  442. {
  443. struct pci_bus *b;
  444. struct pci_dev *dev;
  445. pbus_assign_resources_sorted(bus);
  446. if (bus->bridge_ctl & PCI_BRIDGE_CTL_VGA) {
  447. /* Propagate presence of the VGA to upstream bridges */
  448. for (b = bus; b->parent; b = b->parent) {
  449. b->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
  450. }
  451. }
  452. list_for_each_entry(dev, &bus->devices, bus_list) {
  453. b = dev->subordinate;
  454. if (!b)
  455. continue;
  456. pci_bus_assign_resources(b);
  457. switch (dev->class >> 8) {
  458. case PCI_CLASS_BRIDGE_PCI:
  459. pci_setup_bridge(b);
  460. break;
  461. case PCI_CLASS_BRIDGE_CARDBUS:
  462. pci_setup_cardbus(b);
  463. break;
  464. default:
  465. printk(KERN_INFO "PCI: not setting up bridge %s "
  466. "for bus %d\n", pci_name(dev), b->number);
  467. break;
  468. }
  469. }
  470. }
  471. EXPORT_SYMBOL(pci_bus_assign_resources);
  472. void __init
  473. pci_assign_unassigned_resources(void)
  474. {
  475. struct pci_bus *bus;
  476. /* Depth first, calculate sizes and alignments of all
  477. subordinate buses. */
  478. list_for_each_entry(bus, &pci_root_buses, node) {
  479. pci_bus_size_bridges(bus);
  480. }
  481. /* Depth last, allocate resources and update the hardware. */
  482. list_for_each_entry(bus, &pci_root_buses, node) {
  483. pci_bus_assign_resources(bus);
  484. pci_enable_bridges(bus);
  485. }
  486. }