pci.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  18. #include "pci.h"
  19. /**
  20. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  21. * @bus: pointer to PCI bus structure to search
  22. *
  23. * Given a PCI bus, returns the highest PCI bus number present in the set
  24. * including the given PCI bus and its list of child PCI buses.
  25. */
  26. unsigned char __devinit
  27. pci_bus_max_busnr(struct pci_bus* bus)
  28. {
  29. struct list_head *tmp;
  30. unsigned char max, n;
  31. max = bus->number;
  32. list_for_each(tmp, &bus->children) {
  33. n = pci_bus_max_busnr(pci_bus_b(tmp));
  34. if(n > max)
  35. max = n;
  36. }
  37. return max;
  38. }
  39. /**
  40. * pci_max_busnr - returns maximum PCI bus number
  41. *
  42. * Returns the highest PCI bus number present in the system global list of
  43. * PCI buses.
  44. */
  45. unsigned char __devinit
  46. pci_max_busnr(void)
  47. {
  48. struct pci_bus *bus = NULL;
  49. unsigned char max, n;
  50. max = 0;
  51. while ((bus = pci_find_next_bus(bus)) != NULL) {
  52. n = pci_bus_max_busnr(bus);
  53. if(n > max)
  54. max = n;
  55. }
  56. return max;
  57. }
  58. static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
  59. {
  60. u16 status;
  61. u8 pos, id;
  62. int ttl = 48;
  63. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  64. if (!(status & PCI_STATUS_CAP_LIST))
  65. return 0;
  66. switch (hdr_type) {
  67. case PCI_HEADER_TYPE_NORMAL:
  68. case PCI_HEADER_TYPE_BRIDGE:
  69. pci_bus_read_config_byte(bus, devfn, PCI_CAPABILITY_LIST, &pos);
  70. break;
  71. case PCI_HEADER_TYPE_CARDBUS:
  72. pci_bus_read_config_byte(bus, devfn, PCI_CB_CAPABILITY_LIST, &pos);
  73. break;
  74. default:
  75. return 0;
  76. }
  77. while (ttl-- && pos >= 0x40) {
  78. pos &= ~3;
  79. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID, &id);
  80. if (id == 0xff)
  81. break;
  82. if (id == cap)
  83. return pos;
  84. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_NEXT, &pos);
  85. }
  86. return 0;
  87. }
  88. /**
  89. * pci_find_capability - query for devices' capabilities
  90. * @dev: PCI device to query
  91. * @cap: capability code
  92. *
  93. * Tell if a device supports a given PCI capability.
  94. * Returns the address of the requested capability structure within the
  95. * device's PCI configuration space or 0 in case the device does not
  96. * support it. Possible values for @cap:
  97. *
  98. * %PCI_CAP_ID_PM Power Management
  99. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  100. * %PCI_CAP_ID_VPD Vital Product Data
  101. * %PCI_CAP_ID_SLOTID Slot Identification
  102. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  103. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  104. * %PCI_CAP_ID_PCIX PCI-X
  105. * %PCI_CAP_ID_EXP PCI Express
  106. */
  107. int pci_find_capability(struct pci_dev *dev, int cap)
  108. {
  109. return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
  110. }
  111. /**
  112. * pci_bus_find_capability - query for devices' capabilities
  113. * @bus: the PCI bus to query
  114. * @devfn: PCI device to query
  115. * @cap: capability code
  116. *
  117. * Like pci_find_capability() but works for pci devices that do not have a
  118. * pci_dev structure set up yet.
  119. *
  120. * Returns the address of the requested capability structure within the
  121. * device's PCI configuration space or 0 in case the device does not
  122. * support it.
  123. */
  124. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  125. {
  126. u8 hdr_type;
  127. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  128. return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
  129. }
  130. /**
  131. * pci_find_ext_capability - Find an extended capability
  132. * @dev: PCI device to query
  133. * @cap: capability code
  134. *
  135. * Returns the address of the requested extended capability structure
  136. * within the device's PCI configuration space or 0 if the device does
  137. * not support it. Possible values for @cap:
  138. *
  139. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  140. * %PCI_EXT_CAP_ID_VC Virtual Channel
  141. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  142. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  143. */
  144. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  145. {
  146. u32 header;
  147. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  148. int pos = 0x100;
  149. if (dev->cfg_size <= 256)
  150. return 0;
  151. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  152. return 0;
  153. /*
  154. * If we have no capabilities, this is indicated by cap ID,
  155. * cap version and next pointer all being 0.
  156. */
  157. if (header == 0)
  158. return 0;
  159. while (ttl-- > 0) {
  160. if (PCI_EXT_CAP_ID(header) == cap)
  161. return pos;
  162. pos = PCI_EXT_CAP_NEXT(header);
  163. if (pos < 0x100)
  164. break;
  165. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  166. break;
  167. }
  168. return 0;
  169. }
  170. /**
  171. * pci_find_parent_resource - return resource region of parent bus of given region
  172. * @dev: PCI device structure contains resources to be searched
  173. * @res: child resource record for which parent is sought
  174. *
  175. * For given resource region of given device, return the resource
  176. * region of parent bus the given region is contained in or where
  177. * it should be allocated from.
  178. */
  179. struct resource *
  180. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  181. {
  182. const struct pci_bus *bus = dev->bus;
  183. int i;
  184. struct resource *best = NULL;
  185. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  186. struct resource *r = bus->resource[i];
  187. if (!r)
  188. continue;
  189. if (res->start && !(res->start >= r->start && res->end <= r->end))
  190. continue; /* Not contained */
  191. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  192. continue; /* Wrong type */
  193. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  194. return r; /* Exact match */
  195. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  196. best = r; /* Approximating prefetchable by non-prefetchable */
  197. }
  198. return best;
  199. }
  200. /**
  201. * pci_set_power_state - Set the power state of a PCI device
  202. * @dev: PCI device to be suspended
  203. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  204. *
  205. * Transition a device to a new power state, using the Power Management
  206. * Capabilities in the device's config space.
  207. *
  208. * RETURN VALUE:
  209. * -EINVAL if trying to enter a lower state than we're already in.
  210. * 0 if we're already in the requested state.
  211. * -EIO if device does not support PCI PM.
  212. * 0 if we can successfully change the power state.
  213. */
  214. int
  215. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  216. {
  217. int pm;
  218. u16 pmcsr, pmc;
  219. /* bound the state we're entering */
  220. if (state > PCI_D3hot)
  221. state = PCI_D3hot;
  222. /* Validate current state:
  223. * Can enter D0 from any state, but if we can only go deeper
  224. * to sleep if we're already in a low power state
  225. */
  226. if (state != PCI_D0 && dev->current_state > state)
  227. return -EINVAL;
  228. else if (dev->current_state == state)
  229. return 0; /* we're already there */
  230. /* find PCI PM capability in list */
  231. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  232. /* abort if the device doesn't support PM capabilities */
  233. if (!pm)
  234. return -EIO;
  235. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  236. if ((pmc & PCI_PM_CAP_VER_MASK) > 2) {
  237. printk(KERN_DEBUG
  238. "PCI: %s has unsupported PM cap regs version (%u)\n",
  239. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  240. return -EIO;
  241. }
  242. /* check if this device supports the desired state */
  243. if (state == PCI_D1 || state == PCI_D2) {
  244. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  245. return -EIO;
  246. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  247. return -EIO;
  248. }
  249. /* If we're in D3, force entire word to 0.
  250. * This doesn't affect PME_Status, disables PME_En, and
  251. * sets PowerState to 0.
  252. */
  253. if (dev->current_state >= PCI_D3hot)
  254. pmcsr = 0;
  255. else {
  256. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  257. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  258. pmcsr |= state;
  259. }
  260. /* enter specified state */
  261. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  262. /* Mandatory power management transition delays */
  263. /* see PCI PM 1.1 5.6.1 table 18 */
  264. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  265. msleep(10);
  266. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  267. udelay(200);
  268. dev->current_state = state;
  269. return 0;
  270. }
  271. /**
  272. * pci_choose_state - Choose the power state of a PCI device
  273. * @dev: PCI device to be suspended
  274. * @state: target sleep state for the whole system. This is the value
  275. * that is passed to suspend() function.
  276. *
  277. * Returns PCI power state suitable for given device and given system
  278. * message.
  279. */
  280. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  281. {
  282. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  283. return PCI_D0;
  284. switch (state) {
  285. case 0: return PCI_D0;
  286. case 3: return PCI_D3hot;
  287. default:
  288. printk("They asked me for state %d\n", state);
  289. BUG();
  290. }
  291. return PCI_D0;
  292. }
  293. EXPORT_SYMBOL(pci_choose_state);
  294. /**
  295. * pci_save_state - save the PCI configuration space of a device before suspending
  296. * @dev: - PCI device that we're dealing with
  297. * @buffer: - buffer to hold config space context
  298. *
  299. * @buffer must be large enough to hold the entire PCI 2.2 config space
  300. * (>= 64 bytes).
  301. */
  302. int
  303. pci_save_state(struct pci_dev *dev)
  304. {
  305. int i;
  306. /* XXX: 100% dword access ok here? */
  307. for (i = 0; i < 16; i++)
  308. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  309. return 0;
  310. }
  311. /**
  312. * pci_restore_state - Restore the saved state of a PCI device
  313. * @dev: - PCI device that we're dealing with
  314. * @buffer: - saved PCI config space
  315. *
  316. */
  317. int
  318. pci_restore_state(struct pci_dev *dev)
  319. {
  320. int i;
  321. for (i = 0; i < 16; i++)
  322. pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
  323. return 0;
  324. }
  325. /**
  326. * pci_enable_device_bars - Initialize some of a device for use
  327. * @dev: PCI device to be initialized
  328. * @bars: bitmask of BAR's that must be configured
  329. *
  330. * Initialize device before it's used by a driver. Ask low-level code
  331. * to enable selected I/O and memory resources. Wake up the device if it
  332. * was suspended. Beware, this function can fail.
  333. */
  334. int
  335. pci_enable_device_bars(struct pci_dev *dev, int bars)
  336. {
  337. int err;
  338. pci_set_power_state(dev, PCI_D0);
  339. if ((err = pcibios_enable_device(dev, bars)) < 0)
  340. return err;
  341. return 0;
  342. }
  343. /**
  344. * pci_enable_device - Initialize device before it's used by a driver.
  345. * @dev: PCI device to be initialized
  346. *
  347. * Initialize device before it's used by a driver. Ask low-level code
  348. * to enable I/O and memory. Wake up the device if it was suspended.
  349. * Beware, this function can fail.
  350. */
  351. int
  352. pci_enable_device(struct pci_dev *dev)
  353. {
  354. int err;
  355. if ((err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1)))
  356. return err;
  357. pci_fixup_device(pci_fixup_enable, dev);
  358. dev->is_enabled = 1;
  359. return 0;
  360. }
  361. /**
  362. * pcibios_disable_device - disable arch specific PCI resources for device dev
  363. * @dev: the PCI device to disable
  364. *
  365. * Disables architecture specific PCI resources for the device. This
  366. * is the default implementation. Architecture implementations can
  367. * override this.
  368. */
  369. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  370. /**
  371. * pci_disable_device - Disable PCI device after use
  372. * @dev: PCI device to be disabled
  373. *
  374. * Signal to the system that the PCI device is not in use by the system
  375. * anymore. This only involves disabling PCI bus-mastering, if active.
  376. */
  377. void
  378. pci_disable_device(struct pci_dev *dev)
  379. {
  380. u16 pci_command;
  381. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  382. if (pci_command & PCI_COMMAND_MASTER) {
  383. pci_command &= ~PCI_COMMAND_MASTER;
  384. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  385. }
  386. dev->is_busmaster = 0;
  387. pcibios_disable_device(dev);
  388. dev->is_enabled = 0;
  389. }
  390. /**
  391. * pci_enable_wake - enable device to generate PME# when suspended
  392. * @dev: - PCI device to operate on
  393. * @state: - Current state of device.
  394. * @enable: - Flag to enable or disable generation
  395. *
  396. * Set the bits in the device's PM Capabilities to generate PME# when
  397. * the system is suspended.
  398. *
  399. * -EIO is returned if device doesn't have PM Capabilities.
  400. * -EINVAL is returned if device supports it, but can't generate wake events.
  401. * 0 if operation is successful.
  402. *
  403. */
  404. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  405. {
  406. int pm;
  407. u16 value;
  408. /* find PCI PM capability in list */
  409. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  410. /* If device doesn't support PM Capabilities, but request is to disable
  411. * wake events, it's a nop; otherwise fail */
  412. if (!pm)
  413. return enable ? -EIO : 0;
  414. /* Check device's ability to generate PME# */
  415. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  416. value &= PCI_PM_CAP_PME_MASK;
  417. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  418. /* Check if it can generate PME# from requested state. */
  419. if (!value || !(value & (1 << state)))
  420. return enable ? -EINVAL : 0;
  421. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  422. /* Clear PME_Status by writing 1 to it and enable PME# */
  423. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  424. if (!enable)
  425. value &= ~PCI_PM_CTRL_PME_ENABLE;
  426. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  427. return 0;
  428. }
  429. int
  430. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  431. {
  432. u8 pin;
  433. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  434. if (!pin)
  435. return -1;
  436. pin--;
  437. while (dev->bus->self) {
  438. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  439. dev = dev->bus->self;
  440. }
  441. *bridge = dev;
  442. return pin;
  443. }
  444. /**
  445. * pci_release_region - Release a PCI bar
  446. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  447. * @bar: BAR to release
  448. *
  449. * Releases the PCI I/O and memory resources previously reserved by a
  450. * successful call to pci_request_region. Call this function only
  451. * after all use of the PCI regions has ceased.
  452. */
  453. void pci_release_region(struct pci_dev *pdev, int bar)
  454. {
  455. if (pci_resource_len(pdev, bar) == 0)
  456. return;
  457. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  458. release_region(pci_resource_start(pdev, bar),
  459. pci_resource_len(pdev, bar));
  460. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  461. release_mem_region(pci_resource_start(pdev, bar),
  462. pci_resource_len(pdev, bar));
  463. }
  464. /**
  465. * pci_request_region - Reserved PCI I/O and memory resource
  466. * @pdev: PCI device whose resources are to be reserved
  467. * @bar: BAR to be reserved
  468. * @res_name: Name to be associated with resource.
  469. *
  470. * Mark the PCI region associated with PCI device @pdev BR @bar as
  471. * being reserved by owner @res_name. Do not access any
  472. * address inside the PCI regions unless this call returns
  473. * successfully.
  474. *
  475. * Returns 0 on success, or %EBUSY on error. A warning
  476. * message is also printed on failure.
  477. */
  478. int pci_request_region(struct pci_dev *pdev, int bar, char *res_name)
  479. {
  480. if (pci_resource_len(pdev, bar) == 0)
  481. return 0;
  482. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  483. if (!request_region(pci_resource_start(pdev, bar),
  484. pci_resource_len(pdev, bar), res_name))
  485. goto err_out;
  486. }
  487. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  488. if (!request_mem_region(pci_resource_start(pdev, bar),
  489. pci_resource_len(pdev, bar), res_name))
  490. goto err_out;
  491. }
  492. return 0;
  493. err_out:
  494. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
  495. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  496. bar + 1, /* PCI BAR # */
  497. pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
  498. pci_name(pdev));
  499. return -EBUSY;
  500. }
  501. /**
  502. * pci_release_regions - Release reserved PCI I/O and memory resources
  503. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  504. *
  505. * Releases all PCI I/O and memory resources previously reserved by a
  506. * successful call to pci_request_regions. Call this function only
  507. * after all use of the PCI regions has ceased.
  508. */
  509. void pci_release_regions(struct pci_dev *pdev)
  510. {
  511. int i;
  512. for (i = 0; i < 6; i++)
  513. pci_release_region(pdev, i);
  514. }
  515. /**
  516. * pci_request_regions - Reserved PCI I/O and memory resources
  517. * @pdev: PCI device whose resources are to be reserved
  518. * @res_name: Name to be associated with resource.
  519. *
  520. * Mark all PCI regions associated with PCI device @pdev as
  521. * being reserved by owner @res_name. Do not access any
  522. * address inside the PCI regions unless this call returns
  523. * successfully.
  524. *
  525. * Returns 0 on success, or %EBUSY on error. A warning
  526. * message is also printed on failure.
  527. */
  528. int pci_request_regions(struct pci_dev *pdev, char *res_name)
  529. {
  530. int i;
  531. for (i = 0; i < 6; i++)
  532. if(pci_request_region(pdev, i, res_name))
  533. goto err_out;
  534. return 0;
  535. err_out:
  536. while(--i >= 0)
  537. pci_release_region(pdev, i);
  538. return -EBUSY;
  539. }
  540. /**
  541. * pci_set_master - enables bus-mastering for device dev
  542. * @dev: the PCI device to enable
  543. *
  544. * Enables bus-mastering on the device and calls pcibios_set_master()
  545. * to do the needed arch specific settings.
  546. */
  547. void
  548. pci_set_master(struct pci_dev *dev)
  549. {
  550. u16 cmd;
  551. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  552. if (! (cmd & PCI_COMMAND_MASTER)) {
  553. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  554. cmd |= PCI_COMMAND_MASTER;
  555. pci_write_config_word(dev, PCI_COMMAND, cmd);
  556. }
  557. dev->is_busmaster = 1;
  558. pcibios_set_master(dev);
  559. }
  560. #ifndef HAVE_ARCH_PCI_MWI
  561. /* This can be overridden by arch code. */
  562. u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
  563. /**
  564. * pci_generic_prep_mwi - helper function for pci_set_mwi
  565. * @dev: the PCI device for which MWI is enabled
  566. *
  567. * Helper function for generic implementation of pcibios_prep_mwi
  568. * function. Originally copied from drivers/net/acenic.c.
  569. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  570. *
  571. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  572. */
  573. static int
  574. pci_generic_prep_mwi(struct pci_dev *dev)
  575. {
  576. u8 cacheline_size;
  577. if (!pci_cache_line_size)
  578. return -EINVAL; /* The system doesn't support MWI. */
  579. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  580. equal to or multiple of the right value. */
  581. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  582. if (cacheline_size >= pci_cache_line_size &&
  583. (cacheline_size % pci_cache_line_size) == 0)
  584. return 0;
  585. /* Write the correct value. */
  586. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  587. /* Read it back. */
  588. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  589. if (cacheline_size == pci_cache_line_size)
  590. return 0;
  591. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  592. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  593. return -EINVAL;
  594. }
  595. #endif /* !HAVE_ARCH_PCI_MWI */
  596. /**
  597. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  598. * @dev: the PCI device for which MWI is enabled
  599. *
  600. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
  601. * and then calls @pcibios_set_mwi to do the needed arch specific
  602. * operations or a generic mwi-prep function.
  603. *
  604. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  605. */
  606. int
  607. pci_set_mwi(struct pci_dev *dev)
  608. {
  609. int rc;
  610. u16 cmd;
  611. #ifdef HAVE_ARCH_PCI_MWI
  612. rc = pcibios_prep_mwi(dev);
  613. #else
  614. rc = pci_generic_prep_mwi(dev);
  615. #endif
  616. if (rc)
  617. return rc;
  618. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  619. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  620. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
  621. cmd |= PCI_COMMAND_INVALIDATE;
  622. pci_write_config_word(dev, PCI_COMMAND, cmd);
  623. }
  624. return 0;
  625. }
  626. /**
  627. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  628. * @dev: the PCI device to disable
  629. *
  630. * Disables PCI Memory-Write-Invalidate transaction on the device
  631. */
  632. void
  633. pci_clear_mwi(struct pci_dev *dev)
  634. {
  635. u16 cmd;
  636. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  637. if (cmd & PCI_COMMAND_INVALIDATE) {
  638. cmd &= ~PCI_COMMAND_INVALIDATE;
  639. pci_write_config_word(dev, PCI_COMMAND, cmd);
  640. }
  641. }
  642. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  643. /*
  644. * These can be overridden by arch-specific implementations
  645. */
  646. int
  647. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  648. {
  649. if (!pci_dma_supported(dev, mask))
  650. return -EIO;
  651. dev->dma_mask = mask;
  652. return 0;
  653. }
  654. int
  655. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  656. {
  657. if (!pci_dma_supported(dev, mask))
  658. return -EIO;
  659. dev->dev.coherent_dma_mask = mask;
  660. return 0;
  661. }
  662. #endif
  663. static int __devinit pci_init(void)
  664. {
  665. struct pci_dev *dev = NULL;
  666. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  667. pci_fixup_device(pci_fixup_final, dev);
  668. }
  669. return 0;
  670. }
  671. static int __devinit pci_setup(char *str)
  672. {
  673. while (str) {
  674. char *k = strchr(str, ',');
  675. if (k)
  676. *k++ = 0;
  677. if (*str && (str = pcibios_setup(str)) && *str) {
  678. /* PCI layer options should be handled here */
  679. printk(KERN_ERR "PCI: Unknown option `%s'\n", str);
  680. }
  681. str = k;
  682. }
  683. return 1;
  684. }
  685. device_initcall(pci_init);
  686. __setup("pci=", pci_setup);
  687. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  688. /* FIXME: Some boxes have multiple ISA bridges! */
  689. struct pci_dev *isa_bridge;
  690. EXPORT_SYMBOL(isa_bridge);
  691. #endif
  692. EXPORT_SYMBOL(pci_enable_device_bars);
  693. EXPORT_SYMBOL(pci_enable_device);
  694. EXPORT_SYMBOL(pci_disable_device);
  695. EXPORT_SYMBOL(pci_max_busnr);
  696. EXPORT_SYMBOL(pci_bus_max_busnr);
  697. EXPORT_SYMBOL(pci_find_capability);
  698. EXPORT_SYMBOL(pci_bus_find_capability);
  699. EXPORT_SYMBOL(pci_release_regions);
  700. EXPORT_SYMBOL(pci_request_regions);
  701. EXPORT_SYMBOL(pci_release_region);
  702. EXPORT_SYMBOL(pci_request_region);
  703. EXPORT_SYMBOL(pci_set_master);
  704. EXPORT_SYMBOL(pci_set_mwi);
  705. EXPORT_SYMBOL(pci_clear_mwi);
  706. EXPORT_SYMBOL(pci_set_dma_mask);
  707. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  708. EXPORT_SYMBOL(pci_assign_resource);
  709. EXPORT_SYMBOL(pci_find_parent_resource);
  710. EXPORT_SYMBOL(pci_set_power_state);
  711. EXPORT_SYMBOL(pci_save_state);
  712. EXPORT_SYMBOL(pci_restore_state);
  713. EXPORT_SYMBOL(pci_enable_wake);
  714. /* Quirk info */
  715. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  716. EXPORT_SYMBOL(pci_pci_problems);