tg3.h 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261
  1. /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
  2. * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. */
  8. #ifndef _T3_H
  9. #define _T3_H
  10. #define TG3_64BIT_REG_HIGH 0x00UL
  11. #define TG3_64BIT_REG_LOW 0x04UL
  12. /* Descriptor block info. */
  13. #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
  14. #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
  15. #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
  16. #define BDINFO_FLAGS_DISABLED 0x00000002
  17. #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
  18. #define BDINFO_FLAGS_MAXLEN_SHIFT 16
  19. #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
  20. #define TG3_BDINFO_SIZE 0x10UL
  21. #define RX_COPY_THRESHOLD 256
  22. #define RX_STD_MAX_SIZE 1536
  23. #define RX_STD_MAX_SIZE_5705 512
  24. #define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
  25. /* First 256 bytes are a mirror of PCI config space. */
  26. #define TG3PCI_VENDOR 0x00000000
  27. #define TG3PCI_VENDOR_BROADCOM 0x14e4
  28. #define TG3PCI_DEVICE 0x00000002
  29. #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
  30. #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
  31. #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
  32. #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
  33. #define TG3PCI_COMMAND 0x00000004
  34. #define TG3PCI_STATUS 0x00000006
  35. #define TG3PCI_CCREVID 0x00000008
  36. #define TG3PCI_CACHELINESZ 0x0000000c
  37. #define TG3PCI_LATTIMER 0x0000000d
  38. #define TG3PCI_HEADERTYPE 0x0000000e
  39. #define TG3PCI_BIST 0x0000000f
  40. #define TG3PCI_BASE0_LOW 0x00000010
  41. #define TG3PCI_BASE0_HIGH 0x00000014
  42. /* 0x18 --> 0x2c unused */
  43. #define TG3PCI_SUBSYSVENID 0x0000002c
  44. #define TG3PCI_SUBSYSID 0x0000002e
  45. #define TG3PCI_ROMADDR 0x00000030
  46. #define TG3PCI_CAPLIST 0x00000034
  47. /* 0x35 --> 0x3c unused */
  48. #define TG3PCI_IRQ_LINE 0x0000003c
  49. #define TG3PCI_IRQ_PIN 0x0000003d
  50. #define TG3PCI_MIN_GNT 0x0000003e
  51. #define TG3PCI_MAX_LAT 0x0000003f
  52. #define TG3PCI_X_CAPS 0x00000040
  53. #define PCIX_CAPS_RELAXED_ORDERING 0x00020000
  54. #define PCIX_CAPS_SPLIT_MASK 0x00700000
  55. #define PCIX_CAPS_SPLIT_SHIFT 20
  56. #define PCIX_CAPS_BURST_MASK 0x000c0000
  57. #define PCIX_CAPS_BURST_SHIFT 18
  58. #define PCIX_CAPS_MAX_BURST_CPIOB 2
  59. #define TG3PCI_PM_CAP_PTR 0x00000041
  60. #define TG3PCI_X_COMMAND 0x00000042
  61. #define TG3PCI_X_STATUS 0x00000044
  62. #define TG3PCI_PM_CAP_ID 0x00000048
  63. #define TG3PCI_VPD_CAP_PTR 0x00000049
  64. #define TG3PCI_PM_CAPS 0x0000004a
  65. #define TG3PCI_PM_CTRL_STAT 0x0000004c
  66. #define TG3PCI_BR_SUPP_EXT 0x0000004e
  67. #define TG3PCI_PM_DATA 0x0000004f
  68. #define TG3PCI_VPD_CAP_ID 0x00000050
  69. #define TG3PCI_MSI_CAP_PTR 0x00000051
  70. #define TG3PCI_VPD_ADDR_FLAG 0x00000052
  71. #define VPD_ADDR_FLAG_WRITE 0x00008000
  72. #define TG3PCI_VPD_DATA 0x00000054
  73. #define TG3PCI_MSI_CAP_ID 0x00000058
  74. #define TG3PCI_NXT_CAP_PTR 0x00000059
  75. #define TG3PCI_MSI_CTRL 0x0000005a
  76. #define TG3PCI_MSI_ADDR_LOW 0x0000005c
  77. #define TG3PCI_MSI_ADDR_HIGH 0x00000060
  78. #define TG3PCI_MSI_DATA 0x00000064
  79. /* 0x66 --> 0x68 unused */
  80. #define TG3PCI_MISC_HOST_CTRL 0x00000068
  81. #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
  82. #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
  83. #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
  84. #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
  85. #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
  86. #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
  87. #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
  88. #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
  89. #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
  90. #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
  91. #define MISC_HOST_CTRL_CHIPREV 0xffff0000
  92. #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
  93. #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
  94. (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
  95. MISC_HOST_CTRL_CHIPREV_SHIFT)
  96. #define CHIPREV_ID_5700_A0 0x7000
  97. #define CHIPREV_ID_5700_A1 0x7001
  98. #define CHIPREV_ID_5700_B0 0x7100
  99. #define CHIPREV_ID_5700_B1 0x7101
  100. #define CHIPREV_ID_5700_B3 0x7102
  101. #define CHIPREV_ID_5700_ALTIMA 0x7104
  102. #define CHIPREV_ID_5700_C0 0x7200
  103. #define CHIPREV_ID_5701_A0 0x0000
  104. #define CHIPREV_ID_5701_B0 0x0100
  105. #define CHIPREV_ID_5701_B2 0x0102
  106. #define CHIPREV_ID_5701_B5 0x0105
  107. #define CHIPREV_ID_5703_A0 0x1000
  108. #define CHIPREV_ID_5703_A1 0x1001
  109. #define CHIPREV_ID_5703_A2 0x1002
  110. #define CHIPREV_ID_5703_A3 0x1003
  111. #define CHIPREV_ID_5704_A0 0x2000
  112. #define CHIPREV_ID_5704_A1 0x2001
  113. #define CHIPREV_ID_5704_A2 0x2002
  114. #define CHIPREV_ID_5704_A3 0x2003
  115. #define CHIPREV_ID_5705_A0 0x3000
  116. #define CHIPREV_ID_5705_A1 0x3001
  117. #define CHIPREV_ID_5705_A2 0x3002
  118. #define CHIPREV_ID_5705_A3 0x3003
  119. #define CHIPREV_ID_5750_A0 0x4000
  120. #define CHIPREV_ID_5750_A1 0x4001
  121. #define CHIPREV_ID_5750_A3 0x4003
  122. #define CHIPREV_ID_5752_A0_HW 0x5000
  123. #define CHIPREV_ID_5752_A0 0x6000
  124. #define CHIPREV_ID_5752_A1 0x6001
  125. #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
  126. #define ASIC_REV_5700 0x07
  127. #define ASIC_REV_5701 0x00
  128. #define ASIC_REV_5703 0x01
  129. #define ASIC_REV_5704 0x02
  130. #define ASIC_REV_5705 0x03
  131. #define ASIC_REV_5750 0x04
  132. #define ASIC_REV_5752 0x06
  133. #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
  134. #define CHIPREV_5700_AX 0x70
  135. #define CHIPREV_5700_BX 0x71
  136. #define CHIPREV_5700_CX 0x72
  137. #define CHIPREV_5701_AX 0x00
  138. #define CHIPREV_5703_AX 0x10
  139. #define CHIPREV_5704_AX 0x20
  140. #define CHIPREV_5704_BX 0x21
  141. #define CHIPREV_5750_AX 0x40
  142. #define CHIPREV_5750_BX 0x41
  143. #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
  144. #define METAL_REV_A0 0x00
  145. #define METAL_REV_A1 0x01
  146. #define METAL_REV_B0 0x00
  147. #define METAL_REV_B1 0x01
  148. #define METAL_REV_B2 0x02
  149. #define TG3PCI_DMA_RW_CTRL 0x0000006c
  150. #define DMA_RWCTRL_MIN_DMA 0x000000ff
  151. #define DMA_RWCTRL_MIN_DMA_SHIFT 0
  152. #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
  153. #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
  154. #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
  155. #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
  156. #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
  157. #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
  158. #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
  159. #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
  160. #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
  161. #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
  162. #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
  163. #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
  164. #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
  165. #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
  166. #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
  167. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
  168. #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
  169. #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
  170. #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
  171. #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
  172. #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
  173. #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
  174. #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
  175. #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
  176. #define DMA_RWCTRL_ONE_DMA 0x00004000
  177. #define DMA_RWCTRL_READ_WATER 0x00070000
  178. #define DMA_RWCTRL_READ_WATER_SHIFT 16
  179. #define DMA_RWCTRL_WRITE_WATER 0x00380000
  180. #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
  181. #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
  182. #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
  183. #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
  184. #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
  185. #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
  186. #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
  187. #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
  188. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
  189. #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
  190. #define TG3PCI_PCISTATE 0x00000070
  191. #define PCISTATE_FORCE_RESET 0x00000001
  192. #define PCISTATE_INT_NOT_ACTIVE 0x00000002
  193. #define PCISTATE_CONV_PCI_MODE 0x00000004
  194. #define PCISTATE_BUS_SPEED_HIGH 0x00000008
  195. #define PCISTATE_BUS_32BIT 0x00000010
  196. #define PCISTATE_ROM_ENABLE 0x00000020
  197. #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
  198. #define PCISTATE_FLAT_VIEW 0x00000100
  199. #define PCISTATE_RETRY_SAME_DMA 0x00002000
  200. #define TG3PCI_CLOCK_CTRL 0x00000074
  201. #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
  202. #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
  203. #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
  204. #define CLOCK_CTRL_ALTCLK 0x00001000
  205. #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
  206. #define CLOCK_CTRL_44MHZ_CORE 0x00040000
  207. #define CLOCK_CTRL_625_CORE 0x00100000
  208. #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
  209. #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
  210. #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
  211. #define TG3PCI_REG_BASE_ADDR 0x00000078
  212. #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
  213. #define TG3PCI_REG_DATA 0x00000080
  214. #define TG3PCI_MEM_WIN_DATA 0x00000084
  215. #define TG3PCI_MODE_CTRL 0x00000088
  216. #define TG3PCI_MISC_CFG 0x0000008c
  217. #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
  218. /* 0x94 --> 0x98 unused */
  219. #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
  220. #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
  221. #define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
  222. /* 0xb0 --> 0xb8 unused */
  223. #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
  224. #define DUAL_MAC_CTRL_CH_MASK 0x00000003
  225. #define DUAL_MAC_CTRL_ID 0x00000004
  226. /* 0xbc --> 0x100 unused */
  227. /* 0x100 --> 0x200 unused */
  228. /* Mailbox registers */
  229. #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
  230. #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
  231. #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
  232. #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
  233. #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
  234. #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
  235. #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
  236. #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
  237. #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
  238. #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
  239. #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
  240. #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
  241. #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
  242. #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
  243. #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
  244. #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
  245. #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
  246. #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
  247. #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
  248. #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
  249. #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
  250. #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
  251. #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
  252. #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
  253. #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
  254. #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
  255. #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
  256. #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
  257. #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
  258. #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
  259. #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
  260. #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
  261. #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
  262. #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
  263. #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
  264. #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
  265. #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
  266. #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
  267. #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
  268. #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
  269. #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
  270. #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
  271. #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
  272. #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
  273. #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
  274. #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
  275. #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
  276. #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
  277. #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
  278. #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
  279. #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
  280. #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
  281. #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
  282. #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
  283. #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
  284. #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
  285. #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
  286. #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
  287. #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
  288. #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
  289. #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
  290. #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
  291. #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
  292. #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
  293. /* MAC control registers */
  294. #define MAC_MODE 0x00000400
  295. #define MAC_MODE_RESET 0x00000001
  296. #define MAC_MODE_HALF_DUPLEX 0x00000002
  297. #define MAC_MODE_PORT_MODE_MASK 0x0000000c
  298. #define MAC_MODE_PORT_MODE_TBI 0x0000000c
  299. #define MAC_MODE_PORT_MODE_GMII 0x00000008
  300. #define MAC_MODE_PORT_MODE_MII 0x00000004
  301. #define MAC_MODE_PORT_MODE_NONE 0x00000000
  302. #define MAC_MODE_PORT_INT_LPBACK 0x00000010
  303. #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
  304. #define MAC_MODE_TX_BURSTING 0x00000100
  305. #define MAC_MODE_MAX_DEFER 0x00000200
  306. #define MAC_MODE_LINK_POLARITY 0x00000400
  307. #define MAC_MODE_RXSTAT_ENABLE 0x00000800
  308. #define MAC_MODE_RXSTAT_CLEAR 0x00001000
  309. #define MAC_MODE_RXSTAT_FLUSH 0x00002000
  310. #define MAC_MODE_TXSTAT_ENABLE 0x00004000
  311. #define MAC_MODE_TXSTAT_CLEAR 0x00008000
  312. #define MAC_MODE_TXSTAT_FLUSH 0x00010000
  313. #define MAC_MODE_SEND_CONFIGS 0x00020000
  314. #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
  315. #define MAC_MODE_ACPI_ENABLE 0x00080000
  316. #define MAC_MODE_MIP_ENABLE 0x00100000
  317. #define MAC_MODE_TDE_ENABLE 0x00200000
  318. #define MAC_MODE_RDE_ENABLE 0x00400000
  319. #define MAC_MODE_FHDE_ENABLE 0x00800000
  320. #define MAC_STATUS 0x00000404
  321. #define MAC_STATUS_PCS_SYNCED 0x00000001
  322. #define MAC_STATUS_SIGNAL_DET 0x00000002
  323. #define MAC_STATUS_RCVD_CFG 0x00000004
  324. #define MAC_STATUS_CFG_CHANGED 0x00000008
  325. #define MAC_STATUS_SYNC_CHANGED 0x00000010
  326. #define MAC_STATUS_PORT_DEC_ERR 0x00000400
  327. #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
  328. #define MAC_STATUS_MI_COMPLETION 0x00400000
  329. #define MAC_STATUS_MI_INTERRUPT 0x00800000
  330. #define MAC_STATUS_AP_ERROR 0x01000000
  331. #define MAC_STATUS_ODI_ERROR 0x02000000
  332. #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
  333. #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
  334. #define MAC_EVENT 0x00000408
  335. #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
  336. #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
  337. #define MAC_EVENT_MI_COMPLETION 0x00400000
  338. #define MAC_EVENT_MI_INTERRUPT 0x00800000
  339. #define MAC_EVENT_AP_ERROR 0x01000000
  340. #define MAC_EVENT_ODI_ERROR 0x02000000
  341. #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
  342. #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
  343. #define MAC_LED_CTRL 0x0000040c
  344. #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
  345. #define LED_CTRL_1000MBPS_ON 0x00000002
  346. #define LED_CTRL_100MBPS_ON 0x00000004
  347. #define LED_CTRL_10MBPS_ON 0x00000008
  348. #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
  349. #define LED_CTRL_TRAFFIC_BLINK 0x00000020
  350. #define LED_CTRL_TRAFFIC_LED 0x00000040
  351. #define LED_CTRL_1000MBPS_STATUS 0x00000080
  352. #define LED_CTRL_100MBPS_STATUS 0x00000100
  353. #define LED_CTRL_10MBPS_STATUS 0x00000200
  354. #define LED_CTRL_TRAFFIC_STATUS 0x00000400
  355. #define LED_CTRL_MODE_MAC 0x00000000
  356. #define LED_CTRL_MODE_PHY_1 0x00000800
  357. #define LED_CTRL_MODE_PHY_2 0x00001000
  358. #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
  359. #define LED_CTRL_MODE_SHARED 0x00004000
  360. #define LED_CTRL_MODE_COMBO 0x00008000
  361. #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
  362. #define LED_CTRL_BLINK_RATE_SHIFT 19
  363. #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
  364. #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
  365. #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
  366. #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
  367. #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
  368. #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
  369. #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
  370. #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
  371. #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
  372. #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
  373. #define MAC_ACPI_MBUF_PTR 0x00000430
  374. #define MAC_ACPI_LEN_OFFSET 0x00000434
  375. #define ACPI_LENOFF_LEN_MASK 0x0000ffff
  376. #define ACPI_LENOFF_LEN_SHIFT 0
  377. #define ACPI_LENOFF_OFF_MASK 0x0fff0000
  378. #define ACPI_LENOFF_OFF_SHIFT 16
  379. #define MAC_TX_BACKOFF_SEED 0x00000438
  380. #define TX_BACKOFF_SEED_MASK 0x000003ff
  381. #define MAC_RX_MTU_SIZE 0x0000043c
  382. #define RX_MTU_SIZE_MASK 0x0000ffff
  383. #define MAC_PCS_TEST 0x00000440
  384. #define PCS_TEST_PATTERN_MASK 0x000fffff
  385. #define PCS_TEST_PATTERN_SHIFT 0
  386. #define PCS_TEST_ENABLE 0x00100000
  387. #define MAC_TX_AUTO_NEG 0x00000444
  388. #define TX_AUTO_NEG_MASK 0x0000ffff
  389. #define TX_AUTO_NEG_SHIFT 0
  390. #define MAC_RX_AUTO_NEG 0x00000448
  391. #define RX_AUTO_NEG_MASK 0x0000ffff
  392. #define RX_AUTO_NEG_SHIFT 0
  393. #define MAC_MI_COM 0x0000044c
  394. #define MI_COM_CMD_MASK 0x0c000000
  395. #define MI_COM_CMD_WRITE 0x04000000
  396. #define MI_COM_CMD_READ 0x08000000
  397. #define MI_COM_READ_FAILED 0x10000000
  398. #define MI_COM_START 0x20000000
  399. #define MI_COM_BUSY 0x20000000
  400. #define MI_COM_PHY_ADDR_MASK 0x03e00000
  401. #define MI_COM_PHY_ADDR_SHIFT 21
  402. #define MI_COM_REG_ADDR_MASK 0x001f0000
  403. #define MI_COM_REG_ADDR_SHIFT 16
  404. #define MI_COM_DATA_MASK 0x0000ffff
  405. #define MAC_MI_STAT 0x00000450
  406. #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
  407. #define MAC_MI_MODE 0x00000454
  408. #define MAC_MI_MODE_CLK_10MHZ 0x00000001
  409. #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
  410. #define MAC_MI_MODE_AUTO_POLL 0x00000010
  411. #define MAC_MI_MODE_CORE_CLK_62MHZ 0x00008000
  412. #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
  413. #define MAC_AUTO_POLL_STATUS 0x00000458
  414. #define MAC_AUTO_POLL_ERROR 0x00000001
  415. #define MAC_TX_MODE 0x0000045c
  416. #define TX_MODE_RESET 0x00000001
  417. #define TX_MODE_ENABLE 0x00000002
  418. #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
  419. #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
  420. #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
  421. #define MAC_TX_STATUS 0x00000460
  422. #define TX_STATUS_XOFFED 0x00000001
  423. #define TX_STATUS_SENT_XOFF 0x00000002
  424. #define TX_STATUS_SENT_XON 0x00000004
  425. #define TX_STATUS_LINK_UP 0x00000008
  426. #define TX_STATUS_ODI_UNDERRUN 0x00000010
  427. #define TX_STATUS_ODI_OVERRUN 0x00000020
  428. #define MAC_TX_LENGTHS 0x00000464
  429. #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
  430. #define TX_LENGTHS_SLOT_TIME_SHIFT 0
  431. #define TX_LENGTHS_IPG_MASK 0x00000f00
  432. #define TX_LENGTHS_IPG_SHIFT 8
  433. #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
  434. #define TX_LENGTHS_IPG_CRS_SHIFT 12
  435. #define MAC_RX_MODE 0x00000468
  436. #define RX_MODE_RESET 0x00000001
  437. #define RX_MODE_ENABLE 0x00000002
  438. #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
  439. #define RX_MODE_KEEP_MAC_CTRL 0x00000008
  440. #define RX_MODE_KEEP_PAUSE 0x00000010
  441. #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
  442. #define RX_MODE_ACCEPT_RUNTS 0x00000040
  443. #define RX_MODE_LEN_CHECK 0x00000080
  444. #define RX_MODE_PROMISC 0x00000100
  445. #define RX_MODE_NO_CRC_CHECK 0x00000200
  446. #define RX_MODE_KEEP_VLAN_TAG 0x00000400
  447. #define MAC_RX_STATUS 0x0000046c
  448. #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
  449. #define RX_STATUS_XOFF_RCVD 0x00000002
  450. #define RX_STATUS_XON_RCVD 0x00000004
  451. #define MAC_HASH_REG_0 0x00000470
  452. #define MAC_HASH_REG_1 0x00000474
  453. #define MAC_HASH_REG_2 0x00000478
  454. #define MAC_HASH_REG_3 0x0000047c
  455. #define MAC_RCV_RULE_0 0x00000480
  456. #define MAC_RCV_VALUE_0 0x00000484
  457. #define MAC_RCV_RULE_1 0x00000488
  458. #define MAC_RCV_VALUE_1 0x0000048c
  459. #define MAC_RCV_RULE_2 0x00000490
  460. #define MAC_RCV_VALUE_2 0x00000494
  461. #define MAC_RCV_RULE_3 0x00000498
  462. #define MAC_RCV_VALUE_3 0x0000049c
  463. #define MAC_RCV_RULE_4 0x000004a0
  464. #define MAC_RCV_VALUE_4 0x000004a4
  465. #define MAC_RCV_RULE_5 0x000004a8
  466. #define MAC_RCV_VALUE_5 0x000004ac
  467. #define MAC_RCV_RULE_6 0x000004b0
  468. #define MAC_RCV_VALUE_6 0x000004b4
  469. #define MAC_RCV_RULE_7 0x000004b8
  470. #define MAC_RCV_VALUE_7 0x000004bc
  471. #define MAC_RCV_RULE_8 0x000004c0
  472. #define MAC_RCV_VALUE_8 0x000004c4
  473. #define MAC_RCV_RULE_9 0x000004c8
  474. #define MAC_RCV_VALUE_9 0x000004cc
  475. #define MAC_RCV_RULE_10 0x000004d0
  476. #define MAC_RCV_VALUE_10 0x000004d4
  477. #define MAC_RCV_RULE_11 0x000004d8
  478. #define MAC_RCV_VALUE_11 0x000004dc
  479. #define MAC_RCV_RULE_12 0x000004e0
  480. #define MAC_RCV_VALUE_12 0x000004e4
  481. #define MAC_RCV_RULE_13 0x000004e8
  482. #define MAC_RCV_VALUE_13 0x000004ec
  483. #define MAC_RCV_RULE_14 0x000004f0
  484. #define MAC_RCV_VALUE_14 0x000004f4
  485. #define MAC_RCV_RULE_15 0x000004f8
  486. #define MAC_RCV_VALUE_15 0x000004fc
  487. #define RCV_RULE_DISABLE_MASK 0x7fffffff
  488. #define MAC_RCV_RULE_CFG 0x00000500
  489. #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
  490. #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
  491. /* 0x508 --> 0x520 unused */
  492. #define MAC_HASHREGU_0 0x00000520
  493. #define MAC_HASHREGU_1 0x00000524
  494. #define MAC_HASHREGU_2 0x00000528
  495. #define MAC_HASHREGU_3 0x0000052c
  496. #define MAC_EXTADDR_0_HIGH 0x00000530
  497. #define MAC_EXTADDR_0_LOW 0x00000534
  498. #define MAC_EXTADDR_1_HIGH 0x00000538
  499. #define MAC_EXTADDR_1_LOW 0x0000053c
  500. #define MAC_EXTADDR_2_HIGH 0x00000540
  501. #define MAC_EXTADDR_2_LOW 0x00000544
  502. #define MAC_EXTADDR_3_HIGH 0x00000548
  503. #define MAC_EXTADDR_3_LOW 0x0000054c
  504. #define MAC_EXTADDR_4_HIGH 0x00000550
  505. #define MAC_EXTADDR_4_LOW 0x00000554
  506. #define MAC_EXTADDR_5_HIGH 0x00000558
  507. #define MAC_EXTADDR_5_LOW 0x0000055c
  508. #define MAC_EXTADDR_6_HIGH 0x00000560
  509. #define MAC_EXTADDR_6_LOW 0x00000564
  510. #define MAC_EXTADDR_7_HIGH 0x00000568
  511. #define MAC_EXTADDR_7_LOW 0x0000056c
  512. #define MAC_EXTADDR_8_HIGH 0x00000570
  513. #define MAC_EXTADDR_8_LOW 0x00000574
  514. #define MAC_EXTADDR_9_HIGH 0x00000578
  515. #define MAC_EXTADDR_9_LOW 0x0000057c
  516. #define MAC_EXTADDR_10_HIGH 0x00000580
  517. #define MAC_EXTADDR_10_LOW 0x00000584
  518. #define MAC_EXTADDR_11_HIGH 0x00000588
  519. #define MAC_EXTADDR_11_LOW 0x0000058c
  520. #define MAC_SERDES_CFG 0x00000590
  521. #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
  522. #define MAC_SERDES_STAT 0x00000594
  523. /* 0x598 --> 0x5b0 unused */
  524. #define SG_DIG_CTRL 0x000005b0
  525. #define SG_DIG_USING_HW_AUTONEG 0x80000000
  526. #define SG_DIG_SOFT_RESET 0x40000000
  527. #define SG_DIG_DISABLE_LINKRDY 0x20000000
  528. #define SG_DIG_CRC16_CLEAR_N 0x01000000
  529. #define SG_DIG_EN10B 0x00800000
  530. #define SG_DIG_CLEAR_STATUS 0x00400000
  531. #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
  532. #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
  533. #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
  534. #define SG_DIG_SPEED_STATUS_SHIFT 18
  535. #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
  536. #define SG_DIG_RESTART_AUTONEG 0x00010000
  537. #define SG_DIG_FIBER_MODE 0x00008000
  538. #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
  539. #define SG_DIG_PAUSE_MASK 0x00001800
  540. #define SG_DIG_GBIC_ENABLE 0x00000400
  541. #define SG_DIG_CHECK_END_ENABLE 0x00000200
  542. #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
  543. #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
  544. #define SG_DIG_GMII_INPUT_SELECT 0x00000040
  545. #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
  546. #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
  547. #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
  548. #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
  549. #define SG_DIG_REMOTE_LOOPBACK 0x00000002
  550. #define SG_DIG_LOOPBACK 0x00000001
  551. #define SG_DIG_STATUS 0x000005b4
  552. #define SG_DIG_CRC16_BUS_MASK 0xffff0000
  553. #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
  554. #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
  555. #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
  556. #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
  557. #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
  558. #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
  559. #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
  560. #define SG_DIG_COMMA_DETECTOR 0x00000008
  561. #define SG_DIG_MAC_ACK_STATUS 0x00000004
  562. #define SG_DIG_AUTONEG_COMPLETE 0x00000002
  563. #define SG_DIG_AUTONEG_ERROR 0x00000001
  564. /* 0x5b8 --> 0x600 unused */
  565. #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
  566. #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
  567. /* 0x624 --> 0x800 unused */
  568. #define MAC_TX_STATS_OCTETS 0x00000800
  569. #define MAC_TX_STATS_RESV1 0x00000804
  570. #define MAC_TX_STATS_COLLISIONS 0x00000808
  571. #define MAC_TX_STATS_XON_SENT 0x0000080c
  572. #define MAC_TX_STATS_XOFF_SENT 0x00000810
  573. #define MAC_TX_STATS_RESV2 0x00000814
  574. #define MAC_TX_STATS_MAC_ERRORS 0x00000818
  575. #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
  576. #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
  577. #define MAC_TX_STATS_DEFERRED 0x00000824
  578. #define MAC_TX_STATS_RESV3 0x00000828
  579. #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
  580. #define MAC_TX_STATS_LATE_COL 0x00000830
  581. #define MAC_TX_STATS_RESV4_1 0x00000834
  582. #define MAC_TX_STATS_RESV4_2 0x00000838
  583. #define MAC_TX_STATS_RESV4_3 0x0000083c
  584. #define MAC_TX_STATS_RESV4_4 0x00000840
  585. #define MAC_TX_STATS_RESV4_5 0x00000844
  586. #define MAC_TX_STATS_RESV4_6 0x00000848
  587. #define MAC_TX_STATS_RESV4_7 0x0000084c
  588. #define MAC_TX_STATS_RESV4_8 0x00000850
  589. #define MAC_TX_STATS_RESV4_9 0x00000854
  590. #define MAC_TX_STATS_RESV4_10 0x00000858
  591. #define MAC_TX_STATS_RESV4_11 0x0000085c
  592. #define MAC_TX_STATS_RESV4_12 0x00000860
  593. #define MAC_TX_STATS_RESV4_13 0x00000864
  594. #define MAC_TX_STATS_RESV4_14 0x00000868
  595. #define MAC_TX_STATS_UCAST 0x0000086c
  596. #define MAC_TX_STATS_MCAST 0x00000870
  597. #define MAC_TX_STATS_BCAST 0x00000874
  598. #define MAC_TX_STATS_RESV5_1 0x00000878
  599. #define MAC_TX_STATS_RESV5_2 0x0000087c
  600. #define MAC_RX_STATS_OCTETS 0x00000880
  601. #define MAC_RX_STATS_RESV1 0x00000884
  602. #define MAC_RX_STATS_FRAGMENTS 0x00000888
  603. #define MAC_RX_STATS_UCAST 0x0000088c
  604. #define MAC_RX_STATS_MCAST 0x00000890
  605. #define MAC_RX_STATS_BCAST 0x00000894
  606. #define MAC_RX_STATS_FCS_ERRORS 0x00000898
  607. #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
  608. #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
  609. #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
  610. #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
  611. #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
  612. #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
  613. #define MAC_RX_STATS_JABBERS 0x000008b4
  614. #define MAC_RX_STATS_UNDERSIZE 0x000008b8
  615. /* 0x8bc --> 0xc00 unused */
  616. /* Send data initiator control registers */
  617. #define SNDDATAI_MODE 0x00000c00
  618. #define SNDDATAI_MODE_RESET 0x00000001
  619. #define SNDDATAI_MODE_ENABLE 0x00000002
  620. #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
  621. #define SNDDATAI_STATUS 0x00000c04
  622. #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
  623. #define SNDDATAI_STATSCTRL 0x00000c08
  624. #define SNDDATAI_SCTRL_ENABLE 0x00000001
  625. #define SNDDATAI_SCTRL_FASTUPD 0x00000002
  626. #define SNDDATAI_SCTRL_CLEAR 0x00000004
  627. #define SNDDATAI_SCTRL_FLUSH 0x00000008
  628. #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
  629. #define SNDDATAI_STATSENAB 0x00000c0c
  630. #define SNDDATAI_STATSINCMASK 0x00000c10
  631. /* 0xc14 --> 0xc80 unused */
  632. #define SNDDATAI_COS_CNT_0 0x00000c80
  633. #define SNDDATAI_COS_CNT_1 0x00000c84
  634. #define SNDDATAI_COS_CNT_2 0x00000c88
  635. #define SNDDATAI_COS_CNT_3 0x00000c8c
  636. #define SNDDATAI_COS_CNT_4 0x00000c90
  637. #define SNDDATAI_COS_CNT_5 0x00000c94
  638. #define SNDDATAI_COS_CNT_6 0x00000c98
  639. #define SNDDATAI_COS_CNT_7 0x00000c9c
  640. #define SNDDATAI_COS_CNT_8 0x00000ca0
  641. #define SNDDATAI_COS_CNT_9 0x00000ca4
  642. #define SNDDATAI_COS_CNT_10 0x00000ca8
  643. #define SNDDATAI_COS_CNT_11 0x00000cac
  644. #define SNDDATAI_COS_CNT_12 0x00000cb0
  645. #define SNDDATAI_COS_CNT_13 0x00000cb4
  646. #define SNDDATAI_COS_CNT_14 0x00000cb8
  647. #define SNDDATAI_COS_CNT_15 0x00000cbc
  648. #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
  649. #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
  650. #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
  651. #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
  652. #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
  653. #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
  654. #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
  655. #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
  656. /* 0xce0 --> 0x1000 unused */
  657. /* Send data completion control registers */
  658. #define SNDDATAC_MODE 0x00001000
  659. #define SNDDATAC_MODE_RESET 0x00000001
  660. #define SNDDATAC_MODE_ENABLE 0x00000002
  661. /* 0x1004 --> 0x1400 unused */
  662. /* Send BD ring selector */
  663. #define SNDBDS_MODE 0x00001400
  664. #define SNDBDS_MODE_RESET 0x00000001
  665. #define SNDBDS_MODE_ENABLE 0x00000002
  666. #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
  667. #define SNDBDS_STATUS 0x00001404
  668. #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
  669. #define SNDBDS_HWDIAG 0x00001408
  670. /* 0x140c --> 0x1440 */
  671. #define SNDBDS_SEL_CON_IDX_0 0x00001440
  672. #define SNDBDS_SEL_CON_IDX_1 0x00001444
  673. #define SNDBDS_SEL_CON_IDX_2 0x00001448
  674. #define SNDBDS_SEL_CON_IDX_3 0x0000144c
  675. #define SNDBDS_SEL_CON_IDX_4 0x00001450
  676. #define SNDBDS_SEL_CON_IDX_5 0x00001454
  677. #define SNDBDS_SEL_CON_IDX_6 0x00001458
  678. #define SNDBDS_SEL_CON_IDX_7 0x0000145c
  679. #define SNDBDS_SEL_CON_IDX_8 0x00001460
  680. #define SNDBDS_SEL_CON_IDX_9 0x00001464
  681. #define SNDBDS_SEL_CON_IDX_10 0x00001468
  682. #define SNDBDS_SEL_CON_IDX_11 0x0000146c
  683. #define SNDBDS_SEL_CON_IDX_12 0x00001470
  684. #define SNDBDS_SEL_CON_IDX_13 0x00001474
  685. #define SNDBDS_SEL_CON_IDX_14 0x00001478
  686. #define SNDBDS_SEL_CON_IDX_15 0x0000147c
  687. /* 0x1480 --> 0x1800 unused */
  688. /* Send BD initiator control registers */
  689. #define SNDBDI_MODE 0x00001800
  690. #define SNDBDI_MODE_RESET 0x00000001
  691. #define SNDBDI_MODE_ENABLE 0x00000002
  692. #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
  693. #define SNDBDI_STATUS 0x00001804
  694. #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
  695. #define SNDBDI_IN_PROD_IDX_0 0x00001808
  696. #define SNDBDI_IN_PROD_IDX_1 0x0000180c
  697. #define SNDBDI_IN_PROD_IDX_2 0x00001810
  698. #define SNDBDI_IN_PROD_IDX_3 0x00001814
  699. #define SNDBDI_IN_PROD_IDX_4 0x00001818
  700. #define SNDBDI_IN_PROD_IDX_5 0x0000181c
  701. #define SNDBDI_IN_PROD_IDX_6 0x00001820
  702. #define SNDBDI_IN_PROD_IDX_7 0x00001824
  703. #define SNDBDI_IN_PROD_IDX_8 0x00001828
  704. #define SNDBDI_IN_PROD_IDX_9 0x0000182c
  705. #define SNDBDI_IN_PROD_IDX_10 0x00001830
  706. #define SNDBDI_IN_PROD_IDX_11 0x00001834
  707. #define SNDBDI_IN_PROD_IDX_12 0x00001838
  708. #define SNDBDI_IN_PROD_IDX_13 0x0000183c
  709. #define SNDBDI_IN_PROD_IDX_14 0x00001840
  710. #define SNDBDI_IN_PROD_IDX_15 0x00001844
  711. /* 0x1848 --> 0x1c00 unused */
  712. /* Send BD completion control registers */
  713. #define SNDBDC_MODE 0x00001c00
  714. #define SNDBDC_MODE_RESET 0x00000001
  715. #define SNDBDC_MODE_ENABLE 0x00000002
  716. #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
  717. /* 0x1c04 --> 0x2000 unused */
  718. /* Receive list placement control registers */
  719. #define RCVLPC_MODE 0x00002000
  720. #define RCVLPC_MODE_RESET 0x00000001
  721. #define RCVLPC_MODE_ENABLE 0x00000002
  722. #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
  723. #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
  724. #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
  725. #define RCVLPC_STATUS 0x00002004
  726. #define RCVLPC_STATUS_CLASS0 0x00000004
  727. #define RCVLPC_STATUS_MAPOOR 0x00000008
  728. #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
  729. #define RCVLPC_LOCK 0x00002008
  730. #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
  731. #define RCVLPC_LOCK_REQ_SHIFT 0
  732. #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
  733. #define RCVLPC_LOCK_GRANT_SHIFT 16
  734. #define RCVLPC_NON_EMPTY_BITS 0x0000200c
  735. #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
  736. #define RCVLPC_CONFIG 0x00002010
  737. #define RCVLPC_STATSCTRL 0x00002014
  738. #define RCVLPC_STATSCTRL_ENABLE 0x00000001
  739. #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
  740. #define RCVLPC_STATS_ENABLE 0x00002018
  741. #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
  742. #define RCVLPC_STATS_INCMASK 0x0000201c
  743. /* 0x2020 --> 0x2100 unused */
  744. #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
  745. #define SELLST_TAIL 0x00000004
  746. #define SELLST_CONT 0x00000008
  747. #define SELLST_UNUSED 0x0000000c
  748. #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
  749. #define RCVLPC_DROP_FILTER_CNT 0x00002240
  750. #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
  751. #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
  752. #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
  753. #define RCVLPC_IN_DISCARDS_CNT 0x00002250
  754. #define RCVLPC_IN_ERRORS_CNT 0x00002254
  755. #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
  756. /* 0x225c --> 0x2400 unused */
  757. /* Receive Data and Receive BD Initiator Control */
  758. #define RCVDBDI_MODE 0x00002400
  759. #define RCVDBDI_MODE_RESET 0x00000001
  760. #define RCVDBDI_MODE_ENABLE 0x00000002
  761. #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
  762. #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
  763. #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
  764. #define RCVDBDI_STATUS 0x00002404
  765. #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
  766. #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
  767. #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
  768. #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
  769. /* 0x240c --> 0x2440 unused */
  770. #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
  771. #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
  772. #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
  773. #define RCVDBDI_JUMBO_CON_IDX 0x00002470
  774. #define RCVDBDI_STD_CON_IDX 0x00002474
  775. #define RCVDBDI_MINI_CON_IDX 0x00002478
  776. /* 0x247c --> 0x2480 unused */
  777. #define RCVDBDI_BD_PROD_IDX_0 0x00002480
  778. #define RCVDBDI_BD_PROD_IDX_1 0x00002484
  779. #define RCVDBDI_BD_PROD_IDX_2 0x00002488
  780. #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
  781. #define RCVDBDI_BD_PROD_IDX_4 0x00002490
  782. #define RCVDBDI_BD_PROD_IDX_5 0x00002494
  783. #define RCVDBDI_BD_PROD_IDX_6 0x00002498
  784. #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
  785. #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
  786. #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
  787. #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
  788. #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
  789. #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
  790. #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
  791. #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
  792. #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
  793. #define RCVDBDI_HWDIAG 0x000024c0
  794. /* 0x24c4 --> 0x2800 unused */
  795. /* Receive Data Completion Control */
  796. #define RCVDCC_MODE 0x00002800
  797. #define RCVDCC_MODE_RESET 0x00000001
  798. #define RCVDCC_MODE_ENABLE 0x00000002
  799. #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
  800. /* 0x2804 --> 0x2c00 unused */
  801. /* Receive BD Initiator Control Registers */
  802. #define RCVBDI_MODE 0x00002c00
  803. #define RCVBDI_MODE_RESET 0x00000001
  804. #define RCVBDI_MODE_ENABLE 0x00000002
  805. #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
  806. #define RCVBDI_STATUS 0x00002c04
  807. #define RCVBDI_STATUS_RCB_ATTN 0x00000004
  808. #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
  809. #define RCVBDI_STD_PROD_IDX 0x00002c0c
  810. #define RCVBDI_MINI_PROD_IDX 0x00002c10
  811. #define RCVBDI_MINI_THRESH 0x00002c14
  812. #define RCVBDI_STD_THRESH 0x00002c18
  813. #define RCVBDI_JUMBO_THRESH 0x00002c1c
  814. /* 0x2c20 --> 0x3000 unused */
  815. /* Receive BD Completion Control Registers */
  816. #define RCVCC_MODE 0x00003000
  817. #define RCVCC_MODE_RESET 0x00000001
  818. #define RCVCC_MODE_ENABLE 0x00000002
  819. #define RCVCC_MODE_ATTN_ENABLE 0x00000004
  820. #define RCVCC_STATUS 0x00003004
  821. #define RCVCC_STATUS_ERROR_ATTN 0x00000004
  822. #define RCVCC_JUMP_PROD_IDX 0x00003008
  823. #define RCVCC_STD_PROD_IDX 0x0000300c
  824. #define RCVCC_MINI_PROD_IDX 0x00003010
  825. /* 0x3014 --> 0x3400 unused */
  826. /* Receive list selector control registers */
  827. #define RCVLSC_MODE 0x00003400
  828. #define RCVLSC_MODE_RESET 0x00000001
  829. #define RCVLSC_MODE_ENABLE 0x00000002
  830. #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
  831. #define RCVLSC_STATUS 0x00003404
  832. #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
  833. /* 0x3408 --> 0x3800 unused */
  834. /* Mbuf cluster free registers */
  835. #define MBFREE_MODE 0x00003800
  836. #define MBFREE_MODE_RESET 0x00000001
  837. #define MBFREE_MODE_ENABLE 0x00000002
  838. #define MBFREE_STATUS 0x00003804
  839. /* 0x3808 --> 0x3c00 unused */
  840. /* Host coalescing control registers */
  841. #define HOSTCC_MODE 0x00003c00
  842. #define HOSTCC_MODE_RESET 0x00000001
  843. #define HOSTCC_MODE_ENABLE 0x00000002
  844. #define HOSTCC_MODE_ATTN 0x00000004
  845. #define HOSTCC_MODE_NOW 0x00000008
  846. #define HOSTCC_MODE_FULL_STATUS 0x00000000
  847. #define HOSTCC_MODE_64BYTE 0x00000080
  848. #define HOSTCC_MODE_32BYTE 0x00000100
  849. #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
  850. #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
  851. #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
  852. #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
  853. #define HOSTCC_STATUS 0x00003c04
  854. #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
  855. #define HOSTCC_RXCOL_TICKS 0x00003c08
  856. #define LOW_RXCOL_TICKS 0x00000032
  857. #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
  858. #define DEFAULT_RXCOL_TICKS 0x00000048
  859. #define HIGH_RXCOL_TICKS 0x00000096
  860. #define MAX_RXCOL_TICKS 0x000003ff
  861. #define HOSTCC_TXCOL_TICKS 0x00003c0c
  862. #define LOW_TXCOL_TICKS 0x00000096
  863. #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
  864. #define DEFAULT_TXCOL_TICKS 0x0000012c
  865. #define HIGH_TXCOL_TICKS 0x00000145
  866. #define MAX_TXCOL_TICKS 0x000003ff
  867. #define HOSTCC_RXMAX_FRAMES 0x00003c10
  868. #define LOW_RXMAX_FRAMES 0x00000005
  869. #define DEFAULT_RXMAX_FRAMES 0x00000008
  870. #define HIGH_RXMAX_FRAMES 0x00000012
  871. #define MAX_RXMAX_FRAMES 0x000000ff
  872. #define HOSTCC_TXMAX_FRAMES 0x00003c14
  873. #define LOW_TXMAX_FRAMES 0x00000035
  874. #define DEFAULT_TXMAX_FRAMES 0x0000004b
  875. #define HIGH_TXMAX_FRAMES 0x00000052
  876. #define MAX_TXMAX_FRAMES 0x000000ff
  877. #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
  878. #define DEFAULT_RXCOAL_TICK_INT 0x00000019
  879. #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
  880. #define MAX_RXCOAL_TICK_INT 0x000003ff
  881. #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
  882. #define DEFAULT_TXCOAL_TICK_INT 0x00000019
  883. #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
  884. #define MAX_TXCOAL_TICK_INT 0x000003ff
  885. #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
  886. #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
  887. #define MAX_RXCOAL_MAXF_INT 0x000000ff
  888. #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
  889. #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
  890. #define MAX_TXCOAL_MAXF_INT 0x000000ff
  891. #define HOSTCC_STAT_COAL_TICKS 0x00003c28
  892. #define DEFAULT_STAT_COAL_TICKS 0x000f4240
  893. #define MAX_STAT_COAL_TICKS 0xd693d400
  894. #define MIN_STAT_COAL_TICKS 0x00000064
  895. /* 0x3c2c --> 0x3c30 unused */
  896. #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
  897. #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
  898. #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
  899. #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
  900. #define HOSTCC_FLOW_ATTN 0x00003c48
  901. /* 0x3c4c --> 0x3c50 unused */
  902. #define HOSTCC_JUMBO_CON_IDX 0x00003c50
  903. #define HOSTCC_STD_CON_IDX 0x00003c54
  904. #define HOSTCC_MINI_CON_IDX 0x00003c58
  905. /* 0x3c5c --> 0x3c80 unused */
  906. #define HOSTCC_RET_PROD_IDX_0 0x00003c80
  907. #define HOSTCC_RET_PROD_IDX_1 0x00003c84
  908. #define HOSTCC_RET_PROD_IDX_2 0x00003c88
  909. #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
  910. #define HOSTCC_RET_PROD_IDX_4 0x00003c90
  911. #define HOSTCC_RET_PROD_IDX_5 0x00003c94
  912. #define HOSTCC_RET_PROD_IDX_6 0x00003c98
  913. #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
  914. #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
  915. #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
  916. #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
  917. #define HOSTCC_RET_PROD_IDX_11 0x00003cac
  918. #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
  919. #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
  920. #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
  921. #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
  922. #define HOSTCC_SND_CON_IDX_0 0x00003cc0
  923. #define HOSTCC_SND_CON_IDX_1 0x00003cc4
  924. #define HOSTCC_SND_CON_IDX_2 0x00003cc8
  925. #define HOSTCC_SND_CON_IDX_3 0x00003ccc
  926. #define HOSTCC_SND_CON_IDX_4 0x00003cd0
  927. #define HOSTCC_SND_CON_IDX_5 0x00003cd4
  928. #define HOSTCC_SND_CON_IDX_6 0x00003cd8
  929. #define HOSTCC_SND_CON_IDX_7 0x00003cdc
  930. #define HOSTCC_SND_CON_IDX_8 0x00003ce0
  931. #define HOSTCC_SND_CON_IDX_9 0x00003ce4
  932. #define HOSTCC_SND_CON_IDX_10 0x00003ce8
  933. #define HOSTCC_SND_CON_IDX_11 0x00003cec
  934. #define HOSTCC_SND_CON_IDX_12 0x00003cf0
  935. #define HOSTCC_SND_CON_IDX_13 0x00003cf4
  936. #define HOSTCC_SND_CON_IDX_14 0x00003cf8
  937. #define HOSTCC_SND_CON_IDX_15 0x00003cfc
  938. /* 0x3d00 --> 0x4000 unused */
  939. /* Memory arbiter control registers */
  940. #define MEMARB_MODE 0x00004000
  941. #define MEMARB_MODE_RESET 0x00000001
  942. #define MEMARB_MODE_ENABLE 0x00000002
  943. #define MEMARB_STATUS 0x00004004
  944. #define MEMARB_TRAP_ADDR_LOW 0x00004008
  945. #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
  946. /* 0x4010 --> 0x4400 unused */
  947. /* Buffer manager control registers */
  948. #define BUFMGR_MODE 0x00004400
  949. #define BUFMGR_MODE_RESET 0x00000001
  950. #define BUFMGR_MODE_ENABLE 0x00000002
  951. #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
  952. #define BUFMGR_MODE_BM_TEST 0x00000008
  953. #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
  954. #define BUFMGR_STATUS 0x00004404
  955. #define BUFMGR_STATUS_ERROR 0x00000004
  956. #define BUFMGR_STATUS_MBLOW 0x00000010
  957. #define BUFMGR_MB_POOL_ADDR 0x00004408
  958. #define BUFMGR_MB_POOL_SIZE 0x0000440c
  959. #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
  960. #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
  961. #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
  962. #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
  963. #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
  964. #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
  965. #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
  966. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
  967. #define BUFMGR_MB_HIGH_WATER 0x00004418
  968. #define DEFAULT_MB_HIGH_WATER 0x00000060
  969. #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
  970. #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
  971. #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
  972. #define BUFMGR_MB_ALLOC_BIT 0x10000000
  973. #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
  974. #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
  975. #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
  976. #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
  977. #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
  978. #define BUFMGR_DMA_LOW_WATER 0x00004434
  979. #define DEFAULT_DMA_LOW_WATER 0x00000005
  980. #define BUFMGR_DMA_HIGH_WATER 0x00004438
  981. #define DEFAULT_DMA_HIGH_WATER 0x0000000a
  982. #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
  983. #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
  984. #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
  985. #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
  986. #define BUFMGR_HWDIAG_0 0x0000444c
  987. #define BUFMGR_HWDIAG_1 0x00004450
  988. #define BUFMGR_HWDIAG_2 0x00004454
  989. /* 0x4458 --> 0x4800 unused */
  990. /* Read DMA control registers */
  991. #define RDMAC_MODE 0x00004800
  992. #define RDMAC_MODE_RESET 0x00000001
  993. #define RDMAC_MODE_ENABLE 0x00000002
  994. #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
  995. #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
  996. #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
  997. #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  998. #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  999. #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1000. #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1001. #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
  1002. #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
  1003. #define RDMAC_MODE_SPLIT_RESET 0x00001000
  1004. #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
  1005. #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
  1006. #define RDMAC_STATUS 0x00004804
  1007. #define RDMAC_STATUS_TGTABORT 0x00000004
  1008. #define RDMAC_STATUS_MSTABORT 0x00000008
  1009. #define RDMAC_STATUS_PARITYERR 0x00000010
  1010. #define RDMAC_STATUS_ADDROFLOW 0x00000020
  1011. #define RDMAC_STATUS_FIFOOFLOW 0x00000040
  1012. #define RDMAC_STATUS_FIFOURUN 0x00000080
  1013. #define RDMAC_STATUS_FIFOOREAD 0x00000100
  1014. #define RDMAC_STATUS_LNGREAD 0x00000200
  1015. /* 0x4808 --> 0x4c00 unused */
  1016. /* Write DMA control registers */
  1017. #define WDMAC_MODE 0x00004c00
  1018. #define WDMAC_MODE_RESET 0x00000001
  1019. #define WDMAC_MODE_ENABLE 0x00000002
  1020. #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
  1021. #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
  1022. #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
  1023. #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  1024. #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  1025. #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1026. #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1027. #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
  1028. #define WDMAC_MODE_RX_ACCEL 0x00000400
  1029. #define WDMAC_STATUS 0x00004c04
  1030. #define WDMAC_STATUS_TGTABORT 0x00000004
  1031. #define WDMAC_STATUS_MSTABORT 0x00000008
  1032. #define WDMAC_STATUS_PARITYERR 0x00000010
  1033. #define WDMAC_STATUS_ADDROFLOW 0x00000020
  1034. #define WDMAC_STATUS_FIFOOFLOW 0x00000040
  1035. #define WDMAC_STATUS_FIFOURUN 0x00000080
  1036. #define WDMAC_STATUS_FIFOOREAD 0x00000100
  1037. #define WDMAC_STATUS_LNGREAD 0x00000200
  1038. /* 0x4c08 --> 0x5000 unused */
  1039. /* Per-cpu register offsets (arm9) */
  1040. #define CPU_MODE 0x00000000
  1041. #define CPU_MODE_RESET 0x00000001
  1042. #define CPU_MODE_HALT 0x00000400
  1043. #define CPU_STATE 0x00000004
  1044. #define CPU_EVTMASK 0x00000008
  1045. /* 0xc --> 0x1c reserved */
  1046. #define CPU_PC 0x0000001c
  1047. #define CPU_INSN 0x00000020
  1048. #define CPU_SPAD_UFLOW 0x00000024
  1049. #define CPU_WDOG_CLEAR 0x00000028
  1050. #define CPU_WDOG_VECTOR 0x0000002c
  1051. #define CPU_WDOG_PC 0x00000030
  1052. #define CPU_HW_BP 0x00000034
  1053. /* 0x38 --> 0x44 unused */
  1054. #define CPU_WDOG_SAVED_STATE 0x00000044
  1055. #define CPU_LAST_BRANCH_ADDR 0x00000048
  1056. #define CPU_SPAD_UFLOW_SET 0x0000004c
  1057. /* 0x50 --> 0x200 unused */
  1058. #define CPU_R0 0x00000200
  1059. #define CPU_R1 0x00000204
  1060. #define CPU_R2 0x00000208
  1061. #define CPU_R3 0x0000020c
  1062. #define CPU_R4 0x00000210
  1063. #define CPU_R5 0x00000214
  1064. #define CPU_R6 0x00000218
  1065. #define CPU_R7 0x0000021c
  1066. #define CPU_R8 0x00000220
  1067. #define CPU_R9 0x00000224
  1068. #define CPU_R10 0x00000228
  1069. #define CPU_R11 0x0000022c
  1070. #define CPU_R12 0x00000230
  1071. #define CPU_R13 0x00000234
  1072. #define CPU_R14 0x00000238
  1073. #define CPU_R15 0x0000023c
  1074. #define CPU_R16 0x00000240
  1075. #define CPU_R17 0x00000244
  1076. #define CPU_R18 0x00000248
  1077. #define CPU_R19 0x0000024c
  1078. #define CPU_R20 0x00000250
  1079. #define CPU_R21 0x00000254
  1080. #define CPU_R22 0x00000258
  1081. #define CPU_R23 0x0000025c
  1082. #define CPU_R24 0x00000260
  1083. #define CPU_R25 0x00000264
  1084. #define CPU_R26 0x00000268
  1085. #define CPU_R27 0x0000026c
  1086. #define CPU_R28 0x00000270
  1087. #define CPU_R29 0x00000274
  1088. #define CPU_R30 0x00000278
  1089. #define CPU_R31 0x0000027c
  1090. /* 0x280 --> 0x400 unused */
  1091. #define RX_CPU_BASE 0x00005000
  1092. #define TX_CPU_BASE 0x00005400
  1093. /* Mailboxes */
  1094. #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
  1095. #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
  1096. #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
  1097. #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
  1098. #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
  1099. #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
  1100. #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
  1101. #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
  1102. #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
  1103. #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
  1104. #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
  1105. #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
  1106. #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
  1107. #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
  1108. #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
  1109. #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
  1110. #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
  1111. #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
  1112. #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
  1113. #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
  1114. #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
  1115. #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
  1116. #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
  1117. #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
  1118. #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
  1119. #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
  1120. #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
  1121. #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
  1122. #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
  1123. #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
  1124. #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
  1125. #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
  1126. #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
  1127. #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
  1128. #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
  1129. #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
  1130. #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
  1131. #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
  1132. #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
  1133. #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
  1134. #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
  1135. #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
  1136. #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
  1137. #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
  1138. #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
  1139. #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
  1140. #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
  1141. #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
  1142. #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
  1143. #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
  1144. #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
  1145. #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
  1146. #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
  1147. #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
  1148. #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
  1149. #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
  1150. #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
  1151. #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
  1152. #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
  1153. #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
  1154. #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
  1155. #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
  1156. #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
  1157. #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
  1158. #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
  1159. #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
  1160. #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
  1161. #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
  1162. /* 0x5a10 --> 0x5c00 */
  1163. /* Flow Through queues */
  1164. #define FTQ_RESET 0x00005c00
  1165. /* 0x5c04 --> 0x5c10 unused */
  1166. #define FTQ_DMA_NORM_READ_CTL 0x00005c10
  1167. #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
  1168. #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
  1169. #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
  1170. #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
  1171. #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
  1172. #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
  1173. #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
  1174. #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
  1175. #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
  1176. #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
  1177. #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
  1178. #define FTQ_SEND_BD_COMP_CTL 0x00005c40
  1179. #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
  1180. #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
  1181. #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
  1182. #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
  1183. #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
  1184. #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
  1185. #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
  1186. #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
  1187. #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
  1188. #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
  1189. #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
  1190. #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
  1191. #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
  1192. #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
  1193. #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
  1194. #define FTQ_SWTYPE1_CTL 0x00005c80
  1195. #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
  1196. #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
  1197. #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
  1198. #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
  1199. #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
  1200. #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
  1201. #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
  1202. #define FTQ_HOST_COAL_CTL 0x00005ca0
  1203. #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
  1204. #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
  1205. #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
  1206. #define FTQ_MAC_TX_CTL 0x00005cb0
  1207. #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
  1208. #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
  1209. #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
  1210. #define FTQ_MB_FREE_CTL 0x00005cc0
  1211. #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
  1212. #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
  1213. #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
  1214. #define FTQ_RCVBD_COMP_CTL 0x00005cd0
  1215. #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
  1216. #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
  1217. #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
  1218. #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
  1219. #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
  1220. #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
  1221. #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
  1222. #define FTQ_RCVDATA_INI_CTL 0x00005cf0
  1223. #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
  1224. #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
  1225. #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
  1226. #define FTQ_RCVDATA_COMP_CTL 0x00005d00
  1227. #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
  1228. #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
  1229. #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
  1230. #define FTQ_SWTYPE2_CTL 0x00005d10
  1231. #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
  1232. #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
  1233. #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
  1234. /* 0x5d20 --> 0x6000 unused */
  1235. /* Message signaled interrupt registers */
  1236. #define MSGINT_MODE 0x00006000
  1237. #define MSGINT_MODE_RESET 0x00000001
  1238. #define MSGINT_MODE_ENABLE 0x00000002
  1239. #define MSGINT_STATUS 0x00006004
  1240. #define MSGINT_FIFO 0x00006008
  1241. /* 0x600c --> 0x6400 unused */
  1242. /* DMA completion registers */
  1243. #define DMAC_MODE 0x00006400
  1244. #define DMAC_MODE_RESET 0x00000001
  1245. #define DMAC_MODE_ENABLE 0x00000002
  1246. /* 0x6404 --> 0x6800 unused */
  1247. /* GRC registers */
  1248. #define GRC_MODE 0x00006800
  1249. #define GRC_MODE_UPD_ON_COAL 0x00000001
  1250. #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
  1251. #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
  1252. #define GRC_MODE_BSWAP_DATA 0x00000010
  1253. #define GRC_MODE_WSWAP_DATA 0x00000020
  1254. #define GRC_MODE_SPLITHDR 0x00000100
  1255. #define GRC_MODE_NOFRM_CRACKING 0x00000200
  1256. #define GRC_MODE_INCL_CRC 0x00000400
  1257. #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
  1258. #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
  1259. #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
  1260. #define GRC_MODE_FORCE_PCI32BIT 0x00008000
  1261. #define GRC_MODE_HOST_STACKUP 0x00010000
  1262. #define GRC_MODE_HOST_SENDBDS 0x00020000
  1263. #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
  1264. #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
  1265. #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
  1266. #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
  1267. #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
  1268. #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
  1269. #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
  1270. #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
  1271. #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
  1272. #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
  1273. #define GRC_MISC_CFG 0x00006804
  1274. #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
  1275. #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
  1276. #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
  1277. #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
  1278. #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
  1279. #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
  1280. #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
  1281. #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
  1282. #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
  1283. #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
  1284. #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
  1285. #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
  1286. #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
  1287. #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
  1288. #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
  1289. #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
  1290. #define GRC_LOCAL_CTRL 0x00006808
  1291. #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
  1292. #define GRC_LCLCTRL_CLEARINT 0x00000002
  1293. #define GRC_LCLCTRL_SETINT 0x00000004
  1294. #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
  1295. #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
  1296. #define GRC_LCLCTRL_GPIO_OE3 0x00000040
  1297. #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
  1298. #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
  1299. #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
  1300. #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
  1301. #define GRC_LCLCTRL_GPIO_OE0 0x00000800
  1302. #define GRC_LCLCTRL_GPIO_OE1 0x00001000
  1303. #define GRC_LCLCTRL_GPIO_OE2 0x00002000
  1304. #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
  1305. #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
  1306. #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
  1307. #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
  1308. #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
  1309. #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
  1310. #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
  1311. #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
  1312. #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
  1313. #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
  1314. #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
  1315. #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
  1316. #define GRC_LCLCTRL_BANK_SELECT 0x00200000
  1317. #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
  1318. #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
  1319. #define GRC_TIMER 0x0000680c
  1320. #define GRC_RX_CPU_EVENT 0x00006810
  1321. #define GRC_RX_TIMER_REF 0x00006814
  1322. #define GRC_RX_CPU_SEM 0x00006818
  1323. #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
  1324. #define GRC_TX_CPU_EVENT 0x00006820
  1325. #define GRC_TX_TIMER_REF 0x00006824
  1326. #define GRC_TX_CPU_SEM 0x00006828
  1327. #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
  1328. #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
  1329. #define GRC_EEPROM_ADDR 0x00006838
  1330. #define EEPROM_ADDR_WRITE 0x00000000
  1331. #define EEPROM_ADDR_READ 0x80000000
  1332. #define EEPROM_ADDR_COMPLETE 0x40000000
  1333. #define EEPROM_ADDR_FSM_RESET 0x20000000
  1334. #define EEPROM_ADDR_DEVID_MASK 0x1c000000
  1335. #define EEPROM_ADDR_DEVID_SHIFT 26
  1336. #define EEPROM_ADDR_START 0x02000000
  1337. #define EEPROM_ADDR_CLKPERD_SHIFT 16
  1338. #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
  1339. #define EEPROM_ADDR_ADDR_SHIFT 0
  1340. #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
  1341. #define EEPROM_CHIP_SIZE (64 * 1024)
  1342. #define GRC_EEPROM_DATA 0x0000683c
  1343. #define GRC_EEPROM_CTRL 0x00006840
  1344. #define GRC_MDI_CTRL 0x00006844
  1345. #define GRC_SEEPROM_DELAY 0x00006848
  1346. /* 0x684c --> 0x6c00 unused */
  1347. /* 0x6c00 --> 0x7000 unused */
  1348. /* NVRAM Control registers */
  1349. #define NVRAM_CMD 0x00007000
  1350. #define NVRAM_CMD_RESET 0x00000001
  1351. #define NVRAM_CMD_DONE 0x00000008
  1352. #define NVRAM_CMD_GO 0x00000010
  1353. #define NVRAM_CMD_WR 0x00000020
  1354. #define NVRAM_CMD_RD 0x00000000
  1355. #define NVRAM_CMD_ERASE 0x00000040
  1356. #define NVRAM_CMD_FIRST 0x00000080
  1357. #define NVRAM_CMD_LAST 0x00000100
  1358. #define NVRAM_CMD_WREN 0x00010000
  1359. #define NVRAM_CMD_WRDI 0x00020000
  1360. #define NVRAM_STAT 0x00007004
  1361. #define NVRAM_WRDATA 0x00007008
  1362. #define NVRAM_ADDR 0x0000700c
  1363. #define NVRAM_ADDR_MSK 0x00ffffff
  1364. #define NVRAM_RDDATA 0x00007010
  1365. #define NVRAM_CFG1 0x00007014
  1366. #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
  1367. #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
  1368. #define NVRAM_CFG1_PASS_THRU 0x00000004
  1369. #define NVRAM_CFG1_STATUS_BITS 0x00000070
  1370. #define NVRAM_CFG1_BIT_BANG 0x00000008
  1371. #define NVRAM_CFG1_FLASH_SIZE 0x02000000
  1372. #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
  1373. #define NVRAM_CFG1_VENDOR_MASK 0x03000003
  1374. #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
  1375. #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1376. #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
  1377. #define FLASH_VENDOR_ST 0x03000001
  1378. #define FLASH_VENDOR_SAIFUN 0x01000003
  1379. #define FLASH_VENDOR_SST_SMALL 0x00000001
  1380. #define FLASH_VENDOR_SST_LARGE 0x02000001
  1381. #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
  1382. #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
  1383. #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
  1384. #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1385. #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
  1386. #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
  1387. #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
  1388. #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
  1389. #define FLASH_5752PAGE_SIZE_256 0x00000000
  1390. #define FLASH_5752PAGE_SIZE_512 0x10000000
  1391. #define FLASH_5752PAGE_SIZE_1K 0x20000000
  1392. #define FLASH_5752PAGE_SIZE_2K 0x30000000
  1393. #define FLASH_5752PAGE_SIZE_4K 0x40000000
  1394. #define FLASH_5752PAGE_SIZE_264 0x50000000
  1395. #define NVRAM_CFG2 0x00007018
  1396. #define NVRAM_CFG3 0x0000701c
  1397. #define NVRAM_SWARB 0x00007020
  1398. #define SWARB_REQ_SET0 0x00000001
  1399. #define SWARB_REQ_SET1 0x00000002
  1400. #define SWARB_REQ_SET2 0x00000004
  1401. #define SWARB_REQ_SET3 0x00000008
  1402. #define SWARB_REQ_CLR0 0x00000010
  1403. #define SWARB_REQ_CLR1 0x00000020
  1404. #define SWARB_REQ_CLR2 0x00000040
  1405. #define SWARB_REQ_CLR3 0x00000080
  1406. #define SWARB_GNT0 0x00000100
  1407. #define SWARB_GNT1 0x00000200
  1408. #define SWARB_GNT2 0x00000400
  1409. #define SWARB_GNT3 0x00000800
  1410. #define SWARB_REQ0 0x00001000
  1411. #define SWARB_REQ1 0x00002000
  1412. #define SWARB_REQ2 0x00004000
  1413. #define SWARB_REQ3 0x00008000
  1414. #define NVRAM_ACCESS 0x00007024
  1415. #define ACCESS_ENABLE 0x00000001
  1416. #define ACCESS_WR_ENABLE 0x00000002
  1417. #define NVRAM_WRITE1 0x00007028
  1418. /* 0x702c --> 0x7400 unused */
  1419. /* 0x7400 --> 0x8000 unused */
  1420. #define TG3_EEPROM_MAGIC 0x669955aa
  1421. /* 32K Window into NIC internal memory */
  1422. #define NIC_SRAM_WIN_BASE 0x00008000
  1423. /* Offsets into first 32k of NIC internal memory. */
  1424. #define NIC_SRAM_PAGE_ZERO 0x00000000
  1425. #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
  1426. #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
  1427. #define NIC_SRAM_STATS_BLK 0x00000300
  1428. #define NIC_SRAM_STATUS_BLK 0x00000b00
  1429. #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
  1430. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
  1431. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
  1432. #define NIC_SRAM_DATA_SIG 0x00000b54
  1433. #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
  1434. #define NIC_SRAM_DATA_CFG 0x00000b58
  1435. #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
  1436. #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
  1437. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
  1438. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
  1439. #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
  1440. #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
  1441. #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
  1442. #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
  1443. #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
  1444. #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
  1445. #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
  1446. #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
  1447. #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
  1448. #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
  1449. #define NIC_SRAM_DATA_VER 0x00000b5c
  1450. #define NIC_SRAM_DATA_VER_SHIFT 16
  1451. #define NIC_SRAM_DATA_PHY_ID 0x00000b74
  1452. #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
  1453. #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
  1454. #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
  1455. #define FWCMD_NICDRV_ALIVE 0x00000001
  1456. #define FWCMD_NICDRV_PAUSE_FW 0x00000002
  1457. #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
  1458. #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
  1459. #define FWCMD_NICDRV_FIX_DMAR 0x00000005
  1460. #define FWCMD_NICDRV_FIX_DMAW 0x00000006
  1461. #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
  1462. #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
  1463. #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
  1464. #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
  1465. #define DRV_STATE_START 0x00000001
  1466. #define DRV_STATE_START_DONE 0x80000001
  1467. #define DRV_STATE_UNLOAD 0x00000002
  1468. #define DRV_STATE_UNLOAD_DONE 0x80000002
  1469. #define DRV_STATE_WOL 0x00000003
  1470. #define DRV_STATE_SUSPEND 0x00000004
  1471. #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
  1472. #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
  1473. #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
  1474. #define NIC_SRAM_DATA_CFG_2 0x00000d38
  1475. #define SHASTA_EXT_LED_MODE_MASK 0x00018000
  1476. #define SHASTA_EXT_LED_LEGACY 0x00000000
  1477. #define SHASTA_EXT_LED_SHARED 0x00008000
  1478. #define SHASTA_EXT_LED_MAC 0x00010000
  1479. #define SHASTA_EXT_LED_COMBO 0x00018000
  1480. #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
  1481. #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
  1482. #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
  1483. #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
  1484. #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
  1485. #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
  1486. #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
  1487. #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
  1488. #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
  1489. #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
  1490. #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
  1491. /* Currently this is fixed. */
  1492. #define PHY_ADDR 0x01
  1493. /* Tigon3 specific PHY MII registers. */
  1494. #define TG3_BMCR_SPEED1000 0x0040
  1495. #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
  1496. #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
  1497. #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
  1498. #define MII_TG3_CTRL_AS_MASTER 0x0800
  1499. #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
  1500. #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
  1501. #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
  1502. #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
  1503. #define MII_TG3_EXT_CTRL_TBI 0x8000
  1504. #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
  1505. #define MII_TG3_EXT_STAT_LPASS 0x0100
  1506. #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
  1507. #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
  1508. #define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
  1509. #define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
  1510. #define MII_TG3_AUX_STAT_LPASS 0x0004
  1511. #define MII_TG3_AUX_STAT_SPDMASK 0x0700
  1512. #define MII_TG3_AUX_STAT_10HALF 0x0100
  1513. #define MII_TG3_AUX_STAT_10FULL 0x0200
  1514. #define MII_TG3_AUX_STAT_100HALF 0x0300
  1515. #define MII_TG3_AUX_STAT_100_4 0x0400
  1516. #define MII_TG3_AUX_STAT_100FULL 0x0500
  1517. #define MII_TG3_AUX_STAT_1000HALF 0x0600
  1518. #define MII_TG3_AUX_STAT_1000FULL 0x0700
  1519. #define MII_TG3_ISTAT 0x1a /* IRQ status register */
  1520. #define MII_TG3_IMASK 0x1b /* IRQ mask register */
  1521. /* ISTAT/IMASK event bits */
  1522. #define MII_TG3_INT_LINKCHG 0x0002
  1523. #define MII_TG3_INT_SPEEDCHG 0x0004
  1524. #define MII_TG3_INT_DUPLEXCHG 0x0008
  1525. #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
  1526. /* There are two ways to manage the TX descriptors on the tigon3.
  1527. * Either the descriptors are in host DMA'able memory, or they
  1528. * exist only in the cards on-chip SRAM. All 16 send bds are under
  1529. * the same mode, they may not be configured individually.
  1530. *
  1531. * This driver always uses host memory TX descriptors.
  1532. *
  1533. * To use host memory TX descriptors:
  1534. * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
  1535. * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
  1536. * 2) Allocate DMA'able memory.
  1537. * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  1538. * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
  1539. * obtained in step 2
  1540. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
  1541. * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
  1542. * of TX descriptors. Leave flags field clear.
  1543. * 4) Access TX descriptors via host memory. The chip
  1544. * will refetch into local SRAM as needed when producer
  1545. * index mailboxes are updated.
  1546. *
  1547. * To use on-chip TX descriptors:
  1548. * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
  1549. * Make sure GRC_MODE_HOST_SENDBDS is clear.
  1550. * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  1551. * a) Set TG3_BDINFO_HOST_ADDR to zero.
  1552. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
  1553. * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
  1554. * 3) Access TX descriptors directly in on-chip SRAM
  1555. * using normal {read,write}l(). (and not using
  1556. * pointer dereferencing of ioremap()'d memory like
  1557. * the broken Broadcom driver does)
  1558. *
  1559. * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
  1560. * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
  1561. */
  1562. struct tg3_tx_buffer_desc {
  1563. u32 addr_hi;
  1564. u32 addr_lo;
  1565. u32 len_flags;
  1566. #define TXD_FLAG_TCPUDP_CSUM 0x0001
  1567. #define TXD_FLAG_IP_CSUM 0x0002
  1568. #define TXD_FLAG_END 0x0004
  1569. #define TXD_FLAG_IP_FRAG 0x0008
  1570. #define TXD_FLAG_IP_FRAG_END 0x0010
  1571. #define TXD_FLAG_VLAN 0x0040
  1572. #define TXD_FLAG_COAL_NOW 0x0080
  1573. #define TXD_FLAG_CPU_PRE_DMA 0x0100
  1574. #define TXD_FLAG_CPU_POST_DMA 0x0200
  1575. #define TXD_FLAG_ADD_SRC_ADDR 0x1000
  1576. #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
  1577. #define TXD_FLAG_NO_CRC 0x8000
  1578. #define TXD_LEN_SHIFT 16
  1579. u32 vlan_tag;
  1580. #define TXD_VLAN_TAG_SHIFT 0
  1581. #define TXD_MSS_SHIFT 16
  1582. };
  1583. #define TXD_ADDR 0x00UL /* 64-bit */
  1584. #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
  1585. #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
  1586. #define TXD_SIZE 0x10UL
  1587. struct tg3_rx_buffer_desc {
  1588. u32 addr_hi;
  1589. u32 addr_lo;
  1590. u32 idx_len;
  1591. #define RXD_IDX_MASK 0xffff0000
  1592. #define RXD_IDX_SHIFT 16
  1593. #define RXD_LEN_MASK 0x0000ffff
  1594. #define RXD_LEN_SHIFT 0
  1595. u32 type_flags;
  1596. #define RXD_TYPE_SHIFT 16
  1597. #define RXD_FLAGS_SHIFT 0
  1598. #define RXD_FLAG_END 0x0004
  1599. #define RXD_FLAG_MINI 0x0800
  1600. #define RXD_FLAG_JUMBO 0x0020
  1601. #define RXD_FLAG_VLAN 0x0040
  1602. #define RXD_FLAG_ERROR 0x0400
  1603. #define RXD_FLAG_IP_CSUM 0x1000
  1604. #define RXD_FLAG_TCPUDP_CSUM 0x2000
  1605. #define RXD_FLAG_IS_TCP 0x4000
  1606. u32 ip_tcp_csum;
  1607. #define RXD_IPCSUM_MASK 0xffff0000
  1608. #define RXD_IPCSUM_SHIFT 16
  1609. #define RXD_TCPCSUM_MASK 0x0000ffff
  1610. #define RXD_TCPCSUM_SHIFT 0
  1611. u32 err_vlan;
  1612. #define RXD_VLAN_MASK 0x0000ffff
  1613. #define RXD_ERR_BAD_CRC 0x00010000
  1614. #define RXD_ERR_COLLISION 0x00020000
  1615. #define RXD_ERR_LINK_LOST 0x00040000
  1616. #define RXD_ERR_PHY_DECODE 0x00080000
  1617. #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
  1618. #define RXD_ERR_MAC_ABRT 0x00200000
  1619. #define RXD_ERR_TOO_SMALL 0x00400000
  1620. #define RXD_ERR_NO_RESOURCES 0x00800000
  1621. #define RXD_ERR_HUGE_FRAME 0x01000000
  1622. #define RXD_ERR_MASK 0xffff0000
  1623. u32 reserved;
  1624. u32 opaque;
  1625. #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
  1626. #define RXD_OPAQUE_INDEX_SHIFT 0
  1627. #define RXD_OPAQUE_RING_STD 0x00010000
  1628. #define RXD_OPAQUE_RING_JUMBO 0x00020000
  1629. #define RXD_OPAQUE_RING_MINI 0x00040000
  1630. #define RXD_OPAQUE_RING_MASK 0x00070000
  1631. };
  1632. struct tg3_ext_rx_buffer_desc {
  1633. struct {
  1634. u32 addr_hi;
  1635. u32 addr_lo;
  1636. } addrlist[3];
  1637. u32 len2_len1;
  1638. u32 resv_len3;
  1639. struct tg3_rx_buffer_desc std;
  1640. };
  1641. /* We only use this when testing out the DMA engine
  1642. * at probe time. This is the internal format of buffer
  1643. * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
  1644. */
  1645. struct tg3_internal_buffer_desc {
  1646. u32 addr_hi;
  1647. u32 addr_lo;
  1648. u32 nic_mbuf;
  1649. /* XXX FIX THIS */
  1650. #ifdef __BIG_ENDIAN
  1651. u16 cqid_sqid;
  1652. u16 len;
  1653. #else
  1654. u16 len;
  1655. u16 cqid_sqid;
  1656. #endif
  1657. u32 flags;
  1658. u32 __cookie1;
  1659. u32 __cookie2;
  1660. u32 __cookie3;
  1661. };
  1662. #define TG3_HW_STATUS_SIZE 0x50
  1663. struct tg3_hw_status {
  1664. u32 status;
  1665. #define SD_STATUS_UPDATED 0x00000001
  1666. #define SD_STATUS_LINK_CHG 0x00000002
  1667. #define SD_STATUS_ERROR 0x00000004
  1668. u32 status_tag;
  1669. #ifdef __BIG_ENDIAN
  1670. u16 rx_consumer;
  1671. u16 rx_jumbo_consumer;
  1672. #else
  1673. u16 rx_jumbo_consumer;
  1674. u16 rx_consumer;
  1675. #endif
  1676. #ifdef __BIG_ENDIAN
  1677. u16 reserved;
  1678. u16 rx_mini_consumer;
  1679. #else
  1680. u16 rx_mini_consumer;
  1681. u16 reserved;
  1682. #endif
  1683. struct {
  1684. #ifdef __BIG_ENDIAN
  1685. u16 tx_consumer;
  1686. u16 rx_producer;
  1687. #else
  1688. u16 rx_producer;
  1689. u16 tx_consumer;
  1690. #endif
  1691. } idx[16];
  1692. };
  1693. typedef struct {
  1694. u32 high, low;
  1695. } tg3_stat64_t;
  1696. struct tg3_hw_stats {
  1697. u8 __reserved0[0x400-0x300];
  1698. /* Statistics maintained by Receive MAC. */
  1699. tg3_stat64_t rx_octets;
  1700. u64 __reserved1;
  1701. tg3_stat64_t rx_fragments;
  1702. tg3_stat64_t rx_ucast_packets;
  1703. tg3_stat64_t rx_mcast_packets;
  1704. tg3_stat64_t rx_bcast_packets;
  1705. tg3_stat64_t rx_fcs_errors;
  1706. tg3_stat64_t rx_align_errors;
  1707. tg3_stat64_t rx_xon_pause_rcvd;
  1708. tg3_stat64_t rx_xoff_pause_rcvd;
  1709. tg3_stat64_t rx_mac_ctrl_rcvd;
  1710. tg3_stat64_t rx_xoff_entered;
  1711. tg3_stat64_t rx_frame_too_long_errors;
  1712. tg3_stat64_t rx_jabbers;
  1713. tg3_stat64_t rx_undersize_packets;
  1714. tg3_stat64_t rx_in_length_errors;
  1715. tg3_stat64_t rx_out_length_errors;
  1716. tg3_stat64_t rx_64_or_less_octet_packets;
  1717. tg3_stat64_t rx_65_to_127_octet_packets;
  1718. tg3_stat64_t rx_128_to_255_octet_packets;
  1719. tg3_stat64_t rx_256_to_511_octet_packets;
  1720. tg3_stat64_t rx_512_to_1023_octet_packets;
  1721. tg3_stat64_t rx_1024_to_1522_octet_packets;
  1722. tg3_stat64_t rx_1523_to_2047_octet_packets;
  1723. tg3_stat64_t rx_2048_to_4095_octet_packets;
  1724. tg3_stat64_t rx_4096_to_8191_octet_packets;
  1725. tg3_stat64_t rx_8192_to_9022_octet_packets;
  1726. u64 __unused0[37];
  1727. /* Statistics maintained by Transmit MAC. */
  1728. tg3_stat64_t tx_octets;
  1729. u64 __reserved2;
  1730. tg3_stat64_t tx_collisions;
  1731. tg3_stat64_t tx_xon_sent;
  1732. tg3_stat64_t tx_xoff_sent;
  1733. tg3_stat64_t tx_flow_control;
  1734. tg3_stat64_t tx_mac_errors;
  1735. tg3_stat64_t tx_single_collisions;
  1736. tg3_stat64_t tx_mult_collisions;
  1737. tg3_stat64_t tx_deferred;
  1738. u64 __reserved3;
  1739. tg3_stat64_t tx_excessive_collisions;
  1740. tg3_stat64_t tx_late_collisions;
  1741. tg3_stat64_t tx_collide_2times;
  1742. tg3_stat64_t tx_collide_3times;
  1743. tg3_stat64_t tx_collide_4times;
  1744. tg3_stat64_t tx_collide_5times;
  1745. tg3_stat64_t tx_collide_6times;
  1746. tg3_stat64_t tx_collide_7times;
  1747. tg3_stat64_t tx_collide_8times;
  1748. tg3_stat64_t tx_collide_9times;
  1749. tg3_stat64_t tx_collide_10times;
  1750. tg3_stat64_t tx_collide_11times;
  1751. tg3_stat64_t tx_collide_12times;
  1752. tg3_stat64_t tx_collide_13times;
  1753. tg3_stat64_t tx_collide_14times;
  1754. tg3_stat64_t tx_collide_15times;
  1755. tg3_stat64_t tx_ucast_packets;
  1756. tg3_stat64_t tx_mcast_packets;
  1757. tg3_stat64_t tx_bcast_packets;
  1758. tg3_stat64_t tx_carrier_sense_errors;
  1759. tg3_stat64_t tx_discards;
  1760. tg3_stat64_t tx_errors;
  1761. u64 __unused1[31];
  1762. /* Statistics maintained by Receive List Placement. */
  1763. tg3_stat64_t COS_rx_packets[16];
  1764. tg3_stat64_t COS_rx_filter_dropped;
  1765. tg3_stat64_t dma_writeq_full;
  1766. tg3_stat64_t dma_write_prioq_full;
  1767. tg3_stat64_t rxbds_empty;
  1768. tg3_stat64_t rx_discards;
  1769. tg3_stat64_t rx_errors;
  1770. tg3_stat64_t rx_threshold_hit;
  1771. u64 __unused2[9];
  1772. /* Statistics maintained by Send Data Initiator. */
  1773. tg3_stat64_t COS_out_packets[16];
  1774. tg3_stat64_t dma_readq_full;
  1775. tg3_stat64_t dma_read_prioq_full;
  1776. tg3_stat64_t tx_comp_queue_full;
  1777. /* Statistics maintained by Host Coalescing. */
  1778. tg3_stat64_t ring_set_send_prod_index;
  1779. tg3_stat64_t ring_status_update;
  1780. tg3_stat64_t nic_irqs;
  1781. tg3_stat64_t nic_avoided_irqs;
  1782. tg3_stat64_t nic_tx_threshold_hit;
  1783. u8 __reserved4[0xb00-0x9c0];
  1784. };
  1785. /* 'mapping' is superfluous as the chip does not write into
  1786. * the tx/rx post rings so we could just fetch it from there.
  1787. * But the cache behavior is better how we are doing it now.
  1788. */
  1789. struct ring_info {
  1790. struct sk_buff *skb;
  1791. DECLARE_PCI_UNMAP_ADDR(mapping)
  1792. };
  1793. struct tx_ring_info {
  1794. struct sk_buff *skb;
  1795. DECLARE_PCI_UNMAP_ADDR(mapping)
  1796. u32 prev_vlan_tag;
  1797. };
  1798. struct tg3_config_info {
  1799. u32 flags;
  1800. };
  1801. struct tg3_link_config {
  1802. /* Describes what we're trying to get. */
  1803. u32 advertising;
  1804. u16 speed;
  1805. u8 duplex;
  1806. u8 autoneg;
  1807. /* Describes what we actually have. */
  1808. u16 active_speed;
  1809. u8 active_duplex;
  1810. #define SPEED_INVALID 0xffff
  1811. #define DUPLEX_INVALID 0xff
  1812. #define AUTONEG_INVALID 0xff
  1813. /* When we go in and out of low power mode we need
  1814. * to swap with this state.
  1815. */
  1816. int phy_is_low_power;
  1817. u16 orig_speed;
  1818. u8 orig_duplex;
  1819. u8 orig_autoneg;
  1820. };
  1821. struct tg3_bufmgr_config {
  1822. u32 mbuf_read_dma_low_water;
  1823. u32 mbuf_mac_rx_low_water;
  1824. u32 mbuf_high_water;
  1825. u32 mbuf_read_dma_low_water_jumbo;
  1826. u32 mbuf_mac_rx_low_water_jumbo;
  1827. u32 mbuf_high_water_jumbo;
  1828. u32 dma_low_water;
  1829. u32 dma_high_water;
  1830. };
  1831. struct tg3_ethtool_stats {
  1832. /* Statistics maintained by Receive MAC. */
  1833. u64 rx_octets;
  1834. u64 rx_fragments;
  1835. u64 rx_ucast_packets;
  1836. u64 rx_mcast_packets;
  1837. u64 rx_bcast_packets;
  1838. u64 rx_fcs_errors;
  1839. u64 rx_align_errors;
  1840. u64 rx_xon_pause_rcvd;
  1841. u64 rx_xoff_pause_rcvd;
  1842. u64 rx_mac_ctrl_rcvd;
  1843. u64 rx_xoff_entered;
  1844. u64 rx_frame_too_long_errors;
  1845. u64 rx_jabbers;
  1846. u64 rx_undersize_packets;
  1847. u64 rx_in_length_errors;
  1848. u64 rx_out_length_errors;
  1849. u64 rx_64_or_less_octet_packets;
  1850. u64 rx_65_to_127_octet_packets;
  1851. u64 rx_128_to_255_octet_packets;
  1852. u64 rx_256_to_511_octet_packets;
  1853. u64 rx_512_to_1023_octet_packets;
  1854. u64 rx_1024_to_1522_octet_packets;
  1855. u64 rx_1523_to_2047_octet_packets;
  1856. u64 rx_2048_to_4095_octet_packets;
  1857. u64 rx_4096_to_8191_octet_packets;
  1858. u64 rx_8192_to_9022_octet_packets;
  1859. /* Statistics maintained by Transmit MAC. */
  1860. u64 tx_octets;
  1861. u64 tx_collisions;
  1862. u64 tx_xon_sent;
  1863. u64 tx_xoff_sent;
  1864. u64 tx_flow_control;
  1865. u64 tx_mac_errors;
  1866. u64 tx_single_collisions;
  1867. u64 tx_mult_collisions;
  1868. u64 tx_deferred;
  1869. u64 tx_excessive_collisions;
  1870. u64 tx_late_collisions;
  1871. u64 tx_collide_2times;
  1872. u64 tx_collide_3times;
  1873. u64 tx_collide_4times;
  1874. u64 tx_collide_5times;
  1875. u64 tx_collide_6times;
  1876. u64 tx_collide_7times;
  1877. u64 tx_collide_8times;
  1878. u64 tx_collide_9times;
  1879. u64 tx_collide_10times;
  1880. u64 tx_collide_11times;
  1881. u64 tx_collide_12times;
  1882. u64 tx_collide_13times;
  1883. u64 tx_collide_14times;
  1884. u64 tx_collide_15times;
  1885. u64 tx_ucast_packets;
  1886. u64 tx_mcast_packets;
  1887. u64 tx_bcast_packets;
  1888. u64 tx_carrier_sense_errors;
  1889. u64 tx_discards;
  1890. u64 tx_errors;
  1891. /* Statistics maintained by Receive List Placement. */
  1892. u64 dma_writeq_full;
  1893. u64 dma_write_prioq_full;
  1894. u64 rxbds_empty;
  1895. u64 rx_discards;
  1896. u64 rx_errors;
  1897. u64 rx_threshold_hit;
  1898. /* Statistics maintained by Send Data Initiator. */
  1899. u64 dma_readq_full;
  1900. u64 dma_read_prioq_full;
  1901. u64 tx_comp_queue_full;
  1902. /* Statistics maintained by Host Coalescing. */
  1903. u64 ring_set_send_prod_index;
  1904. u64 ring_status_update;
  1905. u64 nic_irqs;
  1906. u64 nic_avoided_irqs;
  1907. u64 nic_tx_threshold_hit;
  1908. };
  1909. struct tg3 {
  1910. /* begin "general, frequently-used members" cacheline section */
  1911. /* If the IRQ handler (which runs lockless) needs to be
  1912. * quiesced, the following bitmask state is used. The
  1913. * SYNC flag is set by non-IRQ context code to initiate
  1914. * the quiescence.
  1915. *
  1916. * When the IRQ handler notices that SYNC is set, it
  1917. * disables interrupts and returns.
  1918. *
  1919. * When all outstanding IRQ handlers have returned after
  1920. * the SYNC flag has been set, the setter can be assured
  1921. * that interrupts will no longer get run.
  1922. *
  1923. * In this way all SMP driver locks are never acquired
  1924. * in hw IRQ context, only sw IRQ context or lower.
  1925. */
  1926. unsigned int irq_sync;
  1927. /* SMP locking strategy:
  1928. *
  1929. * lock: Held during all operations except TX packet
  1930. * processing.
  1931. *
  1932. * tx_lock: Held during tg3_start_xmit and tg3_tx
  1933. *
  1934. * Both of these locks are to be held with BH safety.
  1935. */
  1936. spinlock_t lock;
  1937. spinlock_t indirect_lock;
  1938. void __iomem *regs;
  1939. struct net_device *dev;
  1940. struct pci_dev *pdev;
  1941. struct tg3_hw_status *hw_status;
  1942. dma_addr_t status_mapping;
  1943. u32 last_tag;
  1944. u32 msg_enable;
  1945. /* begin "tx thread" cacheline section */
  1946. u32 tx_prod;
  1947. u32 tx_cons;
  1948. u32 tx_pending;
  1949. spinlock_t tx_lock;
  1950. struct tg3_tx_buffer_desc *tx_ring;
  1951. struct tx_ring_info *tx_buffers;
  1952. dma_addr_t tx_desc_mapping;
  1953. /* begin "rx thread" cacheline section */
  1954. u32 rx_rcb_ptr;
  1955. u32 rx_std_ptr;
  1956. u32 rx_jumbo_ptr;
  1957. u32 rx_pending;
  1958. u32 rx_jumbo_pending;
  1959. #if TG3_VLAN_TAG_USED
  1960. struct vlan_group *vlgrp;
  1961. #endif
  1962. struct tg3_rx_buffer_desc *rx_std;
  1963. struct ring_info *rx_std_buffers;
  1964. dma_addr_t rx_std_mapping;
  1965. struct tg3_rx_buffer_desc *rx_jumbo;
  1966. struct ring_info *rx_jumbo_buffers;
  1967. dma_addr_t rx_jumbo_mapping;
  1968. struct tg3_rx_buffer_desc *rx_rcb;
  1969. dma_addr_t rx_rcb_mapping;
  1970. /* begin "everything else" cacheline(s) section */
  1971. struct net_device_stats net_stats;
  1972. struct net_device_stats net_stats_prev;
  1973. struct tg3_ethtool_stats estats;
  1974. struct tg3_ethtool_stats estats_prev;
  1975. unsigned long phy_crc_errors;
  1976. u32 rx_offset;
  1977. u32 tg3_flags;
  1978. #define TG3_FLAG_TAGGED_STATUS 0x00000001
  1979. #define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
  1980. #define TG3_FLAG_RX_CHECKSUMS 0x00000004
  1981. #define TG3_FLAG_USE_LINKCHG_REG 0x00000008
  1982. #define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
  1983. #define TG3_FLAG_ENABLE_ASF 0x00000020
  1984. #define TG3_FLAG_5701_REG_WRITE_BUG 0x00000040
  1985. #define TG3_FLAG_POLL_SERDES 0x00000080
  1986. #if defined(CONFIG_X86)
  1987. #define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
  1988. #else
  1989. #define TG3_FLAG_MBOX_WRITE_REORDER 0 /* disables code too */
  1990. #endif
  1991. #define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
  1992. #define TG3_FLAG_WOL_SPEED_100MB 0x00000400
  1993. #define TG3_FLAG_WOL_ENABLE 0x00000800
  1994. #define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
  1995. #define TG3_FLAG_NVRAM 0x00002000
  1996. #define TG3_FLAG_NVRAM_BUFFERED 0x00004000
  1997. #define TG3_FLAG_RX_PAUSE 0x00008000
  1998. #define TG3_FLAG_TX_PAUSE 0x00010000
  1999. #define TG3_FLAG_PCIX_MODE 0x00020000
  2000. #define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
  2001. #define TG3_FLAG_PCI_32BIT 0x00080000
  2002. #define TG3_FLAG_NO_TX_PSEUDO_CSUM 0x00100000
  2003. #define TG3_FLAG_NO_RX_PSEUDO_CSUM 0x00200000
  2004. #define TG3_FLAG_SERDES_WOL_CAP 0x00400000
  2005. #define TG3_FLAG_JUMBO_ENABLE 0x00800000
  2006. #define TG3_FLAG_10_100_ONLY 0x01000000
  2007. #define TG3_FLAG_PAUSE_AUTONEG 0x02000000
  2008. #define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
  2009. #define TG3_FLAG_GOT_SERDES_FLOWCTL 0x20000000
  2010. #define TG3_FLAG_SPLIT_MODE 0x40000000
  2011. #define TG3_FLAG_INIT_COMPLETE 0x80000000
  2012. u32 tg3_flags2;
  2013. #define TG3_FLG2_RESTART_TIMER 0x00000001
  2014. #define TG3_FLG2_SUN_570X 0x00000002
  2015. #define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
  2016. #define TG3_FLG2_IS_5788 0x00000008
  2017. #define TG3_FLG2_MAX_RXPEND_64 0x00000010
  2018. #define TG3_FLG2_TSO_CAPABLE 0x00000020
  2019. #define TG3_FLG2_PHY_ADC_BUG 0x00000040
  2020. #define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
  2021. #define TG3_FLG2_PHY_BER_BUG 0x00000100
  2022. #define TG3_FLG2_PCI_EXPRESS 0x00000200
  2023. #define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
  2024. #define TG3_FLG2_HW_AUTONEG 0x00000800
  2025. #define TG3_FLG2_PHY_JUST_INITTED 0x00001000
  2026. #define TG3_FLG2_PHY_SERDES 0x00002000
  2027. #define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
  2028. #define TG3_FLG2_FLASH 0x00008000
  2029. #define TG3_FLG2_HW_TSO 0x00010000
  2030. #define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
  2031. #define TG3_FLG2_5705_PLUS 0x00040000
  2032. #define TG3_FLG2_5750_PLUS 0x00080000
  2033. #define TG3_FLG2_PROTECTED_NVRAM 0x00100000
  2034. #define TG3_FLG2_USING_MSI 0x00200000
  2035. u32 split_mode_max_reqs;
  2036. #define SPLIT_MODE_5704_MAX_REQ 3
  2037. struct timer_list timer;
  2038. u16 timer_counter;
  2039. u16 timer_multiplier;
  2040. u32 timer_offset;
  2041. u16 asf_counter;
  2042. u16 asf_multiplier;
  2043. struct tg3_link_config link_config;
  2044. struct tg3_bufmgr_config bufmgr_config;
  2045. /* cache h/w values, often passed straight to h/w */
  2046. u32 rx_mode;
  2047. u32 tx_mode;
  2048. u32 mac_mode;
  2049. u32 mi_mode;
  2050. u32 misc_host_ctrl;
  2051. u32 grc_mode;
  2052. u32 grc_local_ctrl;
  2053. u32 dma_rwctrl;
  2054. u32 coalesce_mode;
  2055. /* PCI block */
  2056. u16 pci_chip_rev_id;
  2057. u8 pci_cacheline_sz;
  2058. u8 pci_lat_timer;
  2059. u8 pci_hdr_type;
  2060. u8 pci_bist;
  2061. int pm_cap;
  2062. /* PHY info */
  2063. u32 phy_id;
  2064. #define PHY_ID_MASK 0xfffffff0
  2065. #define PHY_ID_BCM5400 0x60008040
  2066. #define PHY_ID_BCM5401 0x60008050
  2067. #define PHY_ID_BCM5411 0x60008070
  2068. #define PHY_ID_BCM5701 0x60008110
  2069. #define PHY_ID_BCM5703 0x60008160
  2070. #define PHY_ID_BCM5704 0x60008190
  2071. #define PHY_ID_BCM5705 0x600081a0
  2072. #define PHY_ID_BCM5750 0x60008180
  2073. #define PHY_ID_BCM5752 0x60008100
  2074. #define PHY_ID_BCM8002 0x60010140
  2075. #define PHY_ID_INVALID 0xffffffff
  2076. #define PHY_ID_REV_MASK 0x0000000f
  2077. #define PHY_REV_BCM5401_B0 0x1
  2078. #define PHY_REV_BCM5401_B2 0x3
  2079. #define PHY_REV_BCM5401_C0 0x6
  2080. #define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
  2081. u32 led_ctrl;
  2082. char board_part_number[24];
  2083. u32 nic_sram_data_cfg;
  2084. u32 pci_clock_ctrl;
  2085. struct pci_dev *pdev_peer;
  2086. /* This macro assumes the passed PHY ID is already masked
  2087. * with PHY_ID_MASK.
  2088. */
  2089. #define KNOWN_PHY_ID(X) \
  2090. ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
  2091. (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
  2092. (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
  2093. (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
  2094. (X) == PHY_ID_BCM8002)
  2095. struct tg3_hw_stats *hw_stats;
  2096. dma_addr_t stats_mapping;
  2097. struct work_struct reset_task;
  2098. u32 nvram_size;
  2099. u32 nvram_pagesize;
  2100. u32 nvram_jedecnum;
  2101. #define JEDEC_ATMEL 0x1f
  2102. #define JEDEC_ST 0x20
  2103. #define JEDEC_SAIFUN 0x4f
  2104. #define JEDEC_SST 0xbf
  2105. #define ATMEL_AT24C64_CHIP_SIZE (64 * 1024)
  2106. #define ATMEL_AT24C64_PAGE_SIZE (32)
  2107. #define ATMEL_AT24C512_CHIP_SIZE (512 * 1024)
  2108. #define ATMEL_AT24C512_PAGE_SIZE (128)
  2109. #define ATMEL_AT45DB0X1B_PAGE_POS 9
  2110. #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
  2111. #define ATMEL_AT25F512_PAGE_SIZE 256
  2112. #define ST_M45PEX0_PAGE_SIZE 256
  2113. #define SAIFUN_SA25F0XX_PAGE_SIZE 256
  2114. #define SST_25VF0X0_PAGE_SIZE 4098
  2115. struct ethtool_coalesce coal;
  2116. };
  2117. #endif /* !(_T3_H) */