skge.h 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628
  1. /*
  2. * Definitions for the new Marvell Yukon / SysKonenct driver.
  3. */
  4. #ifndef _SKGE_H
  5. #define _SKGE_H
  6. /* PCI config registers */
  7. #define PCI_DEV_REG1 0x40
  8. #define PCI_DEV_REG2 0x44
  9. #define PCI_REV_DESC 0x4
  10. #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
  11. PCI_STATUS_SIG_SYSTEM_ERROR | \
  12. PCI_STATUS_REC_MASTER_ABORT | \
  13. PCI_STATUS_REC_TARGET_ABORT | \
  14. PCI_STATUS_PARITY)
  15. enum csr_regs {
  16. B0_RAP = 0x0000,
  17. B0_CTST = 0x0004,
  18. B0_LED = 0x0006,
  19. B0_POWER_CTRL = 0x0007,
  20. B0_ISRC = 0x0008,
  21. B0_IMSK = 0x000c,
  22. B0_HWE_ISRC = 0x0010,
  23. B0_HWE_IMSK = 0x0014,
  24. B0_SP_ISRC = 0x0018,
  25. B0_XM1_IMSK = 0x0020,
  26. B0_XM1_ISRC = 0x0028,
  27. B0_XM1_PHY_ADDR = 0x0030,
  28. B0_XM1_PHY_DATA = 0x0034,
  29. B0_XM2_IMSK = 0x0040,
  30. B0_XM2_ISRC = 0x0048,
  31. B0_XM2_PHY_ADDR = 0x0050,
  32. B0_XM2_PHY_DATA = 0x0054,
  33. B0_R1_CSR = 0x0060,
  34. B0_R2_CSR = 0x0064,
  35. B0_XS1_CSR = 0x0068,
  36. B0_XA1_CSR = 0x006c,
  37. B0_XS2_CSR = 0x0070,
  38. B0_XA2_CSR = 0x0074,
  39. B2_MAC_1 = 0x0100,
  40. B2_MAC_2 = 0x0108,
  41. B2_MAC_3 = 0x0110,
  42. B2_CONN_TYP = 0x0118,
  43. B2_PMD_TYP = 0x0119,
  44. B2_MAC_CFG = 0x011a,
  45. B2_CHIP_ID = 0x011b,
  46. B2_E_0 = 0x011c,
  47. B2_E_1 = 0x011d,
  48. B2_E_2 = 0x011e,
  49. B2_E_3 = 0x011f,
  50. B2_FAR = 0x0120,
  51. B2_FDP = 0x0124,
  52. B2_LD_CTRL = 0x0128,
  53. B2_LD_TEST = 0x0129,
  54. B2_TI_INI = 0x0130,
  55. B2_TI_VAL = 0x0134,
  56. B2_TI_CTRL = 0x0138,
  57. B2_TI_TEST = 0x0139,
  58. B2_IRQM_INI = 0x0140,
  59. B2_IRQM_VAL = 0x0144,
  60. B2_IRQM_CTRL = 0x0148,
  61. B2_IRQM_TEST = 0x0149,
  62. B2_IRQM_MSK = 0x014c,
  63. B2_IRQM_HWE_MSK = 0x0150,
  64. B2_TST_CTRL1 = 0x0158,
  65. B2_TST_CTRL2 = 0x0159,
  66. B2_GP_IO = 0x015c,
  67. B2_I2C_CTRL = 0x0160,
  68. B2_I2C_DATA = 0x0164,
  69. B2_I2C_IRQ = 0x0168,
  70. B2_I2C_SW = 0x016c,
  71. B2_BSC_INI = 0x0170,
  72. B2_BSC_VAL = 0x0174,
  73. B2_BSC_CTRL = 0x0178,
  74. B2_BSC_STAT = 0x0179,
  75. B2_BSC_TST = 0x017a,
  76. B3_RAM_ADDR = 0x0180,
  77. B3_RAM_DATA_LO = 0x0184,
  78. B3_RAM_DATA_HI = 0x0188,
  79. B3_RI_WTO_R1 = 0x0190,
  80. B3_RI_WTO_XA1 = 0x0191,
  81. B3_RI_WTO_XS1 = 0x0192,
  82. B3_RI_RTO_R1 = 0x0193,
  83. B3_RI_RTO_XA1 = 0x0194,
  84. B3_RI_RTO_XS1 = 0x0195,
  85. B3_RI_WTO_R2 = 0x0196,
  86. B3_RI_WTO_XA2 = 0x0197,
  87. B3_RI_WTO_XS2 = 0x0198,
  88. B3_RI_RTO_R2 = 0x0199,
  89. B3_RI_RTO_XA2 = 0x019a,
  90. B3_RI_RTO_XS2 = 0x019b,
  91. B3_RI_TO_VAL = 0x019c,
  92. B3_RI_CTRL = 0x01a0,
  93. B3_RI_TEST = 0x01a2,
  94. B3_MA_TOINI_RX1 = 0x01b0,
  95. B3_MA_TOINI_RX2 = 0x01b1,
  96. B3_MA_TOINI_TX1 = 0x01b2,
  97. B3_MA_TOINI_TX2 = 0x01b3,
  98. B3_MA_TOVAL_RX1 = 0x01b4,
  99. B3_MA_TOVAL_RX2 = 0x01b5,
  100. B3_MA_TOVAL_TX1 = 0x01b6,
  101. B3_MA_TOVAL_TX2 = 0x01b7,
  102. B3_MA_TO_CTRL = 0x01b8,
  103. B3_MA_TO_TEST = 0x01ba,
  104. B3_MA_RCINI_RX1 = 0x01c0,
  105. B3_MA_RCINI_RX2 = 0x01c1,
  106. B3_MA_RCINI_TX1 = 0x01c2,
  107. B3_MA_RCINI_TX2 = 0x01c3,
  108. B3_MA_RCVAL_RX1 = 0x01c4,
  109. B3_MA_RCVAL_RX2 = 0x01c5,
  110. B3_MA_RCVAL_TX1 = 0x01c6,
  111. B3_MA_RCVAL_TX2 = 0x01c7,
  112. B3_MA_RC_CTRL = 0x01c8,
  113. B3_MA_RC_TEST = 0x01ca,
  114. B3_PA_TOINI_RX1 = 0x01d0,
  115. B3_PA_TOINI_RX2 = 0x01d4,
  116. B3_PA_TOINI_TX1 = 0x01d8,
  117. B3_PA_TOINI_TX2 = 0x01dc,
  118. B3_PA_TOVAL_RX1 = 0x01e0,
  119. B3_PA_TOVAL_RX2 = 0x01e4,
  120. B3_PA_TOVAL_TX1 = 0x01e8,
  121. B3_PA_TOVAL_TX2 = 0x01ec,
  122. B3_PA_CTRL = 0x01f0,
  123. B3_PA_TEST = 0x01f2,
  124. };
  125. /* B0_CTST 16 bit Control/Status register */
  126. enum {
  127. CS_CLK_RUN_HOT = 1<<13,/* CLK_RUN hot m. (YUKON-Lite only) */
  128. CS_CLK_RUN_RST = 1<<12,/* CLK_RUN reset (YUKON-Lite only) */
  129. CS_CLK_RUN_ENA = 1<<11,/* CLK_RUN enable (YUKON-Lite only) */
  130. CS_VAUX_AVAIL = 1<<10,/* VAUX available (YUKON only) */
  131. CS_BUS_CLOCK = 1<<9, /* Bus Clock 0/1 = 33/66 MHz */
  132. CS_BUS_SLOT_SZ = 1<<8, /* Slot Size 0/1 = 32/64 bit slot */
  133. CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
  134. CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
  135. CS_STOP_DONE = 1<<5, /* Stop Master is finished */
  136. CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
  137. CS_MRST_CLR = 1<<3, /* Clear Master reset */
  138. CS_MRST_SET = 1<<2, /* Set Master reset */
  139. CS_RST_CLR = 1<<1, /* Clear Software reset */
  140. CS_RST_SET = 1, /* Set Software reset */
  141. /* B0_LED 8 Bit LED register */
  142. /* Bit 7.. 2: reserved */
  143. LED_STAT_ON = 1<<1, /* Status LED on */
  144. LED_STAT_OFF = 1, /* Status LED off */
  145. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  146. PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
  147. PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
  148. PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
  149. PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
  150. PC_VAUX_ON = 1<<3, /* Switch VAUX On */
  151. PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
  152. PC_VCC_ON = 1<<1, /* Switch VCC On */
  153. PC_VCC_OFF = 1<<0, /* Switch VCC Off */
  154. };
  155. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  156. enum {
  157. IS_ALL_MSK = 0xbffffffful, /* All Interrupt bits */
  158. IS_HW_ERR = 1<<31, /* Interrupt HW Error */
  159. /* Bit 30: reserved */
  160. IS_PA_TO_RX1 = 1<<29, /* Packet Arb Timeout Rx1 */
  161. IS_PA_TO_RX2 = 1<<28, /* Packet Arb Timeout Rx2 */
  162. IS_PA_TO_TX1 = 1<<27, /* Packet Arb Timeout Tx1 */
  163. IS_PA_TO_TX2 = 1<<26, /* Packet Arb Timeout Tx2 */
  164. IS_I2C_READY = 1<<25, /* IRQ on end of I2C Tx */
  165. IS_IRQ_SW = 1<<24, /* SW forced IRQ */
  166. IS_EXT_REG = 1<<23, /* IRQ from LM80 or PHY (GENESIS only) */
  167. /* IRQ from PHY (YUKON only) */
  168. IS_TIMINT = 1<<22, /* IRQ from Timer */
  169. IS_MAC1 = 1<<21, /* IRQ from MAC 1 */
  170. IS_LNK_SYNC_M1 = 1<<20, /* Link Sync Cnt wrap MAC 1 */
  171. IS_MAC2 = 1<<19, /* IRQ from MAC 2 */
  172. IS_LNK_SYNC_M2 = 1<<18, /* Link Sync Cnt wrap MAC 2 */
  173. /* Receive Queue 1 */
  174. IS_R1_B = 1<<17, /* Q_R1 End of Buffer */
  175. IS_R1_F = 1<<16, /* Q_R1 End of Frame */
  176. IS_R1_C = 1<<15, /* Q_R1 Encoding Error */
  177. /* Receive Queue 2 */
  178. IS_R2_B = 1<<14, /* Q_R2 End of Buffer */
  179. IS_R2_F = 1<<13, /* Q_R2 End of Frame */
  180. IS_R2_C = 1<<12, /* Q_R2 Encoding Error */
  181. /* Synchronous Transmit Queue 1 */
  182. IS_XS1_B = 1<<11, /* Q_XS1 End of Buffer */
  183. IS_XS1_F = 1<<10, /* Q_XS1 End of Frame */
  184. IS_XS1_C = 1<<9, /* Q_XS1 Encoding Error */
  185. /* Asynchronous Transmit Queue 1 */
  186. IS_XA1_B = 1<<8, /* Q_XA1 End of Buffer */
  187. IS_XA1_F = 1<<7, /* Q_XA1 End of Frame */
  188. IS_XA1_C = 1<<6, /* Q_XA1 Encoding Error */
  189. /* Synchronous Transmit Queue 2 */
  190. IS_XS2_B = 1<<5, /* Q_XS2 End of Buffer */
  191. IS_XS2_F = 1<<4, /* Q_XS2 End of Frame */
  192. IS_XS2_C = 1<<3, /* Q_XS2 Encoding Error */
  193. /* Asynchronous Transmit Queue 2 */
  194. IS_XA2_B = 1<<2, /* Q_XA2 End of Buffer */
  195. IS_XA2_F = 1<<1, /* Q_XA2 End of Frame */
  196. IS_XA2_C = 1<<0, /* Q_XA2 Encoding Error */
  197. IS_TO_PORT1 = IS_PA_TO_RX1 | IS_PA_TO_TX1,
  198. IS_TO_PORT2 = IS_PA_TO_RX2 | IS_PA_TO_TX2,
  199. IS_PORT_1 = IS_XA1_F| IS_R1_F | IS_TO_PORT1 | IS_MAC1,
  200. IS_PORT_2 = IS_XA2_F| IS_R2_F | IS_TO_PORT2 | IS_MAC2,
  201. };
  202. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  203. enum {
  204. IS_ERR_MSK = 0x00003fff,/* All Error bits */
  205. IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
  206. IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
  207. IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
  208. IS_IRQ_STAT = 1<<10, /* IRQ status exception */
  209. IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
  210. IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
  211. IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
  212. IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
  213. IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
  214. IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
  215. IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
  216. IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
  217. IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
  218. IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
  219. };
  220. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  221. enum {
  222. TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
  223. TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
  224. TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
  225. TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
  226. TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
  227. TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
  228. TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
  229. TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
  230. };
  231. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  232. enum {
  233. CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
  234. /* Bit 3.. 2: reserved */
  235. CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
  236. CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
  237. };
  238. /* B2_CHIP_ID 8 bit Chip Identification Number */
  239. enum {
  240. CHIP_ID_GENESIS = 0x0a, /* Chip ID for GENESIS */
  241. CHIP_ID_YUKON = 0xb0, /* Chip ID for YUKON */
  242. CHIP_ID_YUKON_LITE = 0xb1, /* Chip ID for YUKON-Lite (Rev. A1-A3) */
  243. CHIP_ID_YUKON_LP = 0xb2, /* Chip ID for YUKON-LP */
  244. CHIP_ID_YUKON_XL = 0xb3, /* Chip ID for YUKON-2 XL */
  245. CHIP_ID_YUKON_EC = 0xb6, /* Chip ID for YUKON-2 EC */
  246. CHIP_ID_YUKON_FE = 0xb7, /* Chip ID for YUKON-2 FE */
  247. CHIP_REV_YU_LITE_A1 = 3, /* Chip Rev. for YUKON-Lite A1,A2 */
  248. CHIP_REV_YU_LITE_A3 = 7, /* Chip Rev. for YUKON-Lite A3 */
  249. };
  250. /* B2_TI_CTRL 8 bit Timer control */
  251. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  252. enum {
  253. TIM_START = 1<<2, /* Start Timer */
  254. TIM_STOP = 1<<1, /* Stop Timer */
  255. TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
  256. };
  257. /* B2_TI_TEST 8 Bit Timer Test */
  258. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  259. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  260. enum {
  261. TIM_T_ON = 1<<2, /* Test mode on */
  262. TIM_T_OFF = 1<<1, /* Test mode off */
  263. TIM_T_STEP = 1<<0, /* Test step */
  264. };
  265. /* B2_GP_IO 32 bit General Purpose I/O Register */
  266. enum {
  267. GP_DIR_9 = 1<<25, /* IO_9 direct, 0=In/1=Out */
  268. GP_DIR_8 = 1<<24, /* IO_8 direct, 0=In/1=Out */
  269. GP_DIR_7 = 1<<23, /* IO_7 direct, 0=In/1=Out */
  270. GP_DIR_6 = 1<<22, /* IO_6 direct, 0=In/1=Out */
  271. GP_DIR_5 = 1<<21, /* IO_5 direct, 0=In/1=Out */
  272. GP_DIR_4 = 1<<20, /* IO_4 direct, 0=In/1=Out */
  273. GP_DIR_3 = 1<<19, /* IO_3 direct, 0=In/1=Out */
  274. GP_DIR_2 = 1<<18, /* IO_2 direct, 0=In/1=Out */
  275. GP_DIR_1 = 1<<17, /* IO_1 direct, 0=In/1=Out */
  276. GP_DIR_0 = 1<<16, /* IO_0 direct, 0=In/1=Out */
  277. GP_IO_9 = 1<<9, /* IO_9 pin */
  278. GP_IO_8 = 1<<8, /* IO_8 pin */
  279. GP_IO_7 = 1<<7, /* IO_7 pin */
  280. GP_IO_6 = 1<<6, /* IO_6 pin */
  281. GP_IO_5 = 1<<5, /* IO_5 pin */
  282. GP_IO_4 = 1<<4, /* IO_4 pin */
  283. GP_IO_3 = 1<<3, /* IO_3 pin */
  284. GP_IO_2 = 1<<2, /* IO_2 pin */
  285. GP_IO_1 = 1<<1, /* IO_1 pin */
  286. GP_IO_0 = 1<<0, /* IO_0 pin */
  287. };
  288. /* Descriptor Bit Definition */
  289. /* TxCtrl Transmit Buffer Control Field */
  290. /* RxCtrl Receive Buffer Control Field */
  291. enum {
  292. BMU_OWN = 1<<31, /* OWN bit: 0=host/1=BMU */
  293. BMU_STF = 1<<30, /* Start of Frame */
  294. BMU_EOF = 1<<29, /* End of Frame */
  295. BMU_IRQ_EOB = 1<<28, /* Req "End of Buffer" IRQ */
  296. BMU_IRQ_EOF = 1<<27, /* Req "End of Frame" IRQ */
  297. /* TxCtrl specific bits */
  298. BMU_STFWD = 1<<26, /* (Tx) Store & Forward Frame */
  299. BMU_NO_FCS = 1<<25, /* (Tx) Disable MAC FCS (CRC) generation */
  300. BMU_SW = 1<<24, /* (Tx) 1 bit res. for SW use */
  301. /* RxCtrl specific bits */
  302. BMU_DEV_0 = 1<<26, /* (Rx) Transfer data to Dev0 */
  303. BMU_STAT_VAL = 1<<25, /* (Rx) Rx Status Valid */
  304. BMU_TIST_VAL = 1<<24, /* (Rx) Rx TimeStamp Valid */
  305. /* Bit 23..16: BMU Check Opcodes */
  306. BMU_CHECK = 0x55<<16, /* Default BMU check */
  307. BMU_TCP_CHECK = 0x56<<16, /* Descr with TCP ext */
  308. BMU_UDP_CHECK = 0x57<<16, /* Descr with UDP ext (YUKON only) */
  309. BMU_BBC = 0xffffL, /* Bit 15.. 0: Buffer Byte Counter */
  310. };
  311. /* B2_BSC_CTRL 8 bit Blink Source Counter Control */
  312. enum {
  313. BSC_START = 1<<1, /* Start Blink Source Counter */
  314. BSC_STOP = 1<<0, /* Stop Blink Source Counter */
  315. };
  316. /* B2_BSC_STAT 8 bit Blink Source Counter Status */
  317. enum {
  318. BSC_SRC = 1<<0, /* Blink Source, 0=Off / 1=On */
  319. };
  320. /* B2_BSC_TST 16 bit Blink Source Counter Test Reg */
  321. enum {
  322. BSC_T_ON = 1<<2, /* Test mode on */
  323. BSC_T_OFF = 1<<1, /* Test mode off */
  324. BSC_T_STEP = 1<<0, /* Test step */
  325. };
  326. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  327. /* Bit 31..19: reserved */
  328. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  329. /* RAM Interface Registers */
  330. /* B3_RI_CTRL 16 bit RAM Iface Control Register */
  331. enum {
  332. RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
  333. RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
  334. RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
  335. RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
  336. };
  337. /* MAC Arbiter Registers */
  338. /* B3_MA_TO_CTRL 16 bit MAC Arbiter Timeout Ctrl Reg */
  339. enum {
  340. MA_FOE_ON = 1<<3, /* XMAC Fast Output Enable ON */
  341. MA_FOE_OFF = 1<<2, /* XMAC Fast Output Enable OFF */
  342. MA_RST_CLR = 1<<1, /* Clear MAC Arbiter Reset */
  343. MA_RST_SET = 1<<0, /* Set MAC Arbiter Reset */
  344. };
  345. /* Timeout values */
  346. #define SK_MAC_TO_53 72 /* MAC arbiter timeout */
  347. #define SK_PKT_TO_53 0x2000 /* Packet arbiter timeout */
  348. #define SK_PKT_TO_MAX 0xffff /* Maximum value */
  349. #define SK_RI_TO_53 36 /* RAM interface timeout */
  350. /* Packet Arbiter Registers */
  351. /* B3_PA_CTRL 16 bit Packet Arbiter Ctrl Register */
  352. enum {
  353. PA_CLR_TO_TX2 = 1<<13, /* Clear IRQ Packet Timeout TX2 */
  354. PA_CLR_TO_TX1 = 1<<12, /* Clear IRQ Packet Timeout TX1 */
  355. PA_CLR_TO_RX2 = 1<<11, /* Clear IRQ Packet Timeout RX2 */
  356. PA_CLR_TO_RX1 = 1<<10, /* Clear IRQ Packet Timeout RX1 */
  357. PA_ENA_TO_TX2 = 1<<9, /* Enable Timeout Timer TX2 */
  358. PA_DIS_TO_TX2 = 1<<8, /* Disable Timeout Timer TX2 */
  359. PA_ENA_TO_TX1 = 1<<7, /* Enable Timeout Timer TX1 */
  360. PA_DIS_TO_TX1 = 1<<6, /* Disable Timeout Timer TX1 */
  361. PA_ENA_TO_RX2 = 1<<5, /* Enable Timeout Timer RX2 */
  362. PA_DIS_TO_RX2 = 1<<4, /* Disable Timeout Timer RX2 */
  363. PA_ENA_TO_RX1 = 1<<3, /* Enable Timeout Timer RX1 */
  364. PA_DIS_TO_RX1 = 1<<2, /* Disable Timeout Timer RX1 */
  365. PA_RST_CLR = 1<<1, /* Clear MAC Arbiter Reset */
  366. PA_RST_SET = 1<<0, /* Set MAC Arbiter Reset */
  367. };
  368. #define PA_ENA_TO_ALL (PA_ENA_TO_RX1 | PA_ENA_TO_RX2 |\
  369. PA_ENA_TO_TX1 | PA_ENA_TO_TX2)
  370. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  371. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  372. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  373. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  374. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  375. #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  376. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  377. enum {
  378. TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
  379. TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
  380. TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
  381. TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
  382. TXA_START_RC = 1<<3, /* Start sync Rate Control */
  383. TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
  384. TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
  385. TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
  386. };
  387. /*
  388. * Bank 4 - 5
  389. */
  390. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  391. enum {
  392. TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
  393. TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
  394. TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
  395. TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
  396. TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
  397. TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
  398. TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
  399. };
  400. enum {
  401. B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
  402. B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
  403. B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
  404. B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
  405. B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
  406. B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
  407. B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
  408. B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
  409. B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
  410. };
  411. /* Queue Register Offsets, use Q_ADDR() to access */
  412. enum {
  413. B8_Q_REGS = 0x0400, /* base of Queue registers */
  414. Q_D = 0x00, /* 8*32 bit Current Descriptor */
  415. Q_DA_L = 0x20, /* 32 bit Current Descriptor Address Low dWord */
  416. Q_DA_H = 0x24, /* 32 bit Current Descriptor Address High dWord */
  417. Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
  418. Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
  419. Q_BC = 0x30, /* 32 bit Current Byte Counter */
  420. Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
  421. Q_F = 0x38, /* 32 bit Flag Register */
  422. Q_T1 = 0x3c, /* 32 bit Test Register 1 */
  423. Q_T1_TR = 0x3c, /* 8 bit Test Register 1 Transfer SM */
  424. Q_T1_WR = 0x3d, /* 8 bit Test Register 1 Write Descriptor SM */
  425. Q_T1_RD = 0x3e, /* 8 bit Test Register 1 Read Descriptor SM */
  426. Q_T1_SV = 0x3f, /* 8 bit Test Register 1 Supervisor SM */
  427. Q_T2 = 0x40, /* 32 bit Test Register 2 */
  428. Q_T3 = 0x44, /* 32 bit Test Register 3 */
  429. /* Yukon-2 */
  430. Q_DONE = 0x24, /* 16 bit Done Index (Yukon-2 only) */
  431. Q_WM = 0x40, /* 16 bit FIFO Watermark */
  432. Q_AL = 0x42, /* 8 bit FIFO Alignment */
  433. Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
  434. Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
  435. Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
  436. Q_RL = 0x4a, /* 8 bit FIFO Read Level */
  437. Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
  438. Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
  439. Q_WL = 0x4e, /* 8 bit FIFO Write Level */
  440. Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
  441. };
  442. #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
  443. /* RAM Buffer Register Offsets */
  444. enum {
  445. RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
  446. RB_END = 0x04,/* 32 bit RAM Buffer End Address */
  447. RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
  448. RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
  449. RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
  450. RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
  451. RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
  452. RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
  453. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  454. RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
  455. RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
  456. RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
  457. RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
  458. RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
  459. };
  460. /* Receive and Transmit Queues */
  461. enum {
  462. Q_R1 = 0x0000, /* Receive Queue 1 */
  463. Q_R2 = 0x0080, /* Receive Queue 2 */
  464. Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
  465. Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
  466. Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
  467. Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
  468. };
  469. /* Different MAC Types */
  470. enum {
  471. SK_MAC_XMAC = 0, /* Xaqti XMAC II */
  472. SK_MAC_GMAC = 1, /* Marvell GMAC */
  473. };
  474. /* Different PHY Types */
  475. enum {
  476. SK_PHY_XMAC = 0,/* integrated in XMAC II */
  477. SK_PHY_BCOM = 1,/* Broadcom BCM5400 */
  478. SK_PHY_LONE = 2,/* Level One LXT1000 [not supported]*/
  479. SK_PHY_NAT = 3,/* National DP83891 [not supported] */
  480. SK_PHY_MARV_COPPER= 4,/* Marvell 88E1011S */
  481. SK_PHY_MARV_FIBER = 5,/* Marvell 88E1011S working on fiber */
  482. };
  483. /* PHY addresses (bits 12..8 of PHY address reg) */
  484. enum {
  485. PHY_ADDR_XMAC = 0<<8,
  486. PHY_ADDR_BCOM = 1<<8,
  487. /* GPHY address (bits 15..11 of SMI control reg) */
  488. PHY_ADDR_MARV = 0,
  489. };
  490. #define RB_ADDR(offs, queue) (B16_RAM_REGS + (queue) + (offs))
  491. /* Receive MAC FIFO, Receive LED, and Link_Sync regs (GENESIS only) */
  492. enum {
  493. RX_MFF_EA = 0x0c00,/* 32 bit Receive MAC FIFO End Address */
  494. RX_MFF_WP = 0x0c04,/* 32 bit Receive MAC FIFO Write Pointer */
  495. RX_MFF_RP = 0x0c0c,/* 32 bit Receive MAC FIFO Read Pointer */
  496. RX_MFF_PC = 0x0c10,/* 32 bit Receive MAC FIFO Packet Cnt */
  497. RX_MFF_LEV = 0x0c14,/* 32 bit Receive MAC FIFO Level */
  498. RX_MFF_CTRL1 = 0x0c18,/* 16 bit Receive MAC FIFO Control Reg 1*/
  499. RX_MFF_STAT_TO = 0x0c1a,/* 8 bit Receive MAC Status Timeout */
  500. RX_MFF_TIST_TO = 0x0c1b,/* 8 bit Receive MAC Time Stamp Timeout */
  501. RX_MFF_CTRL2 = 0x0c1c,/* 8 bit Receive MAC FIFO Control Reg 2*/
  502. RX_MFF_TST1 = 0x0c1d,/* 8 bit Receive MAC FIFO Test Reg 1 */
  503. RX_MFF_TST2 = 0x0c1e,/* 8 bit Receive MAC FIFO Test Reg 2 */
  504. RX_LED_INI = 0x0c20,/* 32 bit Receive LED Cnt Init Value */
  505. RX_LED_VAL = 0x0c24,/* 32 bit Receive LED Cnt Current Value */
  506. RX_LED_CTRL = 0x0c28,/* 8 bit Receive LED Cnt Control Reg */
  507. RX_LED_TST = 0x0c29,/* 8 bit Receive LED Cnt Test Register */
  508. LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
  509. LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
  510. LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
  511. LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
  512. LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
  513. };
  514. /* Receive and Transmit MAC FIFO Registers (GENESIS only) */
  515. /* RX_MFF_CTRL1 16 bit Receive MAC FIFO Control Reg 1 */
  516. enum {
  517. MFF_ENA_RDY_PAT = 1<<13, /* Enable Ready Patch */
  518. MFF_DIS_RDY_PAT = 1<<12, /* Disable Ready Patch */
  519. MFF_ENA_TIM_PAT = 1<<11, /* Enable Timing Patch */
  520. MFF_DIS_TIM_PAT = 1<<10, /* Disable Timing Patch */
  521. MFF_ENA_ALM_FUL = 1<<9, /* Enable AlmostFull Sign */
  522. MFF_DIS_ALM_FUL = 1<<8, /* Disable AlmostFull Sign */
  523. MFF_ENA_PAUSE = 1<<7, /* Enable Pause Signaling */
  524. MFF_DIS_PAUSE = 1<<6, /* Disable Pause Signaling */
  525. MFF_ENA_FLUSH = 1<<5, /* Enable Frame Flushing */
  526. MFF_DIS_FLUSH = 1<<4, /* Disable Frame Flushing */
  527. MFF_ENA_TIST = 1<<3, /* Enable Time Stamp Gener */
  528. MFF_DIS_TIST = 1<<2, /* Disable Time Stamp Gener */
  529. MFF_CLR_INTIST = 1<<1, /* Clear IRQ No Time Stamp */
  530. MFF_CLR_INSTAT = 1<<0, /* Clear IRQ No Status */
  531. #define MFF_RX_CTRL_DEF MFF_ENA_TIM_PAT
  532. };
  533. /* TX_MFF_CTRL1 16 bit Transmit MAC FIFO Control Reg 1 */
  534. enum {
  535. MFF_CLR_PERR = 1<<15, /* Clear Parity Error IRQ */
  536. /* Bit 14: reserved */
  537. MFF_ENA_PKT_REC = 1<<13, /* Enable Packet Recovery */
  538. MFF_DIS_PKT_REC = 1<<12, /* Disable Packet Recovery */
  539. MFF_ENA_W4E = 1<<7, /* Enable Wait for Empty */
  540. MFF_DIS_W4E = 1<<6, /* Disable Wait for Empty */
  541. MFF_ENA_LOOPB = 1<<3, /* Enable Loopback */
  542. MFF_DIS_LOOPB = 1<<2, /* Disable Loopback */
  543. MFF_CLR_MAC_RST = 1<<1, /* Clear XMAC Reset */
  544. MFF_SET_MAC_RST = 1<<0, /* Set XMAC Reset */
  545. };
  546. #define MFF_TX_CTRL_DEF (MFF_ENA_PKT_REC | MFF_ENA_TIM_PAT | MFF_ENA_FLUSH)
  547. /* RX_MFF_TST2 8 bit Receive MAC FIFO Test Register 2 */
  548. /* TX_MFF_TST2 8 bit Transmit MAC FIFO Test Register 2 */
  549. enum {
  550. MFF_WSP_T_ON = 1<<6, /* Tx: Write Shadow Ptr TestOn */
  551. MFF_WSP_T_OFF = 1<<5, /* Tx: Write Shadow Ptr TstOff */
  552. MFF_WSP_INC = 1<<4, /* Tx: Write Shadow Ptr Increment */
  553. MFF_PC_DEC = 1<<3, /* Packet Counter Decrement */
  554. MFF_PC_T_ON = 1<<2, /* Packet Counter Test On */
  555. MFF_PC_T_OFF = 1<<1, /* Packet Counter Test Off */
  556. MFF_PC_INC = 1<<0, /* Packet Counter Increment */
  557. };
  558. /* RX_MFF_TST1 8 bit Receive MAC FIFO Test Register 1 */
  559. /* TX_MFF_TST1 8 bit Transmit MAC FIFO Test Register 1 */
  560. enum {
  561. MFF_WP_T_ON = 1<<6, /* Write Pointer Test On */
  562. MFF_WP_T_OFF = 1<<5, /* Write Pointer Test Off */
  563. MFF_WP_INC = 1<<4, /* Write Pointer Increm */
  564. MFF_RP_T_ON = 1<<2, /* Read Pointer Test On */
  565. MFF_RP_T_OFF = 1<<1, /* Read Pointer Test Off */
  566. MFF_RP_DEC = 1<<0, /* Read Pointer Decrement */
  567. };
  568. /* RX_MFF_CTRL2 8 bit Receive MAC FIFO Control Reg 2 */
  569. /* TX_MFF_CTRL2 8 bit Transmit MAC FIFO Control Reg 2 */
  570. enum {
  571. MFF_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  572. MFF_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  573. MFF_RST_CLR = 1<<1, /* Clear MAC FIFO Reset */
  574. MFF_RST_SET = 1<<0, /* Set MAC FIFO Reset */
  575. };
  576. /* Link LED Counter Registers (GENESIS only) */
  577. /* RX_LED_CTRL 8 bit Receive LED Cnt Control Reg */
  578. /* TX_LED_CTRL 8 bit Transmit LED Cnt Control Reg */
  579. /* LNK_SYNC_CTRL 8 bit Link Sync Cnt Control Register */
  580. enum {
  581. LED_START = 1<<2, /* Start Timer */
  582. LED_STOP = 1<<1, /* Stop Timer */
  583. LED_STATE = 1<<0, /* Rx/Tx: LED State, 1=LED on */
  584. };
  585. /* RX_LED_TST 8 bit Receive LED Cnt Test Register */
  586. /* TX_LED_TST 8 bit Transmit LED Cnt Test Register */
  587. /* LNK_SYNC_TST 8 bit Link Sync Cnt Test Register */
  588. enum {
  589. LED_T_ON = 1<<2, /* LED Counter Test mode On */
  590. LED_T_OFF = 1<<1, /* LED Counter Test mode Off */
  591. LED_T_STEP = 1<<0, /* LED Counter Step */
  592. };
  593. /* LNK_LED_REG 8 bit Link LED Register */
  594. enum {
  595. LED_BLK_ON = 1<<5, /* Link LED Blinking On */
  596. LED_BLK_OFF = 1<<4, /* Link LED Blinking Off */
  597. LED_SYNC_ON = 1<<3, /* Use Sync Wire to switch LED */
  598. LED_SYNC_OFF = 1<<2, /* Disable Sync Wire Input */
  599. LED_ON = 1<<1, /* switch LED on */
  600. LED_OFF = 1<<0, /* switch LED off */
  601. };
  602. /* Receive GMAC FIFO (YUKON and Yukon-2) */
  603. enum {
  604. RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
  605. RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  606. RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
  607. RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
  608. RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
  609. RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
  610. RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
  611. RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
  612. RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
  613. RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
  614. RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
  615. };
  616. /* TXA_TEST 8 bit Tx Arbiter Test Register */
  617. enum {
  618. TXA_INT_T_ON = 1<<5, /* Tx Arb Interval Timer Test On */
  619. TXA_INT_T_OFF = 1<<4, /* Tx Arb Interval Timer Test Off */
  620. TXA_INT_T_STEP = 1<<3, /* Tx Arb Interval Timer Step */
  621. TXA_LIM_T_ON = 1<<2, /* Tx Arb Limit Timer Test On */
  622. TXA_LIM_T_OFF = 1<<1, /* Tx Arb Limit Timer Test Off */
  623. TXA_LIM_T_STEP = 1<<0, /* Tx Arb Limit Timer Step */
  624. };
  625. /* TXA_STAT 8 bit Tx Arbiter Status Register */
  626. enum {
  627. TXA_PRIO_XS = 1<<0, /* sync queue has prio to send */
  628. };
  629. /* Q_BC 32 bit Current Byte Counter */
  630. /* BMU Control Status Registers */
  631. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  632. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  633. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  634. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  635. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  636. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  637. /* Q_CSR 32 bit BMU Control/Status Register */
  638. enum {
  639. CSR_SV_IDLE = 1<<24, /* BMU SM Idle */
  640. CSR_DESC_CLR = 1<<21, /* Clear Reset for Descr */
  641. CSR_DESC_SET = 1<<20, /* Set Reset for Descr */
  642. CSR_FIFO_CLR = 1<<19, /* Clear Reset for FIFO */
  643. CSR_FIFO_SET = 1<<18, /* Set Reset for FIFO */
  644. CSR_HPI_RUN = 1<<17, /* Release HPI SM */
  645. CSR_HPI_RST = 1<<16, /* Reset HPI SM to Idle */
  646. CSR_SV_RUN = 1<<15, /* Release Supervisor SM */
  647. CSR_SV_RST = 1<<14, /* Reset Supervisor SM */
  648. CSR_DREAD_RUN = 1<<13, /* Release Descr Read SM */
  649. CSR_DREAD_RST = 1<<12, /* Reset Descr Read SM */
  650. CSR_DWRITE_RUN = 1<<11, /* Release Descr Write SM */
  651. CSR_DWRITE_RST = 1<<10, /* Reset Descr Write SM */
  652. CSR_TRANS_RUN = 1<<9, /* Release Transfer SM */
  653. CSR_TRANS_RST = 1<<8, /* Reset Transfer SM */
  654. CSR_ENA_POL = 1<<7, /* Enable Descr Polling */
  655. CSR_DIS_POL = 1<<6, /* Disable Descr Polling */
  656. CSR_STOP = 1<<5, /* Stop Rx/Tx Queue */
  657. CSR_START = 1<<4, /* Start Rx/Tx Queue */
  658. CSR_IRQ_CL_P = 1<<3, /* (Rx) Clear Parity IRQ */
  659. CSR_IRQ_CL_B = 1<<2, /* Clear EOB IRQ */
  660. CSR_IRQ_CL_F = 1<<1, /* Clear EOF IRQ */
  661. CSR_IRQ_CL_C = 1<<0, /* Clear ERR IRQ */
  662. };
  663. #define CSR_SET_RESET (CSR_DESC_SET | CSR_FIFO_SET | CSR_HPI_RST |\
  664. CSR_SV_RST | CSR_DREAD_RST | CSR_DWRITE_RST |\
  665. CSR_TRANS_RST)
  666. #define CSR_CLR_RESET (CSR_DESC_CLR | CSR_FIFO_CLR | CSR_HPI_RUN |\
  667. CSR_SV_RUN | CSR_DREAD_RUN | CSR_DWRITE_RUN |\
  668. CSR_TRANS_RUN)
  669. /* Q_F 32 bit Flag Register */
  670. enum {
  671. F_ALM_FULL = 1<<27, /* Rx FIFO: almost full */
  672. F_EMPTY = 1<<27, /* Tx FIFO: empty flag */
  673. F_FIFO_EOF = 1<<26, /* Tag (EOF Flag) bit in FIFO */
  674. F_WM_REACHED = 1<<25, /* Watermark reached */
  675. F_FIFO_LEVEL = 0x1fL<<16, /* Bit 23..16: # of Qwords in FIFO */
  676. F_WATER_MARK = 0x0007ffL, /* Bit 10.. 0: Watermark */
  677. };
  678. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  679. /* RB_START 32 bit RAM Buffer Start Address */
  680. /* RB_END 32 bit RAM Buffer End Address */
  681. /* RB_WP 32 bit RAM Buffer Write Pointer */
  682. /* RB_RP 32 bit RAM Buffer Read Pointer */
  683. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  684. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  685. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  686. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  687. /* RB_PC 32 bit RAM Buffer Packet Counter */
  688. /* RB_LEV 32 bit RAM Buffer Level Register */
  689. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  690. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  691. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  692. /* RB_CTRL 8 bit RAM Buffer Control Register */
  693. enum {
  694. RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
  695. RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
  696. RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  697. RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  698. RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
  699. RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
  700. };
  701. /* Transmit MAC FIFO and Transmit LED Registers (GENESIS only), */
  702. enum {
  703. TX_MFF_EA = 0x0d00,/* 32 bit Transmit MAC FIFO End Address */
  704. TX_MFF_WP = 0x0d04,/* 32 bit Transmit MAC FIFO WR Pointer */
  705. TX_MFF_WSP = 0x0d08,/* 32 bit Transmit MAC FIFO WR Shadow Ptr */
  706. TX_MFF_RP = 0x0d0c,/* 32 bit Transmit MAC FIFO RD Pointer */
  707. TX_MFF_PC = 0x0d10,/* 32 bit Transmit MAC FIFO Packet Cnt */
  708. TX_MFF_LEV = 0x0d14,/* 32 bit Transmit MAC FIFO Level */
  709. TX_MFF_CTRL1 = 0x0d18,/* 16 bit Transmit MAC FIFO Ctrl Reg 1 */
  710. TX_MFF_WAF = 0x0d1a,/* 8 bit Transmit MAC Wait after flush */
  711. TX_MFF_CTRL2 = 0x0d1c,/* 8 bit Transmit MAC FIFO Ctrl Reg 2 */
  712. TX_MFF_TST1 = 0x0d1d,/* 8 bit Transmit MAC FIFO Test Reg 1 */
  713. TX_MFF_TST2 = 0x0d1e,/* 8 bit Transmit MAC FIFO Test Reg 2 */
  714. TX_LED_INI = 0x0d20,/* 32 bit Transmit LED Cnt Init Value */
  715. TX_LED_VAL = 0x0d24,/* 32 bit Transmit LED Cnt Current Val */
  716. TX_LED_CTRL = 0x0d28,/* 8 bit Transmit LED Cnt Control Reg */
  717. TX_LED_TST = 0x0d29,/* 8 bit Transmit LED Cnt Test Reg */
  718. };
  719. /* Counter and Timer constants, for a host clock of 62.5 MHz */
  720. #define SK_XMIT_DUR 0x002faf08UL /* 50 ms */
  721. #define SK_BLK_DUR 0x01dcd650UL /* 500 ms */
  722. #define SK_DPOLL_DEF 0x00ee6b28UL /* 250 ms at 62.5 MHz */
  723. #define SK_DPOLL_MAX 0x00ffffffUL /* 268 ms at 62.5 MHz */
  724. /* 215 ms at 78.12 MHz */
  725. #define SK_FACT_62 100 /* is given in percent */
  726. #define SK_FACT_53 85 /* on GENESIS: 53.12 MHz */
  727. #define SK_FACT_78 125 /* on YUKON: 78.12 MHz */
  728. /* Transmit GMAC FIFO (YUKON only) */
  729. enum {
  730. TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
  731. TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  732. TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
  733. TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
  734. TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  735. TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
  736. TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
  737. TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
  738. TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
  739. /* Descriptor Poll Timer Registers */
  740. B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
  741. B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
  742. B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
  743. B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
  744. /* Time Stamp Timer Registers (YUKON only) */
  745. GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
  746. GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
  747. GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
  748. };
  749. /* Status BMU Registers (Yukon-2 only)*/
  750. enum {
  751. STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
  752. STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
  753. /* 0x0e85 - 0x0e86: reserved */
  754. STAT_LIST_ADDR_LO = 0x0e88,/* 32 bit Status List Start Addr (low) */
  755. STAT_LIST_ADDR_HI = 0x0e8c,/* 32 bit Status List Start Addr (high) */
  756. STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
  757. STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
  758. STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
  759. STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
  760. STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
  761. STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
  762. /* FIFO Control/Status Registers (Yukon-2 only)*/
  763. STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
  764. STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
  765. STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
  766. STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
  767. STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
  768. STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
  769. STAT_FIFO_ISR_WM = 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
  770. /* Level and ISR Timer Registers (Yukon-2 only)*/
  771. STAT_LEV_TIMER_INI = 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
  772. STAT_LEV_TIMER_CNT = 0x0eb4,/* 32 bit Level Timer Counter Reg */
  773. STAT_LEV_TIMER_CTRL = 0x0eb8,/* 8 bit Level Timer Control Reg */
  774. STAT_LEV_TIMER_TEST = 0x0eb9,/* 8 bit Level Timer Test Reg */
  775. STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
  776. STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
  777. STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
  778. STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
  779. STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
  780. STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
  781. STAT_ISR_TIMER_CTRL = 0x0ed8,/* 8 bit ISR Timer Control Reg */
  782. STAT_ISR_TIMER_TEST = 0x0ed9,/* 8 bit ISR Timer Test Reg */
  783. ST_LAST_IDX_MASK = 0x007f,/* Last Index Mask */
  784. ST_TXRP_IDX_MASK = 0x0fff,/* Tx Report Index Mask */
  785. ST_TXTH_IDX_MASK = 0x0fff,/* Tx Threshold Index Mask */
  786. ST_WM_IDX_MASK = 0x3f,/* FIFO Watermark Index Mask */
  787. };
  788. enum {
  789. LINKLED_OFF = 0x01,
  790. LINKLED_ON = 0x02,
  791. LINKLED_LINKSYNC_OFF = 0x04,
  792. LINKLED_LINKSYNC_ON = 0x08,
  793. LINKLED_BLINK_OFF = 0x10,
  794. LINKLED_BLINK_ON = 0x20,
  795. };
  796. /* GMAC and GPHY Control Registers (YUKON only) */
  797. enum {
  798. GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
  799. GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
  800. GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
  801. GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
  802. GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
  803. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  804. WOL_REG_OFFS = 0x20,/* HW-Bug: Address is + 0x20 against spec. */
  805. WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
  806. WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
  807. WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
  808. WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
  809. WOL_PATT_PME = 0x0f2a,/* 8 bit WOL PME Match Enable (Yukon-2) */
  810. WOL_PATT_ASFM = 0x0f2b,/* 8 bit WOL ASF Match Enable (Yukon-2) */
  811. WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
  812. /* WOL Pattern Length Registers (YUKON only) */
  813. WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
  814. WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
  815. /* WOL Pattern Counter Registers (YUKON only) */
  816. WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
  817. WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
  818. };
  819. enum {
  820. WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
  821. WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
  822. };
  823. enum {
  824. BASE_XMAC_1 = 0x2000,/* XMAC 1 registers */
  825. BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
  826. BASE_XMAC_2 = 0x3000,/* XMAC 2 registers */
  827. BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
  828. };
  829. /*
  830. * Receive Frame Status Encoding
  831. */
  832. enum {
  833. XMR_FS_LEN = 0x3fff<<18, /* Bit 31..18: Rx Frame Length */
  834. XMR_FS_2L_VLAN = 1<<17, /* Bit 17: tagged wh 2Lev VLAN ID*/
  835. XMR_FS_1_VLAN = 1<<16, /* Bit 16: tagged wh 1ev VLAN ID*/
  836. XMR_FS_BC = 1<<15, /* Bit 15: Broadcast Frame */
  837. XMR_FS_MC = 1<<14, /* Bit 14: Multicast Frame */
  838. XMR_FS_UC = 1<<13, /* Bit 13: Unicast Frame */
  839. XMR_FS_BURST = 1<<11, /* Bit 11: Burst Mode */
  840. XMR_FS_CEX_ERR = 1<<10, /* Bit 10: Carrier Ext. Error */
  841. XMR_FS_802_3 = 1<<9, /* Bit 9: 802.3 Frame */
  842. XMR_FS_COL_ERR = 1<<8, /* Bit 8: Collision Error */
  843. XMR_FS_CAR_ERR = 1<<7, /* Bit 7: Carrier Event Error */
  844. XMR_FS_LEN_ERR = 1<<6, /* Bit 6: In-Range Length Error */
  845. XMR_FS_FRA_ERR = 1<<5, /* Bit 5: Framing Error */
  846. XMR_FS_RUNT = 1<<4, /* Bit 4: Runt Frame */
  847. XMR_FS_LNG_ERR = 1<<3, /* Bit 3: Giant (Jumbo) Frame */
  848. XMR_FS_FCS_ERR = 1<<2, /* Bit 2: Frame Check Sequ Err */
  849. XMR_FS_ERR = 1<<1, /* Bit 1: Frame Error */
  850. XMR_FS_MCTRL = 1<<0, /* Bit 0: MAC Control Packet */
  851. /*
  852. * XMR_FS_ERR will be set if
  853. * XMR_FS_FCS_ERR, XMR_FS_LNG_ERR, XMR_FS_RUNT,
  854. * XMR_FS_FRA_ERR, XMR_FS_LEN_ERR, or XMR_FS_CEX_ERR
  855. * is set. XMR_FS_LNG_ERR and XMR_FS_LEN_ERR will issue
  856. * XMR_FS_ERR unless the corresponding bit in the Receive Command
  857. * Register is set.
  858. */
  859. };
  860. /*
  861. ,* XMAC-PHY Registers, indirect addressed over the XMAC
  862. */
  863. enum {
  864. PHY_XMAC_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  865. PHY_XMAC_STAT = 0x01,/* 16 bit r/w PHY Status Register */
  866. PHY_XMAC_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  867. PHY_XMAC_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  868. PHY_XMAC_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  869. PHY_XMAC_AUNE_LP = 0x05,/* 16 bit r/o Link Partner Abi Reg */
  870. PHY_XMAC_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  871. PHY_XMAC_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  872. PHY_XMAC_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  873. PHY_XMAC_EXT_STAT = 0x0f,/* 16 bit r/o Ext Status Register */
  874. PHY_XMAC_RES_ABI = 0x10,/* 16 bit r/o PHY Resolved Ability */
  875. };
  876. /*
  877. * Broadcom-PHY Registers, indirect addressed over XMAC
  878. */
  879. enum {
  880. PHY_BCOM_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  881. PHY_BCOM_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  882. PHY_BCOM_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  883. PHY_BCOM_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  884. PHY_BCOM_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  885. PHY_BCOM_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  886. PHY_BCOM_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  887. PHY_BCOM_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  888. PHY_BCOM_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  889. /* Broadcom-specific registers */
  890. PHY_BCOM_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  891. PHY_BCOM_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  892. PHY_BCOM_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  893. PHY_BCOM_P_EXT_CTRL = 0x10,/* 16 bit r/w PHY Extended Ctrl Reg */
  894. PHY_BCOM_P_EXT_STAT = 0x11,/* 16 bit r/o PHY Extended Stat Reg */
  895. PHY_BCOM_RE_CTR = 0x12,/* 16 bit r/w Receive Error Counter */
  896. PHY_BCOM_FC_CTR = 0x13,/* 16 bit r/w False Carrier Sense Cnt */
  897. PHY_BCOM_RNO_CTR = 0x14,/* 16 bit r/w Receiver NOT_OK Cnt */
  898. PHY_BCOM_AUX_CTRL = 0x18,/* 16 bit r/w Auxiliary Control Reg */
  899. PHY_BCOM_AUX_STAT = 0x19,/* 16 bit r/o Auxiliary Stat Summary */
  900. PHY_BCOM_INT_STAT = 0x1a,/* 16 bit r/o Interrupt Status Reg */
  901. PHY_BCOM_INT_MASK = 0x1b,/* 16 bit r/w Interrupt Mask Reg */
  902. };
  903. /*
  904. * Marvel-PHY Registers, indirect addressed over GMAC
  905. */
  906. enum {
  907. PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  908. PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  909. PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  910. PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  911. PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  912. PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  913. PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  914. PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  915. PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  916. /* Marvel-specific registers */
  917. PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  918. PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  919. PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  920. PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
  921. PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
  922. PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
  923. PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
  924. PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
  925. PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
  926. PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
  927. PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
  928. PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
  929. PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
  930. PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
  931. PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
  932. PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
  933. PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
  934. PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
  935. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  936. PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
  937. PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
  938. PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
  939. PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
  940. PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
  941. };
  942. enum {
  943. PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
  944. PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
  945. PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
  946. PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
  947. PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
  948. PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
  949. PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
  950. PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
  951. PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
  952. PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
  953. };
  954. enum {
  955. PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
  956. PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
  957. PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
  958. };
  959. enum {
  960. PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
  961. PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
  962. PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
  963. PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
  964. PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
  965. PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
  966. PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
  967. PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
  968. };
  969. enum {
  970. PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
  971. PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
  972. PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
  973. };
  974. /* different Broadcom PHY Ids */
  975. enum {
  976. PHY_BCOM_ID1_A1 = 0x6041,
  977. PHY_BCOM_ID1_B2 = 0x6043,
  978. PHY_BCOM_ID1_C0 = 0x6044,
  979. PHY_BCOM_ID1_C5 = 0x6047,
  980. };
  981. /* different Marvell PHY Ids */
  982. enum {
  983. PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
  984. PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
  985. PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
  986. PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
  987. PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
  988. };
  989. /* Advertisement register bits */
  990. enum {
  991. PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  992. PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  993. PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
  994. PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
  995. PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
  996. PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
  997. PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
  998. PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
  999. PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
  1000. PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
  1001. PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
  1002. PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
  1003. PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
  1004. PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
  1005. PHY_AN_100HALF | PHY_AN_100FULL,
  1006. };
  1007. /* Xmac Specific */
  1008. enum {
  1009. PHY_X_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  1010. PHY_X_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  1011. PHY_X_AN_RFB = 3<<12,/* Bit 13..12: Remote Fault Bits */
  1012. PHY_X_AN_PAUSE = 3<<7,/* Bit 8.. 7: Pause Bits */
  1013. PHY_X_AN_HD = 1<<6, /* Bit 6: Half Duplex */
  1014. PHY_X_AN_FD = 1<<5, /* Bit 5: Full Duplex */
  1015. };
  1016. /* Pause Bits (PHY_X_AN_PAUSE and PHY_X_RS_PAUSE) encoding */
  1017. enum {
  1018. PHY_X_P_NO_PAUSE = 0<<7,/* Bit 8..7: no Pause Mode */
  1019. PHY_X_P_SYM_MD = 1<<7, /* Bit 8..7: symmetric Pause Mode */
  1020. PHY_X_P_ASYM_MD = 2<<7,/* Bit 8..7: asymmetric Pause Mode */
  1021. PHY_X_P_BOTH_MD = 3<<7,/* Bit 8..7: both Pause Mode */
  1022. };
  1023. /* Broadcom-Specific */
  1024. /***** PHY_BCOM_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  1025. enum {
  1026. PHY_B_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  1027. PHY_B_1000C_MSE = 1<<12, /* Bit 12: Master/Slave Enable */
  1028. PHY_B_1000C_MSC = 1<<11, /* Bit 11: M/S Configuration */
  1029. PHY_B_1000C_RD = 1<<10, /* Bit 10: Repeater/DTE */
  1030. PHY_B_1000C_AFD = 1<<9, /* Bit 9: Advertise Full Duplex */
  1031. PHY_B_1000C_AHD = 1<<8, /* Bit 8: Advertise Half Duplex */
  1032. };
  1033. /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  1034. /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  1035. enum {
  1036. PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
  1037. PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
  1038. PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
  1039. PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
  1040. PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
  1041. PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
  1042. /* Bit 9..8: reserved */
  1043. PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
  1044. };
  1045. /***** PHY_BCOM_EXT_STAT 16 bit r/o Extended Status Register *****/
  1046. enum {
  1047. PHY_B_ES_X_FD_CAP = 1<<15, /* Bit 15: 1000Base-X FD capable */
  1048. PHY_B_ES_X_HD_CAP = 1<<14, /* Bit 14: 1000Base-X HD capable */
  1049. PHY_B_ES_T_FD_CAP = 1<<13, /* Bit 13: 1000Base-T FD capable */
  1050. PHY_B_ES_T_HD_CAP = 1<<12, /* Bit 12: 1000Base-T HD capable */
  1051. };
  1052. /***** PHY_BCOM_P_EXT_CTRL 16 bit r/w PHY Extended Control Reg *****/
  1053. enum {
  1054. PHY_B_PEC_MAC_PHY = 1<<15, /* Bit 15: 10BIT/GMI-Interface */
  1055. PHY_B_PEC_DIS_CROSS = 1<<14, /* Bit 14: Disable MDI Crossover */
  1056. PHY_B_PEC_TX_DIS = 1<<13, /* Bit 13: Tx output Disabled */
  1057. PHY_B_PEC_INT_DIS = 1<<12, /* Bit 12: Interrupts Disabled */
  1058. PHY_B_PEC_F_INT = 1<<11, /* Bit 11: Force Interrupt */
  1059. PHY_B_PEC_BY_45 = 1<<10, /* Bit 10: Bypass 4B5B-Decoder */
  1060. PHY_B_PEC_BY_SCR = 1<<9, /* Bit 9: Bypass Scrambler */
  1061. PHY_B_PEC_BY_MLT3 = 1<<8, /* Bit 8: Bypass MLT3 Encoder */
  1062. PHY_B_PEC_BY_RXA = 1<<7, /* Bit 7: Bypass Rx Alignm. */
  1063. PHY_B_PEC_RES_SCR = 1<<6, /* Bit 6: Reset Scrambler */
  1064. PHY_B_PEC_EN_LTR = 1<<5, /* Bit 5: Ena LED Traffic Mode */
  1065. PHY_B_PEC_LED_ON = 1<<4, /* Bit 4: Force LED's on */
  1066. PHY_B_PEC_LED_OFF = 1<<3, /* Bit 3: Force LED's off */
  1067. PHY_B_PEC_EX_IPG = 1<<2, /* Bit 2: Extend Tx IPG Mode */
  1068. PHY_B_PEC_3_LED = 1<<1, /* Bit 1: Three Link LED mode */
  1069. PHY_B_PEC_HIGH_LA = 1<<0, /* Bit 0: GMII FIFO Elasticy */
  1070. };
  1071. /***** PHY_BCOM_P_EXT_STAT 16 bit r/o PHY Extended Status Reg *****/
  1072. enum {
  1073. PHY_B_PES_CROSS_STAT = 1<<13, /* Bit 13: MDI Crossover Status */
  1074. PHY_B_PES_INT_STAT = 1<<12, /* Bit 12: Interrupt Status */
  1075. PHY_B_PES_RRS = 1<<11, /* Bit 11: Remote Receiver Stat. */
  1076. PHY_B_PES_LRS = 1<<10, /* Bit 10: Local Receiver Stat. */
  1077. PHY_B_PES_LOCKED = 1<<9, /* Bit 9: Locked */
  1078. PHY_B_PES_LS = 1<<8, /* Bit 8: Link Status */
  1079. PHY_B_PES_RF = 1<<7, /* Bit 7: Remote Fault */
  1080. PHY_B_PES_CE_ER = 1<<6, /* Bit 6: Carrier Ext Error */
  1081. PHY_B_PES_BAD_SSD = 1<<5, /* Bit 5: Bad SSD */
  1082. PHY_B_PES_BAD_ESD = 1<<4, /* Bit 4: Bad ESD */
  1083. PHY_B_PES_RX_ER = 1<<3, /* Bit 3: Receive Error */
  1084. PHY_B_PES_TX_ER = 1<<2, /* Bit 2: Transmit Error */
  1085. PHY_B_PES_LOCK_ER = 1<<1, /* Bit 1: Lock Error */
  1086. PHY_B_PES_MLT3_ER = 1<<0, /* Bit 0: MLT3 code Error */
  1087. };
  1088. /* PHY_BCOM_AUNE_ADV 16 bit r/w Auto-Negotiation Advertisement *****/
  1089. /* PHY_BCOM_AUNE_LP 16 bit r/o Link Partner Ability Reg *****/
  1090. enum {
  1091. PHY_B_AN_RF = 1<<13, /* Bit 13: Remote Fault */
  1092. PHY_B_AN_ASP = 1<<11, /* Bit 11: Asymmetric Pause */
  1093. PHY_B_AN_PC = 1<<10, /* Bit 10: Pause Capable */
  1094. };
  1095. /***** PHY_BCOM_FC_CTR 16 bit r/w False Carrier Counter *****/
  1096. enum {
  1097. PHY_B_FC_CTR = 0xff, /* Bit 7..0: False Carrier Counter */
  1098. /***** PHY_BCOM_RNO_CTR 16 bit r/w Receive NOT_OK Counter *****/
  1099. PHY_B_RC_LOC_MSK = 0xff00, /* Bit 15..8: Local Rx NOT_OK cnt */
  1100. PHY_B_RC_REM_MSK = 0x00ff, /* Bit 7..0: Remote Rx NOT_OK cnt */
  1101. /***** PHY_BCOM_AUX_CTRL 16 bit r/w Auxiliary Control Reg *****/
  1102. PHY_B_AC_L_SQE = 1<<15, /* Bit 15: Low Squelch */
  1103. PHY_B_AC_LONG_PACK = 1<<14, /* Bit 14: Rx Long Packets */
  1104. PHY_B_AC_ER_CTRL = 3<<12,/* Bit 13..12: Edgerate Control */
  1105. /* Bit 11: reserved */
  1106. PHY_B_AC_TX_TST = 1<<10, /* Bit 10: Tx test bit, always 1 */
  1107. /* Bit 9.. 8: reserved */
  1108. PHY_B_AC_DIS_PRF = 1<<7, /* Bit 7: dis part resp filter */
  1109. /* Bit 6: reserved */
  1110. PHY_B_AC_DIS_PM = 1<<5, /* Bit 5: dis power management */
  1111. /* Bit 4: reserved */
  1112. PHY_B_AC_DIAG = 1<<3, /* Bit 3: Diagnostic Mode */
  1113. };
  1114. /***** PHY_BCOM_AUX_STAT 16 bit r/o Auxiliary Status Reg *****/
  1115. enum {
  1116. PHY_B_AS_AN_C = 1<<15, /* Bit 15: AutoNeg complete */
  1117. PHY_B_AS_AN_CA = 1<<14, /* Bit 14: AN Complete Ack */
  1118. PHY_B_AS_ANACK_D = 1<<13, /* Bit 13: AN Ack Detect */
  1119. PHY_B_AS_ANAB_D = 1<<12, /* Bit 12: AN Ability Detect */
  1120. PHY_B_AS_NPW = 1<<11, /* Bit 11: AN Next Page Wait */
  1121. PHY_B_AS_AN_RES_MSK = 7<<8,/* Bit 10..8: AN HDC */
  1122. PHY_B_AS_PDF = 1<<7, /* Bit 7: Parallel Detect. Fault */
  1123. PHY_B_AS_RF = 1<<6, /* Bit 6: Remote Fault */
  1124. PHY_B_AS_ANP_R = 1<<5, /* Bit 5: AN Page Received */
  1125. PHY_B_AS_LP_ANAB = 1<<4, /* Bit 4: LP AN Ability */
  1126. PHY_B_AS_LP_NPAB = 1<<3, /* Bit 3: LP Next Page Ability */
  1127. PHY_B_AS_LS = 1<<2, /* Bit 2: Link Status */
  1128. PHY_B_AS_PRR = 1<<1, /* Bit 1: Pause Resolution-Rx */
  1129. PHY_B_AS_PRT = 1<<0, /* Bit 0: Pause Resolution-Tx */
  1130. };
  1131. #define PHY_B_AS_PAUSE_MSK (PHY_B_AS_PRR | PHY_B_AS_PRT)
  1132. /***** PHY_BCOM_INT_STAT 16 bit r/o Interrupt Status Reg *****/
  1133. /***** PHY_BCOM_INT_MASK 16 bit r/w Interrupt Mask Reg *****/
  1134. enum {
  1135. PHY_B_IS_PSE = 1<<14, /* Bit 14: Pair Swap Error */
  1136. PHY_B_IS_MDXI_SC = 1<<13, /* Bit 13: MDIX Status Change */
  1137. PHY_B_IS_HCT = 1<<12, /* Bit 12: counter above 32k */
  1138. PHY_B_IS_LCT = 1<<11, /* Bit 11: counter above 128 */
  1139. PHY_B_IS_AN_PR = 1<<10, /* Bit 10: Page Received */
  1140. PHY_B_IS_NO_HDCL = 1<<9, /* Bit 9: No HCD Link */
  1141. PHY_B_IS_NO_HDC = 1<<8, /* Bit 8: No HCD */
  1142. PHY_B_IS_NEG_USHDC = 1<<7, /* Bit 7: Negotiated Unsup. HCD */
  1143. PHY_B_IS_SCR_S_ER = 1<<6, /* Bit 6: Scrambler Sync Error */
  1144. PHY_B_IS_RRS_CHANGE = 1<<5, /* Bit 5: Remote Rx Stat Change */
  1145. PHY_B_IS_LRS_CHANGE = 1<<4, /* Bit 4: Local Rx Stat Change */
  1146. PHY_B_IS_DUP_CHANGE = 1<<3, /* Bit 3: Duplex Mode Change */
  1147. PHY_B_IS_LSP_CHANGE = 1<<2, /* Bit 2: Link Speed Change */
  1148. PHY_B_IS_LST_CHANGE = 1<<1, /* Bit 1: Link Status Changed */
  1149. PHY_B_IS_CRC_ER = 1<<0, /* Bit 0: CRC Error */
  1150. };
  1151. #define PHY_B_DEF_MSK \
  1152. (~(PHY_B_IS_PSE | PHY_B_IS_AN_PR | PHY_B_IS_DUP_CHANGE | \
  1153. PHY_B_IS_LSP_CHANGE | PHY_B_IS_LST_CHANGE))
  1154. /* Pause Bits (PHY_B_AN_ASP and PHY_B_AN_PC) encoding */
  1155. enum {
  1156. PHY_B_P_NO_PAUSE = 0<<10,/* Bit 11..10: no Pause Mode */
  1157. PHY_B_P_SYM_MD = 1<<10, /* Bit 11..10: symmetric Pause Mode */
  1158. PHY_B_P_ASYM_MD = 2<<10,/* Bit 11..10: asymmetric Pause Mode */
  1159. PHY_B_P_BOTH_MD = 3<<10,/* Bit 11..10: both Pause Mode */
  1160. };
  1161. /*
  1162. * Resolved Duplex mode and Capabilities (Aux Status Summary Reg)
  1163. */
  1164. enum {
  1165. PHY_B_RES_1000FD = 7<<8,/* Bit 10..8: 1000Base-T Full Dup. */
  1166. PHY_B_RES_1000HD = 6<<8,/* Bit 10..8: 1000Base-T Half Dup. */
  1167. };
  1168. /** Marvell-Specific */
  1169. enum {
  1170. PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
  1171. PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
  1172. PHY_M_AN_RF = 1<<13, /* Remote Fault */
  1173. PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
  1174. PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
  1175. PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
  1176. PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
  1177. PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
  1178. PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
  1179. PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
  1180. PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
  1181. };
  1182. /* special defines for FIBER (88E1011S only) */
  1183. enum {
  1184. PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
  1185. PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
  1186. PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
  1187. PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
  1188. };
  1189. /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
  1190. enum {
  1191. PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
  1192. PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
  1193. PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
  1194. PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
  1195. };
  1196. /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  1197. enum {
  1198. PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  1199. PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
  1200. PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
  1201. PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
  1202. PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
  1203. PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
  1204. };
  1205. /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
  1206. enum {
  1207. PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
  1208. PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
  1209. PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
  1210. PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
  1211. PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
  1212. PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
  1213. PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
  1214. PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
  1215. PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
  1216. PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
  1217. PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
  1218. PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
  1219. };
  1220. enum {
  1221. PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
  1222. PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
  1223. };
  1224. #define PHY_M_PC_MDI_XMODE(x) (((x)<<5) & PHY_M_PC_MDIX_MSK)
  1225. enum {
  1226. PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
  1227. PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
  1228. PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
  1229. };
  1230. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1231. enum {
  1232. PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
  1233. PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
  1234. PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
  1235. PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
  1236. PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
  1237. PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
  1238. PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
  1239. PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
  1240. PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
  1241. };
  1242. /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
  1243. enum {
  1244. PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
  1245. PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
  1246. PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
  1247. PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
  1248. PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
  1249. PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
  1250. PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
  1251. PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
  1252. PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
  1253. PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
  1254. PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
  1255. PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
  1256. PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
  1257. PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
  1258. PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
  1259. PHY_M_PS_JABBER = 1<<0, /* Jabber */
  1260. };
  1261. #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
  1262. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1263. enum {
  1264. PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
  1265. PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
  1266. };
  1267. enum {
  1268. PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
  1269. PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
  1270. PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
  1271. PHY_M_IS_AN_PR = 1<<12, /* Page Received */
  1272. PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
  1273. PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
  1274. PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
  1275. PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
  1276. PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
  1277. PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
  1278. PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
  1279. PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
  1280. PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
  1281. PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
  1282. PHY_M_IS_JABBER = 1<<0, /* Jabber */
  1283. };
  1284. #define PHY_M_DEF_MSK ( PHY_M_IS_AN_ERROR | PHY_M_IS_LSP_CHANGE | \
  1285. PHY_M_IS_LST_CHANGE | PHY_M_IS_FIFO_ERROR)
  1286. /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
  1287. enum {
  1288. PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
  1289. PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
  1290. PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
  1291. PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
  1292. /* (88E1011 only) */
  1293. PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
  1294. /* (88E1011 only) */
  1295. PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
  1296. /* (88E1111 only) */
  1297. PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
  1298. /* !!! Errata in spec. (1 = disable) */
  1299. PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
  1300. PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
  1301. PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
  1302. PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
  1303. PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
  1304. PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
  1305. #define PHY_M_EC_M_DSC(x) ((x)<<10) /* 00=1x; 01=2x; 10=3x; 11=4x */
  1306. #define PHY_M_EC_S_DSC(x) ((x)<<8) /* 00=dis; 01=1x; 10=2x; 11=3x */
  1307. #define PHY_M_EC_MAC_S(x) ((x)<<4) /* 01X=0; 110=2.5; 111=25 (MHz) */
  1308. #define PHY_M_EC_M_DSC_2(x) ((x)<<9) /* 000=1x; 001=2x; 010=3x; 011=4x */
  1309. /* 100=5x; 101=6x; 110=7x; 111=8x */
  1310. enum {
  1311. MAC_TX_CLK_0_MHZ = 2,
  1312. MAC_TX_CLK_2_5_MHZ = 6,
  1313. MAC_TX_CLK_25_MHZ = 7,
  1314. };
  1315. /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
  1316. enum {
  1317. PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
  1318. PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
  1319. PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
  1320. PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
  1321. PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
  1322. PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
  1323. PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
  1324. /* (88E1111 only) */
  1325. };
  1326. enum {
  1327. PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
  1328. /* (88E1011 only) */
  1329. PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
  1330. PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
  1331. PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
  1332. PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
  1333. PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
  1334. };
  1335. #define PHY_M_LED_PULS_DUR(x) ( ((x)<<12) & PHY_M_LEDC_PULS_MSK)
  1336. enum {
  1337. PULS_NO_STR = 0,/* no pulse stretching */
  1338. PULS_21MS = 1,/* 21 ms to 42 ms */
  1339. PULS_42MS = 2,/* 42 ms to 84 ms */
  1340. PULS_84MS = 3,/* 84 ms to 170 ms */
  1341. PULS_170MS = 4,/* 170 ms to 340 ms */
  1342. PULS_340MS = 5,/* 340 ms to 670 ms */
  1343. PULS_670MS = 6,/* 670 ms to 1.3 s */
  1344. PULS_1300MS = 7,/* 1.3 s to 2.7 s */
  1345. };
  1346. #define PHY_M_LED_BLINK_RT(x) ( ((x)<<8) & PHY_M_LEDC_BL_R_MSK)
  1347. enum {
  1348. BLINK_42MS = 0,/* 42 ms */
  1349. BLINK_84MS = 1,/* 84 ms */
  1350. BLINK_170MS = 2,/* 170 ms */
  1351. BLINK_340MS = 3,/* 340 ms */
  1352. BLINK_670MS = 4,/* 670 ms */
  1353. };
  1354. /***** PHY_MARV_LED_OVER 16 bit r/w Manual LED Override Reg *****/
  1355. #define PHY_M_LED_MO_SGMII(x) ((x)<<14) /* Bit 15..14: SGMII AN Timer */
  1356. /* Bit 13..12: reserved */
  1357. #define PHY_M_LED_MO_DUP(x) ((x)<<10) /* Bit 11..10: Duplex */
  1358. #define PHY_M_LED_MO_10(x) ((x)<<8) /* Bit 9.. 8: Link 10 */
  1359. #define PHY_M_LED_MO_100(x) ((x)<<6) /* Bit 7.. 6: Link 100 */
  1360. #define PHY_M_LED_MO_1000(x) ((x)<<4) /* Bit 5.. 4: Link 1000 */
  1361. #define PHY_M_LED_MO_RX(x) ((x)<<2) /* Bit 3.. 2: Rx */
  1362. #define PHY_M_LED_MO_TX(x) ((x)<<0) /* Bit 1.. 0: Tx */
  1363. enum {
  1364. MO_LED_NORM = 0,
  1365. MO_LED_BLINK = 1,
  1366. MO_LED_OFF = 2,
  1367. MO_LED_ON = 3,
  1368. };
  1369. /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
  1370. enum {
  1371. PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
  1372. PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
  1373. PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
  1374. PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
  1375. PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
  1376. };
  1377. /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
  1378. enum {
  1379. PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
  1380. PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
  1381. PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
  1382. PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
  1383. PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
  1384. PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
  1385. PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
  1386. /* (88E1111 only) */
  1387. /* Bit 9.. 4: reserved (88E1011 only) */
  1388. PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
  1389. PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
  1390. PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
  1391. };
  1392. /***** PHY_MARV_CABLE_DIAG 16 bit r/o Cable Diagnostic Reg *****/
  1393. enum {
  1394. PHY_M_CABD_ENA_TEST = 1<<15, /* Enable Test (Page 0) */
  1395. PHY_M_CABD_DIS_WAIT = 1<<15, /* Disable Waiting Period (Page 1) */
  1396. /* (88E1111 only) */
  1397. PHY_M_CABD_STAT_MSK = 3<<13, /* Bit 14..13: Status Mask */
  1398. PHY_M_CABD_AMPL_MSK = 0x1f<<8,/* Bit 12.. 8: Amplitude Mask */
  1399. /* (88E1111 only) */
  1400. PHY_M_CABD_DIST_MSK = 0xff, /* Bit 7.. 0: Distance Mask */
  1401. };
  1402. /* values for Cable Diagnostic Status (11=fail; 00=OK; 10=open; 01=short) */
  1403. enum {
  1404. CABD_STAT_NORMAL= 0,
  1405. CABD_STAT_SHORT = 1,
  1406. CABD_STAT_OPEN = 2,
  1407. CABD_STAT_FAIL = 3,
  1408. };
  1409. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1410. /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
  1411. /* Bit 15..12: reserved (used internally) */
  1412. enum {
  1413. PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
  1414. PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
  1415. PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
  1416. };
  1417. #define PHY_M_FELP_LED2_CTRL(x) ( ((x)<<8) & PHY_M_FELP_LED2_MSK)
  1418. #define PHY_M_FELP_LED1_CTRL(x) ( ((x)<<4) & PHY_M_FELP_LED1_MSK)
  1419. #define PHY_M_FELP_LED0_CTRL(x) ( ((x)<<0) & PHY_M_FELP_LED0_MSK)
  1420. enum {
  1421. LED_PAR_CTRL_COLX = 0x00,
  1422. LED_PAR_CTRL_ERROR = 0x01,
  1423. LED_PAR_CTRL_DUPLEX = 0x02,
  1424. LED_PAR_CTRL_DP_COL = 0x03,
  1425. LED_PAR_CTRL_SPEED = 0x04,
  1426. LED_PAR_CTRL_LINK = 0x05,
  1427. LED_PAR_CTRL_TX = 0x06,
  1428. LED_PAR_CTRL_RX = 0x07,
  1429. LED_PAR_CTRL_ACT = 0x08,
  1430. LED_PAR_CTRL_LNK_RX = 0x09,
  1431. LED_PAR_CTRL_LNK_AC = 0x0a,
  1432. LED_PAR_CTRL_ACT_BL = 0x0b,
  1433. LED_PAR_CTRL_TX_BL = 0x0c,
  1434. LED_PAR_CTRL_RX_BL = 0x0d,
  1435. LED_PAR_CTRL_COL_BL = 0x0e,
  1436. LED_PAR_CTRL_INACT = 0x0f
  1437. };
  1438. /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
  1439. enum {
  1440. PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
  1441. PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
  1442. PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
  1443. };
  1444. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1445. /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
  1446. enum {
  1447. PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
  1448. PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
  1449. PHY_M_MAC_MD_COPPER = 5,/* Copper only */
  1450. PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
  1451. };
  1452. #define PHY_M_MAC_MODE_SEL(x) ( ((x)<<7) & PHY_M_MAC_MD_MSK)
  1453. /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
  1454. enum {
  1455. PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
  1456. PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
  1457. PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
  1458. PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
  1459. };
  1460. #define PHY_M_LEDC_LOS_CTRL(x) ( ((x)<<12) & PHY_M_LEDC_LOS_MSK)
  1461. #define PHY_M_LEDC_INIT_CTRL(x) ( ((x)<<8) & PHY_M_LEDC_INIT_MSK)
  1462. #define PHY_M_LEDC_STA1_CTRL(x) ( ((x)<<4) & PHY_M_LEDC_STA1_MSK)
  1463. #define PHY_M_LEDC_STA0_CTRL(x) ( ((x)<<0) & PHY_M_LEDC_STA0_MSK)
  1464. /* GMAC registers */
  1465. /* Port Registers */
  1466. enum {
  1467. GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
  1468. GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
  1469. GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
  1470. GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
  1471. GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
  1472. GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
  1473. GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
  1474. /* Source Address Registers */
  1475. GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
  1476. GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
  1477. GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
  1478. GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
  1479. GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
  1480. GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
  1481. /* Multicast Address Hash Registers */
  1482. GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
  1483. GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
  1484. GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
  1485. GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
  1486. /* Interrupt Source Registers */
  1487. GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
  1488. GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
  1489. GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
  1490. /* Interrupt Mask Registers */
  1491. GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
  1492. GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
  1493. GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
  1494. /* Serial Management Interface (SMI) Registers */
  1495. GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
  1496. GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
  1497. GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
  1498. };
  1499. /* MIB Counters */
  1500. #define GM_MIB_CNT_BASE 0x0100 /* Base Address of MIB Counters */
  1501. #define GM_MIB_CNT_SIZE 44 /* Number of MIB Counters */
  1502. /*
  1503. * MIB Counters base address definitions (low word) -
  1504. * use offset 4 for access to high word (32 bit r/o)
  1505. */
  1506. enum {
  1507. GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
  1508. GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
  1509. GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
  1510. GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
  1511. GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
  1512. /* GM_MIB_CNT_BASE + 40: reserved */
  1513. GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
  1514. GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
  1515. GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
  1516. GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
  1517. GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
  1518. GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
  1519. GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
  1520. GM_RXF_127B = GM_MIB_CNT_BASE + 104, /* 65-127 Byte Rx Frame */
  1521. GM_RXF_255B = GM_MIB_CNT_BASE + 112, /* 128-255 Byte Rx Frame */
  1522. GM_RXF_511B = GM_MIB_CNT_BASE + 120, /* 256-511 Byte Rx Frame */
  1523. GM_RXF_1023B = GM_MIB_CNT_BASE + 128, /* 512-1023 Byte Rx Frame */
  1524. GM_RXF_1518B = GM_MIB_CNT_BASE + 136, /* 1024-1518 Byte Rx Frame */
  1525. GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144, /* 1519-MaxSize Byte Rx Frame */
  1526. GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152, /* Rx Frame too Long Error */
  1527. GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160, /* Rx Jabber Packet Frame */
  1528. /* GM_MIB_CNT_BASE + 168: reserved */
  1529. GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176, /* Rx FIFO overflow Event */
  1530. /* GM_MIB_CNT_BASE + 184: reserved */
  1531. GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192, /* Unicast Frames Xmitted OK */
  1532. GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200, /* Broadcast Frames Xmitted OK */
  1533. GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208, /* Pause MAC Ctrl Frames Xmitted */
  1534. GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216, /* Multicast Frames Xmitted OK */
  1535. GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224, /* Octets Transmitted OK Low */
  1536. GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232, /* Octets Transmitted OK High */
  1537. GM_TXF_64B = GM_MIB_CNT_BASE + 240, /* 64 Byte Tx Frame */
  1538. GM_TXF_127B = GM_MIB_CNT_BASE + 248, /* 65-127 Byte Tx Frame */
  1539. GM_TXF_255B = GM_MIB_CNT_BASE + 256, /* 128-255 Byte Tx Frame */
  1540. GM_TXF_511B = GM_MIB_CNT_BASE + 264, /* 256-511 Byte Tx Frame */
  1541. GM_TXF_1023B = GM_MIB_CNT_BASE + 272, /* 512-1023 Byte Tx Frame */
  1542. GM_TXF_1518B = GM_MIB_CNT_BASE + 280, /* 1024-1518 Byte Tx Frame */
  1543. GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288, /* 1519-MaxSize Byte Tx Frame */
  1544. GM_TXF_COL = GM_MIB_CNT_BASE + 304, /* Tx Collision */
  1545. GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312, /* Tx Late Collision */
  1546. GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320, /* Tx aborted due to Exces. Col. */
  1547. GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328, /* Tx Multiple Collision */
  1548. GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336, /* Tx Single Collision */
  1549. GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344, /* Tx FIFO Underrun Event */
  1550. };
  1551. /* GMAC Bit Definitions */
  1552. /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
  1553. enum {
  1554. GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
  1555. GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
  1556. GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
  1557. GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
  1558. GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
  1559. GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
  1560. GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
  1561. GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
  1562. GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
  1563. GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
  1564. GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
  1565. GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
  1566. GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
  1567. };
  1568. /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
  1569. enum {
  1570. GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
  1571. GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
  1572. GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
  1573. GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
  1574. GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
  1575. GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
  1576. GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
  1577. GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
  1578. GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
  1579. GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
  1580. GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
  1581. GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
  1582. GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
  1583. GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
  1584. GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
  1585. };
  1586. #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
  1587. #define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
  1588. /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
  1589. enum {
  1590. GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
  1591. GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
  1592. GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
  1593. GM_TXCR_COL_THR_MSK = 1<<10, /* Bit 12..10: Collision Threshold */
  1594. };
  1595. #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
  1596. #define TX_COL_DEF 0x04
  1597. /* GM_RX_CTRL 16 bit r/w Receive Control Register */
  1598. enum {
  1599. GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
  1600. GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
  1601. GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
  1602. GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
  1603. };
  1604. /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
  1605. enum {
  1606. GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
  1607. GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
  1608. GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
  1609. TX_JAM_LEN_DEF = 0x03,
  1610. TX_JAM_IPG_DEF = 0x0b,
  1611. TX_IPG_JAM_DEF = 0x1c,
  1612. };
  1613. #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
  1614. #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
  1615. #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
  1616. /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
  1617. enum {
  1618. GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
  1619. GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
  1620. GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
  1621. GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
  1622. GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
  1623. };
  1624. #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
  1625. #define DATA_BLIND_DEF 0x04
  1626. #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
  1627. #define IPG_DATA_DEF 0x1e
  1628. /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
  1629. enum {
  1630. GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
  1631. GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
  1632. GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
  1633. GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
  1634. GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
  1635. };
  1636. #define GM_SMI_CT_PHY_AD(x) (((x)<<11) & GM_SMI_CT_PHY_A_MSK)
  1637. #define GM_SMI_CT_REG_AD(x) (((x)<<6) & GM_SMI_CT_REG_A_MSK)
  1638. /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
  1639. enum {
  1640. GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
  1641. GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
  1642. };
  1643. /* Receive Frame Status Encoding */
  1644. enum {
  1645. GMR_FS_LEN = 0xffff<<16, /* Bit 31..16: Rx Frame Length */
  1646. GMR_FS_VLAN = 1<<13, /* Bit 13: VLAN Packet */
  1647. GMR_FS_JABBER = 1<<12, /* Bit 12: Jabber Packet */
  1648. GMR_FS_UN_SIZE = 1<<11, /* Bit 11: Undersize Packet */
  1649. GMR_FS_MC = 1<<10, /* Bit 10: Multicast Packet */
  1650. GMR_FS_BC = 1<<9, /* Bit 9: Broadcast Packet */
  1651. GMR_FS_RX_OK = 1<<8, /* Bit 8: Receive OK (Good Packet) */
  1652. GMR_FS_GOOD_FC = 1<<7, /* Bit 7: Good Flow-Control Packet */
  1653. GMR_FS_BAD_FC = 1<<6, /* Bit 6: Bad Flow-Control Packet */
  1654. GMR_FS_MII_ERR = 1<<5, /* Bit 5: MII Error */
  1655. GMR_FS_LONG_ERR = 1<<4, /* Bit 4: Too Long Packet */
  1656. GMR_FS_FRAGMENT = 1<<3, /* Bit 3: Fragment */
  1657. GMR_FS_CRC_ERR = 1<<1, /* Bit 1: CRC Error */
  1658. GMR_FS_RX_FF_OV = 1<<0, /* Bit 0: Rx FIFO Overflow */
  1659. /*
  1660. * GMR_FS_ANY_ERR (analogous to XMR_FS_ANY_ERR)
  1661. */
  1662. GMR_FS_ANY_ERR = GMR_FS_CRC_ERR | GMR_FS_LONG_ERR |
  1663. GMR_FS_MII_ERR | GMR_FS_BAD_FC | GMR_FS_GOOD_FC |
  1664. GMR_FS_JABBER,
  1665. /* Rx GMAC FIFO Flush Mask (default) */
  1666. RX_FF_FL_DEF_MSK = GMR_FS_CRC_ERR | GMR_FS_RX_FF_OV |GMR_FS_MII_ERR |
  1667. GMR_FS_BAD_FC | GMR_FS_GOOD_FC | GMR_FS_UN_SIZE |
  1668. GMR_FS_JABBER,
  1669. };
  1670. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1671. enum {
  1672. GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
  1673. GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
  1674. GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
  1675. GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
  1676. GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
  1677. GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
  1678. GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
  1679. GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
  1680. GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
  1681. GMF_CLI_RX_FC = 1<<4, /* Clear IRQ Rx Frame Complete */
  1682. GMF_OPER_ON = 1<<3, /* Operational Mode On */
  1683. GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
  1684. GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
  1685. GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
  1686. RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
  1687. };
  1688. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1689. enum {
  1690. GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
  1691. GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
  1692. GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
  1693. GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
  1694. GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
  1695. GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
  1696. };
  1697. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1698. enum {
  1699. GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
  1700. GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
  1701. GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
  1702. };
  1703. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1704. enum {
  1705. GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
  1706. GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
  1707. GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
  1708. GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
  1709. GMC_PAUSE_ON = 1<<3, /* Pause On */
  1710. GMC_PAUSE_OFF = 1<<2, /* Pause Off */
  1711. GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
  1712. GMC_RST_SET = 1<<0, /* Set GMAC Reset */
  1713. };
  1714. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1715. enum {
  1716. GPC_SEL_BDT = 1<<28, /* Select Bi-Dir. Transfer for MDC/MDIO */
  1717. GPC_INT_POL_HI = 1<<27, /* IRQ Polarity is Active HIGH */
  1718. GPC_75_OHM = 1<<26, /* Use 75 Ohm Termination instead of 50 */
  1719. GPC_DIS_FC = 1<<25, /* Disable Automatic Fiber/Copper Detection */
  1720. GPC_DIS_SLEEP = 1<<24, /* Disable Energy Detect */
  1721. GPC_HWCFG_M_3 = 1<<23, /* HWCFG_MODE[3] */
  1722. GPC_HWCFG_M_2 = 1<<22, /* HWCFG_MODE[2] */
  1723. GPC_HWCFG_M_1 = 1<<21, /* HWCFG_MODE[1] */
  1724. GPC_HWCFG_M_0 = 1<<20, /* HWCFG_MODE[0] */
  1725. GPC_ANEG_0 = 1<<19, /* ANEG[0] */
  1726. GPC_ENA_XC = 1<<18, /* Enable MDI crossover */
  1727. GPC_DIS_125 = 1<<17, /* Disable 125 MHz clock */
  1728. GPC_ANEG_3 = 1<<16, /* ANEG[3] */
  1729. GPC_ANEG_2 = 1<<15, /* ANEG[2] */
  1730. GPC_ANEG_1 = 1<<14, /* ANEG[1] */
  1731. GPC_ENA_PAUSE = 1<<13, /* Enable Pause (SYM_OR_REM) */
  1732. GPC_PHYADDR_4 = 1<<12, /* Bit 4 of Phy Addr */
  1733. GPC_PHYADDR_3 = 1<<11, /* Bit 3 of Phy Addr */
  1734. GPC_PHYADDR_2 = 1<<10, /* Bit 2 of Phy Addr */
  1735. GPC_PHYADDR_1 = 1<<9, /* Bit 1 of Phy Addr */
  1736. GPC_PHYADDR_0 = 1<<8, /* Bit 0 of Phy Addr */
  1737. /* Bits 7..2: reserved */
  1738. GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
  1739. GPC_RST_SET = 1<<0, /* Set GPHY Reset */
  1740. };
  1741. #define GPC_HWCFG_GMII_COP (GPC_HWCFG_M_3|GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1742. #define GPC_HWCFG_GMII_FIB (GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1743. #define GPC_ANEG_ADV_ALL_M (GPC_ANEG_3 | GPC_ANEG_2 | GPC_ANEG_1 | GPC_ANEG_0)
  1744. /* forced speed and duplex mode (don't mix with other ANEG bits) */
  1745. #define GPC_FRC10MBIT_HALF 0
  1746. #define GPC_FRC10MBIT_FULL GPC_ANEG_0
  1747. #define GPC_FRC100MBIT_HALF GPC_ANEG_1
  1748. #define GPC_FRC100MBIT_FULL (GPC_ANEG_0 | GPC_ANEG_1)
  1749. /* auto-negotiation with limited advertised speeds */
  1750. /* mix only with master/slave settings (for copper) */
  1751. #define GPC_ADV_1000_HALF GPC_ANEG_2
  1752. #define GPC_ADV_1000_FULL GPC_ANEG_3
  1753. #define GPC_ADV_ALL (GPC_ANEG_2 | GPC_ANEG_3)
  1754. /* master/slave settings */
  1755. /* only for copper with 1000 Mbps */
  1756. #define GPC_FORCE_MASTER 0
  1757. #define GPC_FORCE_SLAVE GPC_ANEG_0
  1758. #define GPC_PREF_MASTER GPC_ANEG_1
  1759. #define GPC_PREF_SLAVE (GPC_ANEG_1 | GPC_ANEG_0)
  1760. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1761. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1762. enum {
  1763. GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
  1764. GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
  1765. GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
  1766. GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
  1767. GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
  1768. GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
  1769. #define GMAC_DEF_MSK (GM_IS_TX_CO_OV | GM_IS_RX_CO_OV | GM_IS_TX_FF_UR)
  1770. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1771. /* Bits 15.. 2: reserved */
  1772. GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
  1773. GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
  1774. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1775. WOL_CTL_LINK_CHG_OCC = 1<<15,
  1776. WOL_CTL_MAGIC_PKT_OCC = 1<<14,
  1777. WOL_CTL_PATTERN_OCC = 1<<13,
  1778. WOL_CTL_CLEAR_RESULT = 1<<12,
  1779. WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
  1780. WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
  1781. WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
  1782. WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
  1783. WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
  1784. WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
  1785. WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
  1786. WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
  1787. WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
  1788. WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
  1789. WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
  1790. WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
  1791. };
  1792. #define WOL_CTL_DEFAULT \
  1793. (WOL_CTL_DIS_PME_ON_LINK_CHG | \
  1794. WOL_CTL_DIS_PME_ON_PATTERN | \
  1795. WOL_CTL_DIS_PME_ON_MAGIC_PKT | \
  1796. WOL_CTL_DIS_LINK_CHG_UNIT | \
  1797. WOL_CTL_DIS_PATTERN_UNIT | \
  1798. WOL_CTL_DIS_MAGIC_PKT_UNIT)
  1799. /* WOL_MATCH_CTL 8 bit WOL Match Control Reg */
  1800. #define WOL_CTL_PATT_ENA(x) (1 << (x))
  1801. /* XMAC II registers */
  1802. enum {
  1803. XM_MMU_CMD = 0x0000, /* 16 bit r/w MMU Command Register */
  1804. XM_POFF = 0x0008, /* 32 bit r/w Packet Offset Register */
  1805. XM_BURST = 0x000c, /* 32 bit r/w Burst Register for half duplex*/
  1806. XM_1L_VLAN_TAG = 0x0010, /* 16 bit r/w One Level VLAN Tag ID */
  1807. XM_2L_VLAN_TAG = 0x0014, /* 16 bit r/w Two Level VLAN Tag ID */
  1808. XM_TX_CMD = 0x0020, /* 16 bit r/w Transmit Command Register */
  1809. XM_TX_RT_LIM = 0x0024, /* 16 bit r/w Transmit Retry Limit Register */
  1810. XM_TX_STIME = 0x0028, /* 16 bit r/w Transmit Slottime Register */
  1811. XM_TX_IPG = 0x002c, /* 16 bit r/w Transmit Inter Packet Gap */
  1812. XM_RX_CMD = 0x0030, /* 16 bit r/w Receive Command Register */
  1813. XM_PHY_ADDR = 0x0034, /* 16 bit r/w PHY Address Register */
  1814. XM_PHY_DATA = 0x0038, /* 16 bit r/w PHY Data Register */
  1815. XM_GP_PORT = 0x0040, /* 32 bit r/w General Purpose Port Register */
  1816. XM_IMSK = 0x0044, /* 16 bit r/w Interrupt Mask Register */
  1817. XM_ISRC = 0x0048, /* 16 bit r/o Interrupt Status Register */
  1818. XM_HW_CFG = 0x004c, /* 16 bit r/w Hardware Config Register */
  1819. XM_TX_LO_WM = 0x0060, /* 16 bit r/w Tx FIFO Low Water Mark */
  1820. XM_TX_HI_WM = 0x0062, /* 16 bit r/w Tx FIFO High Water Mark */
  1821. XM_TX_THR = 0x0064, /* 16 bit r/w Tx Request Threshold */
  1822. XM_HT_THR = 0x0066, /* 16 bit r/w Host Request Threshold */
  1823. XM_PAUSE_DA = 0x0068, /* NA reg r/w Pause Destination Address */
  1824. XM_CTL_PARA = 0x0070, /* 32 bit r/w Control Parameter Register */
  1825. XM_MAC_OPCODE = 0x0074, /* 16 bit r/w Opcode for MAC control frames */
  1826. XM_MAC_PTIME = 0x0076, /* 16 bit r/w Pause time for MAC ctrl frames*/
  1827. XM_TX_STAT = 0x0078, /* 32 bit r/o Tx Status LIFO Register */
  1828. XM_EXM_START = 0x0080, /* r/w Start Address of the EXM Regs */
  1829. #define XM_EXM(reg) (XM_EXM_START + ((reg) << 3))
  1830. };
  1831. enum {
  1832. XM_SRC_CHK = 0x0100, /* NA reg r/w Source Check Address Register */
  1833. XM_SA = 0x0108, /* NA reg r/w Station Address Register */
  1834. XM_HSM = 0x0110, /* 64 bit r/w Hash Match Address Registers */
  1835. XM_RX_LO_WM = 0x0118, /* 16 bit r/w Receive Low Water Mark */
  1836. XM_RX_HI_WM = 0x011a, /* 16 bit r/w Receive High Water Mark */
  1837. XM_RX_THR = 0x011c, /* 32 bit r/w Receive Request Threshold */
  1838. XM_DEV_ID = 0x0120, /* 32 bit r/o Device ID Register */
  1839. XM_MODE = 0x0124, /* 32 bit r/w Mode Register */
  1840. XM_LSA = 0x0128, /* NA reg r/o Last Source Register */
  1841. XM_TS_READ = 0x0130, /* 32 bit r/o Time Stamp Read Register */
  1842. XM_TS_LOAD = 0x0134, /* 32 bit r/o Time Stamp Load Value */
  1843. XM_STAT_CMD = 0x0200, /* 16 bit r/w Statistics Command Register */
  1844. XM_RX_CNT_EV = 0x0204, /* 32 bit r/o Rx Counter Event Register */
  1845. XM_TX_CNT_EV = 0x0208, /* 32 bit r/o Tx Counter Event Register */
  1846. XM_RX_EV_MSK = 0x020c, /* 32 bit r/w Rx Counter Event Mask */
  1847. XM_TX_EV_MSK = 0x0210, /* 32 bit r/w Tx Counter Event Mask */
  1848. XM_TXF_OK = 0x0280, /* 32 bit r/o Frames Transmitted OK Conuter */
  1849. XM_TXO_OK_HI = 0x0284, /* 32 bit r/o Octets Transmitted OK High Cnt*/
  1850. XM_TXO_OK_LO = 0x0288, /* 32 bit r/o Octets Transmitted OK Low Cnt */
  1851. XM_TXF_BC_OK = 0x028c, /* 32 bit r/o Broadcast Frames Xmitted OK */
  1852. XM_TXF_MC_OK = 0x0290, /* 32 bit r/o Multicast Frames Xmitted OK */
  1853. XM_TXF_UC_OK = 0x0294, /* 32 bit r/o Unicast Frames Xmitted OK */
  1854. XM_TXF_LONG = 0x0298, /* 32 bit r/o Tx Long Frame Counter */
  1855. XM_TXE_BURST = 0x029c, /* 32 bit r/o Tx Burst Event Counter */
  1856. XM_TXF_MPAUSE = 0x02a0, /* 32 bit r/o Tx Pause MAC Ctrl Frame Cnt */
  1857. XM_TXF_MCTRL = 0x02a4, /* 32 bit r/o Tx MAC Ctrl Frame Counter */
  1858. XM_TXF_SNG_COL = 0x02a8, /* 32 bit r/o Tx Single Collision Counter */
  1859. XM_TXF_MUL_COL = 0x02ac, /* 32 bit r/o Tx Multiple Collision Counter */
  1860. XM_TXF_ABO_COL = 0x02b0, /* 32 bit r/o Tx aborted due to Exces. Col. */
  1861. XM_TXF_LAT_COL = 0x02b4, /* 32 bit r/o Tx Late Collision Counter */
  1862. XM_TXF_DEF = 0x02b8, /* 32 bit r/o Tx Deferred Frame Counter */
  1863. XM_TXF_EX_DEF = 0x02bc, /* 32 bit r/o Tx Excessive Deferall Counter */
  1864. XM_TXE_FIFO_UR = 0x02c0, /* 32 bit r/o Tx FIFO Underrun Event Cnt */
  1865. XM_TXE_CS_ERR = 0x02c4, /* 32 bit r/o Tx Carrier Sense Error Cnt */
  1866. XM_TXP_UTIL = 0x02c8, /* 32 bit r/o Tx Utilization in % */
  1867. XM_TXF_64B = 0x02d0, /* 32 bit r/o 64 Byte Tx Frame Counter */
  1868. XM_TXF_127B = 0x02d4, /* 32 bit r/o 65-127 Byte Tx Frame Counter */
  1869. XM_TXF_255B = 0x02d8, /* 32 bit r/o 128-255 Byte Tx Frame Counter */
  1870. XM_TXF_511B = 0x02dc, /* 32 bit r/o 256-511 Byte Tx Frame Counter */
  1871. XM_TXF_1023B = 0x02e0, /* 32 bit r/o 512-1023 Byte Tx Frame Counter*/
  1872. XM_TXF_MAX_SZ = 0x02e4, /* 32 bit r/o 1024-MaxSize Byte Tx Frame Cnt*/
  1873. XM_RXF_OK = 0x0300, /* 32 bit r/o Frames Received OK */
  1874. XM_RXO_OK_HI = 0x0304, /* 32 bit r/o Octets Received OK High Cnt */
  1875. XM_RXO_OK_LO = 0x0308, /* 32 bit r/o Octets Received OK Low Counter*/
  1876. XM_RXF_BC_OK = 0x030c, /* 32 bit r/o Broadcast Frames Received OK */
  1877. XM_RXF_MC_OK = 0x0310, /* 32 bit r/o Multicast Frames Received OK */
  1878. XM_RXF_UC_OK = 0x0314, /* 32 bit r/o Unicast Frames Received OK */
  1879. XM_RXF_MPAUSE = 0x0318, /* 32 bit r/o Rx Pause MAC Ctrl Frame Cnt */
  1880. XM_RXF_MCTRL = 0x031c, /* 32 bit r/o Rx MAC Ctrl Frame Counter */
  1881. XM_RXF_INV_MP = 0x0320, /* 32 bit r/o Rx invalid Pause Frame Cnt */
  1882. XM_RXF_INV_MOC = 0x0324, /* 32 bit r/o Rx Frames with inv. MAC Opcode*/
  1883. XM_RXE_BURST = 0x0328, /* 32 bit r/o Rx Burst Event Counter */
  1884. XM_RXE_FMISS = 0x032c, /* 32 bit r/o Rx Missed Frames Event Cnt */
  1885. XM_RXF_FRA_ERR = 0x0330, /* 32 bit r/o Rx Framing Error Counter */
  1886. XM_RXE_FIFO_OV = 0x0334, /* 32 bit r/o Rx FIFO overflow Event Cnt */
  1887. XM_RXF_JAB_PKT = 0x0338, /* 32 bit r/o Rx Jabber Packet Frame Cnt */
  1888. XM_RXE_CAR_ERR = 0x033c, /* 32 bit r/o Rx Carrier Event Error Cnt */
  1889. XM_RXF_LEN_ERR = 0x0340, /* 32 bit r/o Rx in Range Length Error */
  1890. XM_RXE_SYM_ERR = 0x0344, /* 32 bit r/o Rx Symbol Error Counter */
  1891. XM_RXE_SHT_ERR = 0x0348, /* 32 bit r/o Rx Short Event Error Cnt */
  1892. XM_RXE_RUNT = 0x034c, /* 32 bit r/o Rx Runt Event Counter */
  1893. XM_RXF_LNG_ERR = 0x0350, /* 32 bit r/o Rx Frame too Long Error Cnt */
  1894. XM_RXF_FCS_ERR = 0x0354, /* 32 bit r/o Rx Frame Check Seq. Error Cnt */
  1895. XM_RXF_CEX_ERR = 0x035c, /* 32 bit r/o Rx Carrier Ext Error Frame Cnt*/
  1896. XM_RXP_UTIL = 0x0360, /* 32 bit r/o Rx Utilization in % */
  1897. XM_RXF_64B = 0x0368, /* 32 bit r/o 64 Byte Rx Frame Counter */
  1898. XM_RXF_127B = 0x036c, /* 32 bit r/o 65-127 Byte Rx Frame Counter */
  1899. XM_RXF_255B = 0x0370, /* 32 bit r/o 128-255 Byte Rx Frame Counter */
  1900. XM_RXF_511B = 0x0374, /* 32 bit r/o 256-511 Byte Rx Frame Counter */
  1901. XM_RXF_1023B = 0x0378, /* 32 bit r/o 512-1023 Byte Rx Frame Counter*/
  1902. XM_RXF_MAX_SZ = 0x037c, /* 32 bit r/o 1024-MaxSize Byte Rx Frame Cnt*/
  1903. };
  1904. /* XM_MMU_CMD 16 bit r/w MMU Command Register */
  1905. enum {
  1906. XM_MMU_PHY_RDY = 1<<12,/* Bit 12: PHY Read Ready */
  1907. XM_MMU_PHY_BUSY = 1<<11,/* Bit 11: PHY Busy */
  1908. XM_MMU_IGN_PF = 1<<10,/* Bit 10: Ignore Pause Frame */
  1909. XM_MMU_MAC_LB = 1<<9, /* Bit 9: Enable MAC Loopback */
  1910. XM_MMU_FRC_COL = 1<<7, /* Bit 7: Force Collision */
  1911. XM_MMU_SIM_COL = 1<<6, /* Bit 6: Simulate Collision */
  1912. XM_MMU_NO_PRE = 1<<5, /* Bit 5: No MDIO Preamble */
  1913. XM_MMU_GMII_FD = 1<<4, /* Bit 4: GMII uses Full Duplex */
  1914. XM_MMU_RAT_CTRL = 1<<3, /* Bit 3: Enable Rate Control */
  1915. XM_MMU_GMII_LOOP= 1<<2, /* Bit 2: PHY is in Loopback Mode */
  1916. XM_MMU_ENA_RX = 1<<1, /* Bit 1: Enable Receiver */
  1917. XM_MMU_ENA_TX = 1<<0, /* Bit 0: Enable Transmitter */
  1918. };
  1919. /* XM_TX_CMD 16 bit r/w Transmit Command Register */
  1920. enum {
  1921. XM_TX_BK2BK = 1<<6, /* Bit 6: Ignor Carrier Sense (Tx Bk2Bk)*/
  1922. XM_TX_ENC_BYP = 1<<5, /* Bit 5: Set Encoder in Bypass Mode */
  1923. XM_TX_SAM_LINE = 1<<4, /* Bit 4: (sc) Start utilization calculation */
  1924. XM_TX_NO_GIG_MD = 1<<3, /* Bit 3: Disable Carrier Extension */
  1925. XM_TX_NO_PRE = 1<<2, /* Bit 2: Disable Preamble Generation */
  1926. XM_TX_NO_CRC = 1<<1, /* Bit 1: Disable CRC Generation */
  1927. XM_TX_AUTO_PAD = 1<<0, /* Bit 0: Enable Automatic Padding */
  1928. };
  1929. /* XM_TX_RT_LIM 16 bit r/w Transmit Retry Limit Register */
  1930. #define XM_RT_LIM_MSK 0x1f /* Bit 4..0: Tx Retry Limit */
  1931. /* XM_TX_STIME 16 bit r/w Transmit Slottime Register */
  1932. #define XM_STIME_MSK 0x7f /* Bit 6..0: Tx Slottime bits */
  1933. /* XM_TX_IPG 16 bit r/w Transmit Inter Packet Gap */
  1934. #define XM_IPG_MSK 0xff /* Bit 7..0: IPG value bits */
  1935. /* XM_RX_CMD 16 bit r/w Receive Command Register */
  1936. enum {
  1937. XM_RX_LENERR_OK = 1<<8, /* Bit 8 don't set Rx Err bit for */
  1938. /* inrange error packets */
  1939. XM_RX_BIG_PK_OK = 1<<7, /* Bit 7 don't set Rx Err bit for */
  1940. /* jumbo packets */
  1941. XM_RX_IPG_CAP = 1<<6, /* Bit 6 repl. type field with IPG */
  1942. XM_RX_TP_MD = 1<<5, /* Bit 5: Enable transparent Mode */
  1943. XM_RX_STRIP_FCS = 1<<4, /* Bit 4: Enable FCS Stripping */
  1944. XM_RX_SELF_RX = 1<<3, /* Bit 3: Enable Rx of own packets */
  1945. XM_RX_SAM_LINE = 1<<2, /* Bit 2: (sc) Start utilization calculation */
  1946. XM_RX_STRIP_PAD = 1<<1, /* Bit 1: Strip pad bytes of Rx frames */
  1947. XM_RX_DIS_CEXT = 1<<0, /* Bit 0: Disable carrier ext. check */
  1948. };
  1949. /* XM_GP_PORT 32 bit r/w General Purpose Port Register */
  1950. enum {
  1951. XM_GP_ANIP = 1<<6, /* Bit 6: (ro) Auto-Neg. in progress */
  1952. XM_GP_FRC_INT = 1<<5, /* Bit 5: (sc) Force Interrupt */
  1953. XM_GP_RES_MAC = 1<<3, /* Bit 3: (sc) Reset MAC and FIFOs */
  1954. XM_GP_RES_STAT = 1<<2, /* Bit 2: (sc) Reset the statistics module */
  1955. XM_GP_INP_ASS = 1<<0, /* Bit 0: (ro) GP Input Pin asserted */
  1956. };
  1957. /* XM_IMSK 16 bit r/w Interrupt Mask Register */
  1958. /* XM_ISRC 16 bit r/o Interrupt Status Register */
  1959. enum {
  1960. XM_IS_LNK_AE = 1<<14, /* Bit 14: Link Asynchronous Event */
  1961. XM_IS_TX_ABORT = 1<<13, /* Bit 13: Transmit Abort, late Col. etc */
  1962. XM_IS_FRC_INT = 1<<12, /* Bit 12: Force INT bit set in GP */
  1963. XM_IS_INP_ASS = 1<<11, /* Bit 11: Input Asserted, GP bit 0 set */
  1964. XM_IS_LIPA_RC = 1<<10, /* Bit 10: Link Partner requests config */
  1965. XM_IS_RX_PAGE = 1<<9, /* Bit 9: Page Received */
  1966. XM_IS_TX_PAGE = 1<<8, /* Bit 8: Next Page Loaded for Transmit */
  1967. XM_IS_AND = 1<<7, /* Bit 7: Auto-Negotiation Done */
  1968. XM_IS_TSC_OV = 1<<6, /* Bit 6: Time Stamp Counter Overflow */
  1969. XM_IS_RXC_OV = 1<<5, /* Bit 5: Rx Counter Event Overflow */
  1970. XM_IS_TXC_OV = 1<<4, /* Bit 4: Tx Counter Event Overflow */
  1971. XM_IS_RXF_OV = 1<<3, /* Bit 3: Receive FIFO Overflow */
  1972. XM_IS_TXF_UR = 1<<2, /* Bit 2: Transmit FIFO Underrun */
  1973. XM_IS_TX_COMP = 1<<1, /* Bit 1: Frame Tx Complete */
  1974. XM_IS_RX_COMP = 1<<0, /* Bit 0: Frame Rx Complete */
  1975. };
  1976. #define XM_DEF_MSK (~(XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | \
  1977. XM_IS_AND | XM_IS_RXC_OV | XM_IS_TXC_OV | \
  1978. XM_IS_RXF_OV | XM_IS_TXF_UR))
  1979. /* XM_HW_CFG 16 bit r/w Hardware Config Register */
  1980. enum {
  1981. XM_HW_GEN_EOP = 1<<3, /* Bit 3: generate End of Packet pulse */
  1982. XM_HW_COM4SIG = 1<<2, /* Bit 2: use Comma Detect for Sig. Det.*/
  1983. XM_HW_GMII_MD = 1<<0, /* Bit 0: GMII Interface selected */
  1984. };
  1985. /* XM_TX_LO_WM 16 bit r/w Tx FIFO Low Water Mark */
  1986. /* XM_TX_HI_WM 16 bit r/w Tx FIFO High Water Mark */
  1987. #define XM_TX_WM_MSK 0x01ff /* Bit 9.. 0 Tx FIFO Watermark bits */
  1988. /* XM_TX_THR 16 bit r/w Tx Request Threshold */
  1989. /* XM_HT_THR 16 bit r/w Host Request Threshold */
  1990. /* XM_RX_THR 16 bit r/w Rx Request Threshold */
  1991. #define XM_THR_MSK 0x03ff /* Bit 10.. 0 Rx/Tx Request Threshold bits */
  1992. /* XM_TX_STAT 32 bit r/o Tx Status LIFO Register */
  1993. enum {
  1994. XM_ST_VALID = (1UL<<31), /* Bit 31: Status Valid */
  1995. XM_ST_BYTE_CNT = (0x3fffL<<17), /* Bit 30..17: Tx frame Length */
  1996. XM_ST_RETRY_CNT = (0x1fL<<12), /* Bit 16..12: Retry Count */
  1997. XM_ST_EX_COL = 1<<11, /* Bit 11: Excessive Collisions */
  1998. XM_ST_EX_DEF = 1<<10, /* Bit 10: Excessive Deferral */
  1999. XM_ST_BURST = 1<<9, /* Bit 9: p. xmitted in burst md*/
  2000. XM_ST_DEFER = 1<<8, /* Bit 8: packet was defered */
  2001. XM_ST_BC = 1<<7, /* Bit 7: Broadcast packet */
  2002. XM_ST_MC = 1<<6, /* Bit 6: Multicast packet */
  2003. XM_ST_UC = 1<<5, /* Bit 5: Unicast packet */
  2004. XM_ST_TX_UR = 1<<4, /* Bit 4: FIFO Underrun occured */
  2005. XM_ST_CS_ERR = 1<<3, /* Bit 3: Carrier Sense Error */
  2006. XM_ST_LAT_COL = 1<<2, /* Bit 2: Late Collision Error */
  2007. XM_ST_MUL_COL = 1<<1, /* Bit 1: Multiple Collisions */
  2008. XM_ST_SGN_COL = 1<<0, /* Bit 0: Single Collision */
  2009. };
  2010. /* XM_RX_LO_WM 16 bit r/w Receive Low Water Mark */
  2011. /* XM_RX_HI_WM 16 bit r/w Receive High Water Mark */
  2012. #define XM_RX_WM_MSK 0x03ff /* Bit 11.. 0: Rx FIFO Watermark bits */
  2013. /* XM_DEV_ID 32 bit r/o Device ID Register */
  2014. #define XM_DEV_OUI (0x00ffffffUL<<8) /* Bit 31..8: Device OUI */
  2015. #define XM_DEV_REV (0x07L << 5) /* Bit 7..5: Chip Rev Num */
  2016. /* XM_MODE 32 bit r/w Mode Register */
  2017. enum {
  2018. XM_MD_ENA_REJ = 1<<26, /* Bit 26: Enable Frame Reject */
  2019. XM_MD_SPOE_E = 1<<25, /* Bit 25: Send Pause on Edge */
  2020. /* extern generated */
  2021. XM_MD_TX_REP = 1<<24, /* Bit 24: Transmit Repeater Mode */
  2022. XM_MD_SPOFF_I = 1<<23, /* Bit 23: Send Pause on FIFO full */
  2023. /* intern generated */
  2024. XM_MD_LE_STW = 1<<22, /* Bit 22: Rx Stat Word in Little Endian */
  2025. XM_MD_TX_CONT = 1<<21, /* Bit 21: Send Continuous */
  2026. XM_MD_TX_PAUSE = 1<<20, /* Bit 20: (sc) Send Pause Frame */
  2027. XM_MD_ATS = 1<<19, /* Bit 19: Append Time Stamp */
  2028. XM_MD_SPOL_I = 1<<18, /* Bit 18: Send Pause on Low */
  2029. /* intern generated */
  2030. XM_MD_SPOH_I = 1<<17, /* Bit 17: Send Pause on High */
  2031. /* intern generated */
  2032. XM_MD_CAP = 1<<16, /* Bit 16: Check Address Pair */
  2033. XM_MD_ENA_HASH = 1<<15, /* Bit 15: Enable Hashing */
  2034. XM_MD_CSA = 1<<14, /* Bit 14: Check Station Address */
  2035. XM_MD_CAA = 1<<13, /* Bit 13: Check Address Array */
  2036. XM_MD_RX_MCTRL = 1<<12, /* Bit 12: Rx MAC Control Frame */
  2037. XM_MD_RX_RUNT = 1<<11, /* Bit 11: Rx Runt Frames */
  2038. XM_MD_RX_IRLE = 1<<10, /* Bit 10: Rx in Range Len Err Frame */
  2039. XM_MD_RX_LONG = 1<<9, /* Bit 9: Rx Long Frame */
  2040. XM_MD_RX_CRCE = 1<<8, /* Bit 8: Rx CRC Error Frame */
  2041. XM_MD_RX_ERR = 1<<7, /* Bit 7: Rx Error Frame */
  2042. XM_MD_DIS_UC = 1<<6, /* Bit 6: Disable Rx Unicast */
  2043. XM_MD_DIS_MC = 1<<5, /* Bit 5: Disable Rx Multicast */
  2044. XM_MD_DIS_BC = 1<<4, /* Bit 4: Disable Rx Broadcast */
  2045. XM_MD_ENA_PROM = 1<<3, /* Bit 3: Enable Promiscuous */
  2046. XM_MD_ENA_BE = 1<<2, /* Bit 2: Enable Big Endian */
  2047. XM_MD_FTF = 1<<1, /* Bit 1: (sc) Flush Tx FIFO */
  2048. XM_MD_FRF = 1<<0, /* Bit 0: (sc) Flush Rx FIFO */
  2049. };
  2050. #define XM_PAUSE_MODE (XM_MD_SPOE_E | XM_MD_SPOL_I | XM_MD_SPOH_I)
  2051. #define XM_DEF_MODE (XM_MD_RX_RUNT | XM_MD_RX_IRLE | XM_MD_RX_LONG |\
  2052. XM_MD_RX_CRCE | XM_MD_RX_ERR | XM_MD_CSA)
  2053. /* XM_STAT_CMD 16 bit r/w Statistics Command Register */
  2054. enum {
  2055. XM_SC_SNP_RXC = 1<<5, /* Bit 5: (sc) Snap Rx Counters */
  2056. XM_SC_SNP_TXC = 1<<4, /* Bit 4: (sc) Snap Tx Counters */
  2057. XM_SC_CP_RXC = 1<<3, /* Bit 3: Copy Rx Counters Continuously */
  2058. XM_SC_CP_TXC = 1<<2, /* Bit 2: Copy Tx Counters Continuously */
  2059. XM_SC_CLR_RXC = 1<<1, /* Bit 1: (sc) Clear Rx Counters */
  2060. XM_SC_CLR_TXC = 1<<0, /* Bit 0: (sc) Clear Tx Counters */
  2061. };
  2062. /* XM_RX_CNT_EV 32 bit r/o Rx Counter Event Register */
  2063. /* XM_RX_EV_MSK 32 bit r/w Rx Counter Event Mask */
  2064. enum {
  2065. XMR_MAX_SZ_OV = 1<<31, /* Bit 31: 1024-MaxSize Rx Cnt Ov*/
  2066. XMR_1023B_OV = 1<<30, /* Bit 30: 512-1023Byte Rx Cnt Ov*/
  2067. XMR_511B_OV = 1<<29, /* Bit 29: 256-511 Byte Rx Cnt Ov*/
  2068. XMR_255B_OV = 1<<28, /* Bit 28: 128-255 Byte Rx Cnt Ov*/
  2069. XMR_127B_OV = 1<<27, /* Bit 27: 65-127 Byte Rx Cnt Ov */
  2070. XMR_64B_OV = 1<<26, /* Bit 26: 64 Byte Rx Cnt Ov */
  2071. XMR_UTIL_OV = 1<<25, /* Bit 25: Rx Util Cnt Overflow */
  2072. XMR_UTIL_UR = 1<<24, /* Bit 24: Rx Util Cnt Underrun */
  2073. XMR_CEX_ERR_OV = 1<<23, /* Bit 23: CEXT Err Cnt Ov */
  2074. XMR_FCS_ERR_OV = 1<<21, /* Bit 21: Rx FCS Error Cnt Ov */
  2075. XMR_LNG_ERR_OV = 1<<20, /* Bit 20: Rx too Long Err Cnt Ov*/
  2076. XMR_RUNT_OV = 1<<19, /* Bit 19: Runt Event Cnt Ov */
  2077. XMR_SHT_ERR_OV = 1<<18, /* Bit 18: Rx Short Ev Err Cnt Ov*/
  2078. XMR_SYM_ERR_OV = 1<<17, /* Bit 17: Rx Sym Err Cnt Ov */
  2079. XMR_CAR_ERR_OV = 1<<15, /* Bit 15: Rx Carr Ev Err Cnt Ov */
  2080. XMR_JAB_PKT_OV = 1<<14, /* Bit 14: Rx Jabb Packet Cnt Ov */
  2081. XMR_FIFO_OV = 1<<13, /* Bit 13: Rx FIFO Ov Ev Cnt Ov */
  2082. XMR_FRA_ERR_OV = 1<<12, /* Bit 12: Rx Framing Err Cnt Ov */
  2083. XMR_FMISS_OV = 1<<11, /* Bit 11: Rx Missed Ev Cnt Ov */
  2084. XMR_BURST = 1<<10, /* Bit 10: Rx Burst Event Cnt Ov */
  2085. XMR_INV_MOC = 1<<9, /* Bit 9: Rx with inv. MAC OC Ov*/
  2086. XMR_INV_MP = 1<<8, /* Bit 8: Rx inv Pause Frame Ov */
  2087. XMR_MCTRL_OV = 1<<7, /* Bit 7: Rx MAC Ctrl-F Cnt Ov */
  2088. XMR_MPAUSE_OV = 1<<6, /* Bit 6: Rx Pause MAC Ctrl-F Ov*/
  2089. XMR_UC_OK_OV = 1<<5, /* Bit 5: Rx Unicast Frame CntOv*/
  2090. XMR_MC_OK_OV = 1<<4, /* Bit 4: Rx Multicast Cnt Ov */
  2091. XMR_BC_OK_OV = 1<<3, /* Bit 3: Rx Broadcast Cnt Ov */
  2092. XMR_OK_LO_OV = 1<<2, /* Bit 2: Octets Rx OK Low CntOv*/
  2093. XMR_OK_HI_OV = 1<<1, /* Bit 1: Octets Rx OK Hi Cnt Ov*/
  2094. XMR_OK_OV = 1<<0, /* Bit 0: Frames Received Ok Ov */
  2095. };
  2096. #define XMR_DEF_MSK (XMR_OK_LO_OV | XMR_OK_HI_OV)
  2097. /* XM_TX_CNT_EV 32 bit r/o Tx Counter Event Register */
  2098. /* XM_TX_EV_MSK 32 bit r/w Tx Counter Event Mask */
  2099. enum {
  2100. XMT_MAX_SZ_OV = 1<<25, /* Bit 25: 1024-MaxSize Tx Cnt Ov*/
  2101. XMT_1023B_OV = 1<<24, /* Bit 24: 512-1023Byte Tx Cnt Ov*/
  2102. XMT_511B_OV = 1<<23, /* Bit 23: 256-511 Byte Tx Cnt Ov*/
  2103. XMT_255B_OV = 1<<22, /* Bit 22: 128-255 Byte Tx Cnt Ov*/
  2104. XMT_127B_OV = 1<<21, /* Bit 21: 65-127 Byte Tx Cnt Ov */
  2105. XMT_64B_OV = 1<<20, /* Bit 20: 64 Byte Tx Cnt Ov */
  2106. XMT_UTIL_OV = 1<<19, /* Bit 19: Tx Util Cnt Overflow */
  2107. XMT_UTIL_UR = 1<<18, /* Bit 18: Tx Util Cnt Underrun */
  2108. XMT_CS_ERR_OV = 1<<17, /* Bit 17: Tx Carr Sen Err Cnt Ov*/
  2109. XMT_FIFO_UR_OV = 1<<16, /* Bit 16: Tx FIFO Ur Ev Cnt Ov */
  2110. XMT_EX_DEF_OV = 1<<15, /* Bit 15: Tx Ex Deferall Cnt Ov */
  2111. XMT_DEF = 1<<14, /* Bit 14: Tx Deferred Cnt Ov */
  2112. XMT_LAT_COL_OV = 1<<13, /* Bit 13: Tx Late Col Cnt Ov */
  2113. XMT_ABO_COL_OV = 1<<12, /* Bit 12: Tx abo dueto Ex Col Ov*/
  2114. XMT_MUL_COL_OV = 1<<11, /* Bit 11: Tx Mult Col Cnt Ov */
  2115. XMT_SNG_COL = 1<<10, /* Bit 10: Tx Single Col Cnt Ov */
  2116. XMT_MCTRL_OV = 1<<9, /* Bit 9: Tx MAC Ctrl Counter Ov*/
  2117. XMT_MPAUSE = 1<<8, /* Bit 8: Tx Pause MAC Ctrl-F Ov*/
  2118. XMT_BURST = 1<<7, /* Bit 7: Tx Burst Event Cnt Ov */
  2119. XMT_LONG = 1<<6, /* Bit 6: Tx Long Frame Cnt Ov */
  2120. XMT_UC_OK_OV = 1<<5, /* Bit 5: Tx Unicast Cnt Ov */
  2121. XMT_MC_OK_OV = 1<<4, /* Bit 4: Tx Multicast Cnt Ov */
  2122. XMT_BC_OK_OV = 1<<3, /* Bit 3: Tx Broadcast Cnt Ov */
  2123. XMT_OK_LO_OV = 1<<2, /* Bit 2: Octets Tx OK Low CntOv*/
  2124. XMT_OK_HI_OV = 1<<1, /* Bit 1: Octets Tx OK Hi Cnt Ov*/
  2125. XMT_OK_OV = 1<<0, /* Bit 0: Frames Tx Ok Ov */
  2126. };
  2127. #define XMT_DEF_MSK (XMT_OK_LO_OV | XMT_OK_HI_OV)
  2128. struct skge_rx_desc {
  2129. u32 control;
  2130. u32 next_offset;
  2131. u32 dma_lo;
  2132. u32 dma_hi;
  2133. u32 status;
  2134. u32 timestamp;
  2135. u16 csum2;
  2136. u16 csum1;
  2137. u16 csum2_start;
  2138. u16 csum1_start;
  2139. };
  2140. struct skge_tx_desc {
  2141. u32 control;
  2142. u32 next_offset;
  2143. u32 dma_lo;
  2144. u32 dma_hi;
  2145. u32 status;
  2146. u32 csum_offs;
  2147. u16 csum_write;
  2148. u16 csum_start;
  2149. u32 rsvd;
  2150. };
  2151. struct skge_element {
  2152. struct skge_element *next;
  2153. void *desc;
  2154. struct sk_buff *skb;
  2155. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  2156. DECLARE_PCI_UNMAP_LEN(maplen);
  2157. };
  2158. struct skge_ring {
  2159. struct skge_element *to_clean;
  2160. struct skge_element *to_use;
  2161. struct skge_element *start;
  2162. unsigned long count;
  2163. };
  2164. struct skge_hw {
  2165. void __iomem *regs;
  2166. struct pci_dev *pdev;
  2167. u32 intr_mask;
  2168. struct net_device *dev[2];
  2169. u8 chip_id;
  2170. u8 chip_rev;
  2171. u8 phy_type;
  2172. u8 pmd_type;
  2173. u16 phy_addr;
  2174. u8 ports;
  2175. u32 ram_size;
  2176. u32 ram_offset;
  2177. struct tasklet_struct ext_tasklet;
  2178. spinlock_t phy_lock;
  2179. };
  2180. static inline int iscopper(const struct skge_hw *hw)
  2181. {
  2182. return (hw->pmd_type == 'T');
  2183. }
  2184. enum {
  2185. FLOW_MODE_NONE = 0, /* No Flow-Control */
  2186. FLOW_MODE_LOC_SEND = 1, /* Local station sends PAUSE */
  2187. FLOW_MODE_REM_SEND = 2, /* Symmetric or just remote */
  2188. FLOW_MODE_SYMMETRIC = 3, /* Both stations may send PAUSE */
  2189. };
  2190. struct skge_port {
  2191. u32 msg_enable;
  2192. struct skge_hw *hw;
  2193. struct net_device *netdev;
  2194. int port;
  2195. spinlock_t tx_lock;
  2196. u32 tx_avail;
  2197. struct skge_ring tx_ring;
  2198. struct skge_ring rx_ring;
  2199. struct net_device_stats net_stats;
  2200. u8 rx_csum;
  2201. u8 blink_on;
  2202. u8 flow_control;
  2203. u8 wol;
  2204. u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
  2205. u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
  2206. u16 speed; /* SPEED_1000, SPEED_100, ... */
  2207. u32 advertising;
  2208. void *mem; /* PCI memory for rings */
  2209. dma_addr_t dma;
  2210. unsigned long mem_size;
  2211. unsigned int rx_buf_size;
  2212. struct timer_list led_blink;
  2213. };
  2214. /* Register accessor for memory mapped device */
  2215. static inline u32 skge_read32(const struct skge_hw *hw, int reg)
  2216. {
  2217. return readl(hw->regs + reg);
  2218. }
  2219. static inline u16 skge_read16(const struct skge_hw *hw, int reg)
  2220. {
  2221. return readw(hw->regs + reg);
  2222. }
  2223. static inline u8 skge_read8(const struct skge_hw *hw, int reg)
  2224. {
  2225. return readb(hw->regs + reg);
  2226. }
  2227. static inline void skge_write32(const struct skge_hw *hw, int reg, u32 val)
  2228. {
  2229. writel(val, hw->regs + reg);
  2230. }
  2231. static inline void skge_write16(const struct skge_hw *hw, int reg, u16 val)
  2232. {
  2233. writew(val, hw->regs + reg);
  2234. }
  2235. static inline void skge_write8(const struct skge_hw *hw, int reg, u8 val)
  2236. {
  2237. writeb(val, hw->regs + reg);
  2238. }
  2239. /* MAC Related Registers inside the device. */
  2240. #define SK_REG(port,reg) (((port)<<7)+(reg))
  2241. #define SK_XMAC_REG(port, reg) \
  2242. ((BASE_XMAC_1 + (port) * (BASE_XMAC_2 - BASE_XMAC_1)) | (reg) << 1)
  2243. static inline u32 xm_read32(const struct skge_hw *hw, int port, int reg)
  2244. {
  2245. u32 v;
  2246. v = skge_read16(hw, SK_XMAC_REG(port, reg));
  2247. v |= (u32)skge_read16(hw, SK_XMAC_REG(port, reg+2)) << 16;
  2248. return v;
  2249. }
  2250. static inline u16 xm_read16(const struct skge_hw *hw, int port, int reg)
  2251. {
  2252. return skge_read16(hw, SK_XMAC_REG(port,reg));
  2253. }
  2254. static inline void xm_write32(const struct skge_hw *hw, int port, int r, u32 v)
  2255. {
  2256. skge_write16(hw, SK_XMAC_REG(port,r), v & 0xffff);
  2257. skge_write16(hw, SK_XMAC_REG(port,r+2), v >> 16);
  2258. }
  2259. static inline void xm_write16(const struct skge_hw *hw, int port, int r, u16 v)
  2260. {
  2261. skge_write16(hw, SK_XMAC_REG(port,r), v);
  2262. }
  2263. static inline void xm_outhash(const struct skge_hw *hw, int port, int reg,
  2264. const u8 *hash)
  2265. {
  2266. xm_write16(hw, port, reg, (u16)hash[0] | ((u16)hash[1] << 8));
  2267. xm_write16(hw, port, reg+2, (u16)hash[2] | ((u16)hash[3] << 8));
  2268. xm_write16(hw, port, reg+4, (u16)hash[4] | ((u16)hash[5] << 8));
  2269. xm_write16(hw, port, reg+6, (u16)hash[6] | ((u16)hash[7] << 8));
  2270. }
  2271. static inline void xm_outaddr(const struct skge_hw *hw, int port, int reg,
  2272. const u8 *addr)
  2273. {
  2274. xm_write16(hw, port, reg, (u16)addr[0] | ((u16)addr[1] << 8));
  2275. xm_write16(hw, port, reg+2, (u16)addr[2] | ((u16)addr[3] << 8));
  2276. xm_write16(hw, port, reg+4, (u16)addr[4] | ((u16)addr[5] << 8));
  2277. }
  2278. #define SK_GMAC_REG(port,reg) \
  2279. (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
  2280. static inline u16 gma_read16(const struct skge_hw *hw, int port, int reg)
  2281. {
  2282. return skge_read16(hw, SK_GMAC_REG(port,reg));
  2283. }
  2284. static inline u32 gma_read32(const struct skge_hw *hw, int port, int reg)
  2285. {
  2286. return (u32) skge_read16(hw, SK_GMAC_REG(port,reg))
  2287. | ((u32)skge_read16(hw, SK_GMAC_REG(port,reg+4)) << 16);
  2288. }
  2289. static inline void gma_write16(const struct skge_hw *hw, int port, int r, u16 v)
  2290. {
  2291. skge_write16(hw, SK_GMAC_REG(port,r), v);
  2292. }
  2293. static inline void gma_write32(const struct skge_hw *hw, int port, int r, u32 v)
  2294. {
  2295. skge_write16(hw, SK_GMAC_REG(port, r), (u16) v);
  2296. skge_write32(hw, SK_GMAC_REG(port, r+4), (u16)(v >> 16));
  2297. }
  2298. static inline void gma_write8(const struct skge_hw *hw, int port, int r, u8 v)
  2299. {
  2300. skge_write8(hw, SK_GMAC_REG(port,r), v);
  2301. }
  2302. static inline void gma_set_addr(struct skge_hw *hw, int port, int reg,
  2303. const u8 *addr)
  2304. {
  2305. gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
  2306. gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
  2307. gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
  2308. }
  2309. #endif