forcedeth.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. *
  89. * Known bugs:
  90. * We suspect that on some hardware no TX done interrupts are generated.
  91. * This means recovery from netif_stop_queue only happens if the hw timer
  92. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  93. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  94. * If your hardware reliably generates tx done interrupts, then you can remove
  95. * DEV_NEED_TIMERIRQ from the driver_data flags.
  96. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  97. * superfluous timer interrupts from the nic.
  98. */
  99. #define FORCEDETH_VERSION "0.35"
  100. #define DRV_NAME "forcedeth"
  101. #include <linux/module.h>
  102. #include <linux/types.h>
  103. #include <linux/pci.h>
  104. #include <linux/interrupt.h>
  105. #include <linux/netdevice.h>
  106. #include <linux/etherdevice.h>
  107. #include <linux/delay.h>
  108. #include <linux/spinlock.h>
  109. #include <linux/ethtool.h>
  110. #include <linux/timer.h>
  111. #include <linux/skbuff.h>
  112. #include <linux/mii.h>
  113. #include <linux/random.h>
  114. #include <linux/init.h>
  115. #include <linux/if_vlan.h>
  116. #include <asm/irq.h>
  117. #include <asm/io.h>
  118. #include <asm/uaccess.h>
  119. #include <asm/system.h>
  120. #if 0
  121. #define dprintk printk
  122. #else
  123. #define dprintk(x...) do { } while (0)
  124. #endif
  125. /*
  126. * Hardware access:
  127. */
  128. #define DEV_NEED_LASTPACKET1 0x0001 /* set LASTPACKET1 in tx flags */
  129. #define DEV_IRQMASK_1 0x0002 /* use NVREG_IRQMASK_WANTED_1 for irq mask */
  130. #define DEV_IRQMASK_2 0x0004 /* use NVREG_IRQMASK_WANTED_2 for irq mask */
  131. #define DEV_NEED_TIMERIRQ 0x0008 /* set the timer irq flag in the irq mask */
  132. #define DEV_NEED_LINKTIMER 0x0010 /* poll link settings. Relies on the timer irq */
  133. enum {
  134. NvRegIrqStatus = 0x000,
  135. #define NVREG_IRQSTAT_MIIEVENT 0x040
  136. #define NVREG_IRQSTAT_MASK 0x1ff
  137. NvRegIrqMask = 0x004,
  138. #define NVREG_IRQ_RX_ERROR 0x0001
  139. #define NVREG_IRQ_RX 0x0002
  140. #define NVREG_IRQ_RX_NOBUF 0x0004
  141. #define NVREG_IRQ_TX_ERR 0x0008
  142. #define NVREG_IRQ_TX2 0x0010
  143. #define NVREG_IRQ_TIMER 0x0020
  144. #define NVREG_IRQ_LINK 0x0040
  145. #define NVREG_IRQ_TX1 0x0100
  146. #define NVREG_IRQMASK_WANTED_1 0x005f
  147. #define NVREG_IRQMASK_WANTED_2 0x0147
  148. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
  149. NvRegUnknownSetupReg6 = 0x008,
  150. #define NVREG_UNKSETUP6_VAL 3
  151. /*
  152. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  153. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  154. */
  155. NvRegPollingInterval = 0x00c,
  156. #define NVREG_POLL_DEFAULT 970
  157. NvRegMisc1 = 0x080,
  158. #define NVREG_MISC1_HD 0x02
  159. #define NVREG_MISC1_FORCE 0x3b0f3c
  160. NvRegTransmitterControl = 0x084,
  161. #define NVREG_XMITCTL_START 0x01
  162. NvRegTransmitterStatus = 0x088,
  163. #define NVREG_XMITSTAT_BUSY 0x01
  164. NvRegPacketFilterFlags = 0x8c,
  165. #define NVREG_PFF_ALWAYS 0x7F0008
  166. #define NVREG_PFF_PROMISC 0x80
  167. #define NVREG_PFF_MYADDR 0x20
  168. NvRegOffloadConfig = 0x90,
  169. #define NVREG_OFFLOAD_HOMEPHY 0x601
  170. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  171. NvRegReceiverControl = 0x094,
  172. #define NVREG_RCVCTL_START 0x01
  173. NvRegReceiverStatus = 0x98,
  174. #define NVREG_RCVSTAT_BUSY 0x01
  175. NvRegRandomSeed = 0x9c,
  176. #define NVREG_RNDSEED_MASK 0x00ff
  177. #define NVREG_RNDSEED_FORCE 0x7f00
  178. #define NVREG_RNDSEED_FORCE2 0x2d00
  179. #define NVREG_RNDSEED_FORCE3 0x7400
  180. NvRegUnknownSetupReg1 = 0xA0,
  181. #define NVREG_UNKSETUP1_VAL 0x16070f
  182. NvRegUnknownSetupReg2 = 0xA4,
  183. #define NVREG_UNKSETUP2_VAL 0x16
  184. NvRegMacAddrA = 0xA8,
  185. NvRegMacAddrB = 0xAC,
  186. NvRegMulticastAddrA = 0xB0,
  187. #define NVREG_MCASTADDRA_FORCE 0x01
  188. NvRegMulticastAddrB = 0xB4,
  189. NvRegMulticastMaskA = 0xB8,
  190. NvRegMulticastMaskB = 0xBC,
  191. NvRegPhyInterface = 0xC0,
  192. #define PHY_RGMII 0x10000000
  193. NvRegTxRingPhysAddr = 0x100,
  194. NvRegRxRingPhysAddr = 0x104,
  195. NvRegRingSizes = 0x108,
  196. #define NVREG_RINGSZ_TXSHIFT 0
  197. #define NVREG_RINGSZ_RXSHIFT 16
  198. NvRegUnknownTransmitterReg = 0x10c,
  199. NvRegLinkSpeed = 0x110,
  200. #define NVREG_LINKSPEED_FORCE 0x10000
  201. #define NVREG_LINKSPEED_10 1000
  202. #define NVREG_LINKSPEED_100 100
  203. #define NVREG_LINKSPEED_1000 50
  204. #define NVREG_LINKSPEED_MASK (0xFFF)
  205. NvRegUnknownSetupReg5 = 0x130,
  206. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  207. NvRegUnknownSetupReg3 = 0x13c,
  208. #define NVREG_UNKSETUP3_VAL1 0x200010
  209. NvRegTxRxControl = 0x144,
  210. #define NVREG_TXRXCTL_KICK 0x0001
  211. #define NVREG_TXRXCTL_BIT1 0x0002
  212. #define NVREG_TXRXCTL_BIT2 0x0004
  213. #define NVREG_TXRXCTL_IDLE 0x0008
  214. #define NVREG_TXRXCTL_RESET 0x0010
  215. #define NVREG_TXRXCTL_RXCHECK 0x0400
  216. NvRegMIIStatus = 0x180,
  217. #define NVREG_MIISTAT_ERROR 0x0001
  218. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  219. #define NVREG_MIISTAT_MASK 0x000f
  220. #define NVREG_MIISTAT_MASK2 0x000f
  221. NvRegUnknownSetupReg4 = 0x184,
  222. #define NVREG_UNKSETUP4_VAL 8
  223. NvRegAdapterControl = 0x188,
  224. #define NVREG_ADAPTCTL_START 0x02
  225. #define NVREG_ADAPTCTL_LINKUP 0x04
  226. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  227. #define NVREG_ADAPTCTL_RUNNING 0x100000
  228. #define NVREG_ADAPTCTL_PHYSHIFT 24
  229. NvRegMIISpeed = 0x18c,
  230. #define NVREG_MIISPEED_BIT8 (1<<8)
  231. #define NVREG_MIIDELAY 5
  232. NvRegMIIControl = 0x190,
  233. #define NVREG_MIICTL_INUSE 0x08000
  234. #define NVREG_MIICTL_WRITE 0x00400
  235. #define NVREG_MIICTL_ADDRSHIFT 5
  236. NvRegMIIData = 0x194,
  237. NvRegWakeUpFlags = 0x200,
  238. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  239. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  240. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  241. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  242. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  243. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  244. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  245. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  246. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  247. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  248. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  249. NvRegPatternCRC = 0x204,
  250. NvRegPatternMask = 0x208,
  251. NvRegPowerCap = 0x268,
  252. #define NVREG_POWERCAP_D3SUPP (1<<30)
  253. #define NVREG_POWERCAP_D2SUPP (1<<26)
  254. #define NVREG_POWERCAP_D1SUPP (1<<25)
  255. NvRegPowerState = 0x26c,
  256. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  257. #define NVREG_POWERSTATE_VALID 0x0100
  258. #define NVREG_POWERSTATE_MASK 0x0003
  259. #define NVREG_POWERSTATE_D0 0x0000
  260. #define NVREG_POWERSTATE_D1 0x0001
  261. #define NVREG_POWERSTATE_D2 0x0002
  262. #define NVREG_POWERSTATE_D3 0x0003
  263. };
  264. /* Big endian: should work, but is untested */
  265. struct ring_desc {
  266. u32 PacketBuffer;
  267. u32 FlagLen;
  268. };
  269. #define FLAG_MASK_V1 0xffff0000
  270. #define FLAG_MASK_V2 0xffffc000
  271. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  272. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  273. #define NV_TX_LASTPACKET (1<<16)
  274. #define NV_TX_RETRYERROR (1<<19)
  275. #define NV_TX_LASTPACKET1 (1<<24)
  276. #define NV_TX_DEFERRED (1<<26)
  277. #define NV_TX_CARRIERLOST (1<<27)
  278. #define NV_TX_LATECOLLISION (1<<28)
  279. #define NV_TX_UNDERFLOW (1<<29)
  280. #define NV_TX_ERROR (1<<30)
  281. #define NV_TX_VALID (1<<31)
  282. #define NV_TX2_LASTPACKET (1<<29)
  283. #define NV_TX2_RETRYERROR (1<<18)
  284. #define NV_TX2_LASTPACKET1 (1<<23)
  285. #define NV_TX2_DEFERRED (1<<25)
  286. #define NV_TX2_CARRIERLOST (1<<26)
  287. #define NV_TX2_LATECOLLISION (1<<27)
  288. #define NV_TX2_UNDERFLOW (1<<28)
  289. /* error and valid are the same for both */
  290. #define NV_TX2_ERROR (1<<30)
  291. #define NV_TX2_VALID (1<<31)
  292. #define NV_RX_DESCRIPTORVALID (1<<16)
  293. #define NV_RX_MISSEDFRAME (1<<17)
  294. #define NV_RX_SUBSTRACT1 (1<<18)
  295. #define NV_RX_ERROR1 (1<<23)
  296. #define NV_RX_ERROR2 (1<<24)
  297. #define NV_RX_ERROR3 (1<<25)
  298. #define NV_RX_ERROR4 (1<<26)
  299. #define NV_RX_CRCERR (1<<27)
  300. #define NV_RX_OVERFLOW (1<<28)
  301. #define NV_RX_FRAMINGERR (1<<29)
  302. #define NV_RX_ERROR (1<<30)
  303. #define NV_RX_AVAIL (1<<31)
  304. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  305. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  306. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  307. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  308. #define NV_RX2_DESCRIPTORVALID (1<<29)
  309. #define NV_RX2_SUBSTRACT1 (1<<25)
  310. #define NV_RX2_ERROR1 (1<<18)
  311. #define NV_RX2_ERROR2 (1<<19)
  312. #define NV_RX2_ERROR3 (1<<20)
  313. #define NV_RX2_ERROR4 (1<<21)
  314. #define NV_RX2_CRCERR (1<<22)
  315. #define NV_RX2_OVERFLOW (1<<23)
  316. #define NV_RX2_FRAMINGERR (1<<24)
  317. /* error and avail are the same for both */
  318. #define NV_RX2_ERROR (1<<30)
  319. #define NV_RX2_AVAIL (1<<31)
  320. /* Miscelaneous hardware related defines: */
  321. #define NV_PCI_REGSZ 0x270
  322. /* various timeout delays: all in usec */
  323. #define NV_TXRX_RESET_DELAY 4
  324. #define NV_TXSTOP_DELAY1 10
  325. #define NV_TXSTOP_DELAY1MAX 500000
  326. #define NV_TXSTOP_DELAY2 100
  327. #define NV_RXSTOP_DELAY1 10
  328. #define NV_RXSTOP_DELAY1MAX 500000
  329. #define NV_RXSTOP_DELAY2 100
  330. #define NV_SETUP5_DELAY 5
  331. #define NV_SETUP5_DELAYMAX 50000
  332. #define NV_POWERUP_DELAY 5
  333. #define NV_POWERUP_DELAYMAX 5000
  334. #define NV_MIIBUSY_DELAY 50
  335. #define NV_MIIPHY_DELAY 10
  336. #define NV_MIIPHY_DELAYMAX 10000
  337. #define NV_WAKEUPPATTERNS 5
  338. #define NV_WAKEUPMASKENTRIES 4
  339. /* General driver defaults */
  340. #define NV_WATCHDOG_TIMEO (5*HZ)
  341. #define RX_RING 128
  342. #define TX_RING 64
  343. /*
  344. * If your nic mysteriously hangs then try to reduce the limits
  345. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  346. * last valid ring entry. But this would be impossible to
  347. * implement - probably a disassembly error.
  348. */
  349. #define TX_LIMIT_STOP 63
  350. #define TX_LIMIT_START 62
  351. /* rx/tx mac addr + type + vlan + align + slack*/
  352. #define RX_NIC_BUFSIZE (ETH_DATA_LEN + 64)
  353. /* even more slack */
  354. #define RX_ALLOC_BUFSIZE (ETH_DATA_LEN + 128)
  355. #define OOM_REFILL (1+HZ/20)
  356. #define POLL_WAIT (1+HZ/100)
  357. #define LINK_TIMEOUT (3*HZ)
  358. /*
  359. * desc_ver values:
  360. * This field has two purposes:
  361. * - Newer nics uses a different ring layout. The layout is selected by
  362. * comparing np->desc_ver with DESC_VER_xy.
  363. * - It contains bits that are forced on when writing to NvRegTxRxControl.
  364. */
  365. #define DESC_VER_1 0x0
  366. #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
  367. /* PHY defines */
  368. #define PHY_OUI_MARVELL 0x5043
  369. #define PHY_OUI_CICADA 0x03f1
  370. #define PHYID1_OUI_MASK 0x03ff
  371. #define PHYID1_OUI_SHFT 6
  372. #define PHYID2_OUI_MASK 0xfc00
  373. #define PHYID2_OUI_SHFT 10
  374. #define PHY_INIT1 0x0f000
  375. #define PHY_INIT2 0x0e00
  376. #define PHY_INIT3 0x01000
  377. #define PHY_INIT4 0x0200
  378. #define PHY_INIT5 0x0004
  379. #define PHY_INIT6 0x02000
  380. #define PHY_GIGABIT 0x0100
  381. #define PHY_TIMEOUT 0x1
  382. #define PHY_ERROR 0x2
  383. #define PHY_100 0x1
  384. #define PHY_1000 0x2
  385. #define PHY_HALF 0x100
  386. /* FIXME: MII defines that should be added to <linux/mii.h> */
  387. #define MII_1000BT_CR 0x09
  388. #define MII_1000BT_SR 0x0a
  389. #define ADVERTISE_1000FULL 0x0200
  390. #define ADVERTISE_1000HALF 0x0100
  391. #define LPA_1000FULL 0x0800
  392. #define LPA_1000HALF 0x0400
  393. /*
  394. * SMP locking:
  395. * All hardware access under dev->priv->lock, except the performance
  396. * critical parts:
  397. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  398. * by the arch code for interrupts.
  399. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  400. * needs dev->priv->lock :-(
  401. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  402. */
  403. /* in dev: base, irq */
  404. struct fe_priv {
  405. spinlock_t lock;
  406. /* General data:
  407. * Locking: spin_lock(&np->lock); */
  408. struct net_device_stats stats;
  409. int in_shutdown;
  410. u32 linkspeed;
  411. int duplex;
  412. int autoneg;
  413. int fixed_mode;
  414. int phyaddr;
  415. int wolenabled;
  416. unsigned int phy_oui;
  417. u16 gigabit;
  418. /* General data: RO fields */
  419. dma_addr_t ring_addr;
  420. struct pci_dev *pci_dev;
  421. u32 orig_mac[2];
  422. u32 irqmask;
  423. u32 desc_ver;
  424. void __iomem *base;
  425. /* rx specific fields.
  426. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  427. */
  428. struct ring_desc *rx_ring;
  429. unsigned int cur_rx, refill_rx;
  430. struct sk_buff *rx_skbuff[RX_RING];
  431. dma_addr_t rx_dma[RX_RING];
  432. unsigned int rx_buf_sz;
  433. struct timer_list oom_kick;
  434. struct timer_list nic_poll;
  435. /* media detection workaround.
  436. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  437. */
  438. int need_linktimer;
  439. unsigned long link_timeout;
  440. /*
  441. * tx specific fields.
  442. */
  443. struct ring_desc *tx_ring;
  444. unsigned int next_tx, nic_tx;
  445. struct sk_buff *tx_skbuff[TX_RING];
  446. dma_addr_t tx_dma[TX_RING];
  447. u32 tx_flags;
  448. };
  449. /*
  450. * Maximum number of loops until we assume that a bit in the irq mask
  451. * is stuck. Overridable with module param.
  452. */
  453. static int max_interrupt_work = 5;
  454. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  455. {
  456. return netdev_priv(dev);
  457. }
  458. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  459. {
  460. return get_nvpriv(dev)->base;
  461. }
  462. static inline void pci_push(u8 __iomem *base)
  463. {
  464. /* force out pending posted writes */
  465. readl(base);
  466. }
  467. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  468. {
  469. return le32_to_cpu(prd->FlagLen)
  470. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  471. }
  472. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  473. int delay, int delaymax, const char *msg)
  474. {
  475. u8 __iomem *base = get_hwbase(dev);
  476. pci_push(base);
  477. do {
  478. udelay(delay);
  479. delaymax -= delay;
  480. if (delaymax < 0) {
  481. if (msg)
  482. printk(msg);
  483. return 1;
  484. }
  485. } while ((readl(base + offset) & mask) != target);
  486. return 0;
  487. }
  488. #define MII_READ (-1)
  489. /* mii_rw: read/write a register on the PHY.
  490. *
  491. * Caller must guarantee serialization
  492. */
  493. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  494. {
  495. u8 __iomem *base = get_hwbase(dev);
  496. u32 reg;
  497. int retval;
  498. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  499. reg = readl(base + NvRegMIIControl);
  500. if (reg & NVREG_MIICTL_INUSE) {
  501. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  502. udelay(NV_MIIBUSY_DELAY);
  503. }
  504. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  505. if (value != MII_READ) {
  506. writel(value, base + NvRegMIIData);
  507. reg |= NVREG_MIICTL_WRITE;
  508. }
  509. writel(reg, base + NvRegMIIControl);
  510. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  511. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  512. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  513. dev->name, miireg, addr);
  514. retval = -1;
  515. } else if (value != MII_READ) {
  516. /* it was a write operation - fewer failures are detectable */
  517. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  518. dev->name, value, miireg, addr);
  519. retval = 0;
  520. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  521. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  522. dev->name, miireg, addr);
  523. retval = -1;
  524. } else {
  525. retval = readl(base + NvRegMIIData);
  526. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  527. dev->name, miireg, addr, retval);
  528. }
  529. return retval;
  530. }
  531. static int phy_reset(struct net_device *dev)
  532. {
  533. struct fe_priv *np = get_nvpriv(dev);
  534. u32 miicontrol;
  535. unsigned int tries = 0;
  536. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  537. miicontrol |= BMCR_RESET;
  538. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  539. return -1;
  540. }
  541. /* wait for 500ms */
  542. msleep(500);
  543. /* must wait till reset is deasserted */
  544. while (miicontrol & BMCR_RESET) {
  545. msleep(10);
  546. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  547. /* FIXME: 100 tries seem excessive */
  548. if (tries++ > 100)
  549. return -1;
  550. }
  551. return 0;
  552. }
  553. static int phy_init(struct net_device *dev)
  554. {
  555. struct fe_priv *np = get_nvpriv(dev);
  556. u8 __iomem *base = get_hwbase(dev);
  557. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  558. /* set advertise register */
  559. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  560. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  561. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  562. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  563. return PHY_ERROR;
  564. }
  565. /* get phy interface type */
  566. phyinterface = readl(base + NvRegPhyInterface);
  567. /* see if gigabit phy */
  568. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  569. if (mii_status & PHY_GIGABIT) {
  570. np->gigabit = PHY_GIGABIT;
  571. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  572. mii_control_1000 &= ~ADVERTISE_1000HALF;
  573. if (phyinterface & PHY_RGMII)
  574. mii_control_1000 |= ADVERTISE_1000FULL;
  575. else
  576. mii_control_1000 &= ~ADVERTISE_1000FULL;
  577. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  578. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  579. return PHY_ERROR;
  580. }
  581. }
  582. else
  583. np->gigabit = 0;
  584. /* reset the phy */
  585. if (phy_reset(dev)) {
  586. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  587. return PHY_ERROR;
  588. }
  589. /* phy vendor specific configuration */
  590. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  591. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  592. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  593. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  594. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  595. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  596. return PHY_ERROR;
  597. }
  598. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  599. phy_reserved |= PHY_INIT5;
  600. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  601. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  602. return PHY_ERROR;
  603. }
  604. }
  605. if (np->phy_oui == PHY_OUI_CICADA) {
  606. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  607. phy_reserved |= PHY_INIT6;
  608. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  609. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  610. return PHY_ERROR;
  611. }
  612. }
  613. /* restart auto negotiation */
  614. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  615. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  616. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  617. return PHY_ERROR;
  618. }
  619. return 0;
  620. }
  621. static void nv_start_rx(struct net_device *dev)
  622. {
  623. struct fe_priv *np = get_nvpriv(dev);
  624. u8 __iomem *base = get_hwbase(dev);
  625. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  626. /* Already running? Stop it. */
  627. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  628. writel(0, base + NvRegReceiverControl);
  629. pci_push(base);
  630. }
  631. writel(np->linkspeed, base + NvRegLinkSpeed);
  632. pci_push(base);
  633. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  634. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  635. dev->name, np->duplex, np->linkspeed);
  636. pci_push(base);
  637. }
  638. static void nv_stop_rx(struct net_device *dev)
  639. {
  640. u8 __iomem *base = get_hwbase(dev);
  641. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  642. writel(0, base + NvRegReceiverControl);
  643. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  644. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  645. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  646. udelay(NV_RXSTOP_DELAY2);
  647. writel(0, base + NvRegLinkSpeed);
  648. }
  649. static void nv_start_tx(struct net_device *dev)
  650. {
  651. u8 __iomem *base = get_hwbase(dev);
  652. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  653. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  654. pci_push(base);
  655. }
  656. static void nv_stop_tx(struct net_device *dev)
  657. {
  658. u8 __iomem *base = get_hwbase(dev);
  659. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  660. writel(0, base + NvRegTransmitterControl);
  661. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  662. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  663. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  664. udelay(NV_TXSTOP_DELAY2);
  665. writel(0, base + NvRegUnknownTransmitterReg);
  666. }
  667. static void nv_txrx_reset(struct net_device *dev)
  668. {
  669. struct fe_priv *np = get_nvpriv(dev);
  670. u8 __iomem *base = get_hwbase(dev);
  671. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  672. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
  673. pci_push(base);
  674. udelay(NV_TXRX_RESET_DELAY);
  675. writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
  676. pci_push(base);
  677. }
  678. /*
  679. * nv_get_stats: dev->get_stats function
  680. * Get latest stats value from the nic.
  681. * Called with read_lock(&dev_base_lock) held for read -
  682. * only synchronized against unregister_netdevice.
  683. */
  684. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  685. {
  686. struct fe_priv *np = get_nvpriv(dev);
  687. /* It seems that the nic always generates interrupts and doesn't
  688. * accumulate errors internally. Thus the current values in np->stats
  689. * are already up to date.
  690. */
  691. return &np->stats;
  692. }
  693. /*
  694. * nv_alloc_rx: fill rx ring entries.
  695. * Return 1 if the allocations for the skbs failed and the
  696. * rx engine is without Available descriptors
  697. */
  698. static int nv_alloc_rx(struct net_device *dev)
  699. {
  700. struct fe_priv *np = get_nvpriv(dev);
  701. unsigned int refill_rx = np->refill_rx;
  702. int nr;
  703. while (np->cur_rx != refill_rx) {
  704. struct sk_buff *skb;
  705. nr = refill_rx % RX_RING;
  706. if (np->rx_skbuff[nr] == NULL) {
  707. skb = dev_alloc_skb(RX_ALLOC_BUFSIZE);
  708. if (!skb)
  709. break;
  710. skb->dev = dev;
  711. np->rx_skbuff[nr] = skb;
  712. } else {
  713. skb = np->rx_skbuff[nr];
  714. }
  715. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  716. PCI_DMA_FROMDEVICE);
  717. np->rx_ring[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  718. wmb();
  719. np->rx_ring[nr].FlagLen = cpu_to_le32(RX_NIC_BUFSIZE | NV_RX_AVAIL);
  720. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  721. dev->name, refill_rx);
  722. refill_rx++;
  723. }
  724. np->refill_rx = refill_rx;
  725. if (np->cur_rx - refill_rx == RX_RING)
  726. return 1;
  727. return 0;
  728. }
  729. static void nv_do_rx_refill(unsigned long data)
  730. {
  731. struct net_device *dev = (struct net_device *) data;
  732. struct fe_priv *np = get_nvpriv(dev);
  733. disable_irq(dev->irq);
  734. if (nv_alloc_rx(dev)) {
  735. spin_lock(&np->lock);
  736. if (!np->in_shutdown)
  737. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  738. spin_unlock(&np->lock);
  739. }
  740. enable_irq(dev->irq);
  741. }
  742. static int nv_init_ring(struct net_device *dev)
  743. {
  744. struct fe_priv *np = get_nvpriv(dev);
  745. int i;
  746. np->next_tx = np->nic_tx = 0;
  747. for (i = 0; i < TX_RING; i++)
  748. np->tx_ring[i].FlagLen = 0;
  749. np->cur_rx = RX_RING;
  750. np->refill_rx = 0;
  751. for (i = 0; i < RX_RING; i++)
  752. np->rx_ring[i].FlagLen = 0;
  753. return nv_alloc_rx(dev);
  754. }
  755. static void nv_drain_tx(struct net_device *dev)
  756. {
  757. struct fe_priv *np = get_nvpriv(dev);
  758. int i;
  759. for (i = 0; i < TX_RING; i++) {
  760. np->tx_ring[i].FlagLen = 0;
  761. if (np->tx_skbuff[i]) {
  762. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  763. np->tx_skbuff[i]->len,
  764. PCI_DMA_TODEVICE);
  765. dev_kfree_skb(np->tx_skbuff[i]);
  766. np->tx_skbuff[i] = NULL;
  767. np->stats.tx_dropped++;
  768. }
  769. }
  770. }
  771. static void nv_drain_rx(struct net_device *dev)
  772. {
  773. struct fe_priv *np = get_nvpriv(dev);
  774. int i;
  775. for (i = 0; i < RX_RING; i++) {
  776. np->rx_ring[i].FlagLen = 0;
  777. wmb();
  778. if (np->rx_skbuff[i]) {
  779. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  780. np->rx_skbuff[i]->len,
  781. PCI_DMA_FROMDEVICE);
  782. dev_kfree_skb(np->rx_skbuff[i]);
  783. np->rx_skbuff[i] = NULL;
  784. }
  785. }
  786. }
  787. static void drain_ring(struct net_device *dev)
  788. {
  789. nv_drain_tx(dev);
  790. nv_drain_rx(dev);
  791. }
  792. /*
  793. * nv_start_xmit: dev->hard_start_xmit function
  794. * Called with dev->xmit_lock held.
  795. */
  796. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  797. {
  798. struct fe_priv *np = get_nvpriv(dev);
  799. int nr = np->next_tx % TX_RING;
  800. np->tx_skbuff[nr] = skb;
  801. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
  802. PCI_DMA_TODEVICE);
  803. np->tx_ring[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  804. spin_lock_irq(&np->lock);
  805. wmb();
  806. np->tx_ring[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  807. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
  808. dev->name, np->next_tx);
  809. {
  810. int j;
  811. for (j=0; j<64; j++) {
  812. if ((j%16) == 0)
  813. dprintk("\n%03x:", j);
  814. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  815. }
  816. dprintk("\n");
  817. }
  818. np->next_tx++;
  819. dev->trans_start = jiffies;
  820. if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
  821. netif_stop_queue(dev);
  822. spin_unlock_irq(&np->lock);
  823. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  824. pci_push(get_hwbase(dev));
  825. return 0;
  826. }
  827. /*
  828. * nv_tx_done: check for completed packets, release the skbs.
  829. *
  830. * Caller must own np->lock.
  831. */
  832. static void nv_tx_done(struct net_device *dev)
  833. {
  834. struct fe_priv *np = get_nvpriv(dev);
  835. u32 Flags;
  836. int i;
  837. while (np->nic_tx != np->next_tx) {
  838. i = np->nic_tx % TX_RING;
  839. Flags = le32_to_cpu(np->tx_ring[i].FlagLen);
  840. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  841. dev->name, np->nic_tx, Flags);
  842. if (Flags & NV_TX_VALID)
  843. break;
  844. if (np->desc_ver == DESC_VER_1) {
  845. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  846. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  847. if (Flags & NV_TX_UNDERFLOW)
  848. np->stats.tx_fifo_errors++;
  849. if (Flags & NV_TX_CARRIERLOST)
  850. np->stats.tx_carrier_errors++;
  851. np->stats.tx_errors++;
  852. } else {
  853. np->stats.tx_packets++;
  854. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  855. }
  856. } else {
  857. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  858. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  859. if (Flags & NV_TX2_UNDERFLOW)
  860. np->stats.tx_fifo_errors++;
  861. if (Flags & NV_TX2_CARRIERLOST)
  862. np->stats.tx_carrier_errors++;
  863. np->stats.tx_errors++;
  864. } else {
  865. np->stats.tx_packets++;
  866. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  867. }
  868. }
  869. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  870. np->tx_skbuff[i]->len,
  871. PCI_DMA_TODEVICE);
  872. dev_kfree_skb_irq(np->tx_skbuff[i]);
  873. np->tx_skbuff[i] = NULL;
  874. np->nic_tx++;
  875. }
  876. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  877. netif_wake_queue(dev);
  878. }
  879. /*
  880. * nv_tx_timeout: dev->tx_timeout function
  881. * Called with dev->xmit_lock held.
  882. */
  883. static void nv_tx_timeout(struct net_device *dev)
  884. {
  885. struct fe_priv *np = get_nvpriv(dev);
  886. u8 __iomem *base = get_hwbase(dev);
  887. dprintk(KERN_DEBUG "%s: Got tx_timeout. irq: %08x\n", dev->name,
  888. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  889. spin_lock_irq(&np->lock);
  890. /* 1) stop tx engine */
  891. nv_stop_tx(dev);
  892. /* 2) check that the packets were not sent already: */
  893. nv_tx_done(dev);
  894. /* 3) if there are dead entries: clear everything */
  895. if (np->next_tx != np->nic_tx) {
  896. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  897. nv_drain_tx(dev);
  898. np->next_tx = np->nic_tx = 0;
  899. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  900. netif_wake_queue(dev);
  901. }
  902. /* 4) restart tx engine */
  903. nv_start_tx(dev);
  904. spin_unlock_irq(&np->lock);
  905. }
  906. /*
  907. * Called when the nic notices a mismatch between the actual data len on the
  908. * wire and the len indicated in the 802 header
  909. */
  910. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  911. {
  912. int hdrlen; /* length of the 802 header */
  913. int protolen; /* length as stored in the proto field */
  914. /* 1) calculate len according to header */
  915. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  916. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  917. hdrlen = VLAN_HLEN;
  918. } else {
  919. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  920. hdrlen = ETH_HLEN;
  921. }
  922. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  923. dev->name, datalen, protolen, hdrlen);
  924. if (protolen > ETH_DATA_LEN)
  925. return datalen; /* Value in proto field not a len, no checks possible */
  926. protolen += hdrlen;
  927. /* consistency checks: */
  928. if (datalen > ETH_ZLEN) {
  929. if (datalen >= protolen) {
  930. /* more data on wire than in 802 header, trim of
  931. * additional data.
  932. */
  933. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  934. dev->name, protolen);
  935. return protolen;
  936. } else {
  937. /* less data on wire than mentioned in header.
  938. * Discard the packet.
  939. */
  940. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  941. dev->name);
  942. return -1;
  943. }
  944. } else {
  945. /* short packet. Accept only if 802 values are also short */
  946. if (protolen > ETH_ZLEN) {
  947. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  948. dev->name);
  949. return -1;
  950. }
  951. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  952. dev->name, datalen);
  953. return datalen;
  954. }
  955. }
  956. static void nv_rx_process(struct net_device *dev)
  957. {
  958. struct fe_priv *np = get_nvpriv(dev);
  959. u32 Flags;
  960. for (;;) {
  961. struct sk_buff *skb;
  962. int len;
  963. int i;
  964. if (np->cur_rx - np->refill_rx >= RX_RING)
  965. break; /* we scanned the whole ring - do not continue */
  966. i = np->cur_rx % RX_RING;
  967. Flags = le32_to_cpu(np->rx_ring[i].FlagLen);
  968. len = nv_descr_getlength(&np->rx_ring[i], np->desc_ver);
  969. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  970. dev->name, np->cur_rx, Flags);
  971. if (Flags & NV_RX_AVAIL)
  972. break; /* still owned by hardware, */
  973. /*
  974. * the packet is for us - immediately tear down the pci mapping.
  975. * TODO: check if a prefetch of the first cacheline improves
  976. * the performance.
  977. */
  978. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  979. np->rx_skbuff[i]->len,
  980. PCI_DMA_FROMDEVICE);
  981. {
  982. int j;
  983. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  984. for (j=0; j<64; j++) {
  985. if ((j%16) == 0)
  986. dprintk("\n%03x:", j);
  987. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  988. }
  989. dprintk("\n");
  990. }
  991. /* look at what we actually got: */
  992. if (np->desc_ver == DESC_VER_1) {
  993. if (!(Flags & NV_RX_DESCRIPTORVALID))
  994. goto next_pkt;
  995. if (Flags & NV_RX_MISSEDFRAME) {
  996. np->stats.rx_missed_errors++;
  997. np->stats.rx_errors++;
  998. goto next_pkt;
  999. }
  1000. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1001. np->stats.rx_errors++;
  1002. goto next_pkt;
  1003. }
  1004. if (Flags & NV_RX_CRCERR) {
  1005. np->stats.rx_crc_errors++;
  1006. np->stats.rx_errors++;
  1007. goto next_pkt;
  1008. }
  1009. if (Flags & NV_RX_OVERFLOW) {
  1010. np->stats.rx_over_errors++;
  1011. np->stats.rx_errors++;
  1012. goto next_pkt;
  1013. }
  1014. if (Flags & NV_RX_ERROR4) {
  1015. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1016. if (len < 0) {
  1017. np->stats.rx_errors++;
  1018. goto next_pkt;
  1019. }
  1020. }
  1021. /* framing errors are soft errors. */
  1022. if (Flags & NV_RX_FRAMINGERR) {
  1023. if (Flags & NV_RX_SUBSTRACT1) {
  1024. len--;
  1025. }
  1026. }
  1027. } else {
  1028. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1029. goto next_pkt;
  1030. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1031. np->stats.rx_errors++;
  1032. goto next_pkt;
  1033. }
  1034. if (Flags & NV_RX2_CRCERR) {
  1035. np->stats.rx_crc_errors++;
  1036. np->stats.rx_errors++;
  1037. goto next_pkt;
  1038. }
  1039. if (Flags & NV_RX2_OVERFLOW) {
  1040. np->stats.rx_over_errors++;
  1041. np->stats.rx_errors++;
  1042. goto next_pkt;
  1043. }
  1044. if (Flags & NV_RX2_ERROR4) {
  1045. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1046. if (len < 0) {
  1047. np->stats.rx_errors++;
  1048. goto next_pkt;
  1049. }
  1050. }
  1051. /* framing errors are soft errors */
  1052. if (Flags & NV_RX2_FRAMINGERR) {
  1053. if (Flags & NV_RX2_SUBSTRACT1) {
  1054. len--;
  1055. }
  1056. }
  1057. Flags &= NV_RX2_CHECKSUMMASK;
  1058. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1059. Flags == NV_RX2_CHECKSUMOK2 ||
  1060. Flags == NV_RX2_CHECKSUMOK3) {
  1061. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1062. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1063. } else {
  1064. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1065. }
  1066. }
  1067. /* got a valid packet - forward it to the network core */
  1068. skb = np->rx_skbuff[i];
  1069. np->rx_skbuff[i] = NULL;
  1070. skb_put(skb, len);
  1071. skb->protocol = eth_type_trans(skb, dev);
  1072. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1073. dev->name, np->cur_rx, len, skb->protocol);
  1074. netif_rx(skb);
  1075. dev->last_rx = jiffies;
  1076. np->stats.rx_packets++;
  1077. np->stats.rx_bytes += len;
  1078. next_pkt:
  1079. np->cur_rx++;
  1080. }
  1081. }
  1082. /*
  1083. * nv_change_mtu: dev->change_mtu function
  1084. * Called with dev_base_lock held for read.
  1085. */
  1086. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1087. {
  1088. if (new_mtu > ETH_DATA_LEN)
  1089. return -EINVAL;
  1090. dev->mtu = new_mtu;
  1091. return 0;
  1092. }
  1093. /*
  1094. * nv_set_multicast: dev->set_multicast function
  1095. * Called with dev->xmit_lock held.
  1096. */
  1097. static void nv_set_multicast(struct net_device *dev)
  1098. {
  1099. struct fe_priv *np = get_nvpriv(dev);
  1100. u8 __iomem *base = get_hwbase(dev);
  1101. u32 addr[2];
  1102. u32 mask[2];
  1103. u32 pff;
  1104. memset(addr, 0, sizeof(addr));
  1105. memset(mask, 0, sizeof(mask));
  1106. if (dev->flags & IFF_PROMISC) {
  1107. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1108. pff = NVREG_PFF_PROMISC;
  1109. } else {
  1110. pff = NVREG_PFF_MYADDR;
  1111. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1112. u32 alwaysOff[2];
  1113. u32 alwaysOn[2];
  1114. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1115. if (dev->flags & IFF_ALLMULTI) {
  1116. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1117. } else {
  1118. struct dev_mc_list *walk;
  1119. walk = dev->mc_list;
  1120. while (walk != NULL) {
  1121. u32 a, b;
  1122. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1123. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1124. alwaysOn[0] &= a;
  1125. alwaysOff[0] &= ~a;
  1126. alwaysOn[1] &= b;
  1127. alwaysOff[1] &= ~b;
  1128. walk = walk->next;
  1129. }
  1130. }
  1131. addr[0] = alwaysOn[0];
  1132. addr[1] = alwaysOn[1];
  1133. mask[0] = alwaysOn[0] | alwaysOff[0];
  1134. mask[1] = alwaysOn[1] | alwaysOff[1];
  1135. }
  1136. }
  1137. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1138. pff |= NVREG_PFF_ALWAYS;
  1139. spin_lock_irq(&np->lock);
  1140. nv_stop_rx(dev);
  1141. writel(addr[0], base + NvRegMulticastAddrA);
  1142. writel(addr[1], base + NvRegMulticastAddrB);
  1143. writel(mask[0], base + NvRegMulticastMaskA);
  1144. writel(mask[1], base + NvRegMulticastMaskB);
  1145. writel(pff, base + NvRegPacketFilterFlags);
  1146. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1147. dev->name);
  1148. nv_start_rx(dev);
  1149. spin_unlock_irq(&np->lock);
  1150. }
  1151. static int nv_update_linkspeed(struct net_device *dev)
  1152. {
  1153. struct fe_priv *np = get_nvpriv(dev);
  1154. u8 __iomem *base = get_hwbase(dev);
  1155. int adv, lpa;
  1156. int newls = np->linkspeed;
  1157. int newdup = np->duplex;
  1158. int mii_status;
  1159. int retval = 0;
  1160. u32 control_1000, status_1000, phyreg;
  1161. /* BMSR_LSTATUS is latched, read it twice:
  1162. * we want the current value.
  1163. */
  1164. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1165. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1166. if (!(mii_status & BMSR_LSTATUS)) {
  1167. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1168. dev->name);
  1169. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1170. newdup = 0;
  1171. retval = 0;
  1172. goto set_speed;
  1173. }
  1174. if (np->autoneg == 0) {
  1175. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1176. dev->name, np->fixed_mode);
  1177. if (np->fixed_mode & LPA_100FULL) {
  1178. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1179. newdup = 1;
  1180. } else if (np->fixed_mode & LPA_100HALF) {
  1181. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1182. newdup = 0;
  1183. } else if (np->fixed_mode & LPA_10FULL) {
  1184. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1185. newdup = 1;
  1186. } else {
  1187. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1188. newdup = 0;
  1189. }
  1190. retval = 1;
  1191. goto set_speed;
  1192. }
  1193. /* check auto negotiation is complete */
  1194. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1195. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1196. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1197. newdup = 0;
  1198. retval = 0;
  1199. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1200. goto set_speed;
  1201. }
  1202. retval = 1;
  1203. if (np->gigabit == PHY_GIGABIT) {
  1204. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1205. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1206. if ((control_1000 & ADVERTISE_1000FULL) &&
  1207. (status_1000 & LPA_1000FULL)) {
  1208. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1209. dev->name);
  1210. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1211. newdup = 1;
  1212. goto set_speed;
  1213. }
  1214. }
  1215. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1216. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1217. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1218. dev->name, adv, lpa);
  1219. /* FIXME: handle parallel detection properly */
  1220. lpa = lpa & adv;
  1221. if (lpa & LPA_100FULL) {
  1222. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1223. newdup = 1;
  1224. } else if (lpa & LPA_100HALF) {
  1225. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1226. newdup = 0;
  1227. } else if (lpa & LPA_10FULL) {
  1228. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1229. newdup = 1;
  1230. } else if (lpa & LPA_10HALF) {
  1231. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1232. newdup = 0;
  1233. } else {
  1234. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1235. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1236. newdup = 0;
  1237. }
  1238. set_speed:
  1239. if (np->duplex == newdup && np->linkspeed == newls)
  1240. return retval;
  1241. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1242. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1243. np->duplex = newdup;
  1244. np->linkspeed = newls;
  1245. if (np->gigabit == PHY_GIGABIT) {
  1246. phyreg = readl(base + NvRegRandomSeed);
  1247. phyreg &= ~(0x3FF00);
  1248. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1249. phyreg |= NVREG_RNDSEED_FORCE3;
  1250. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1251. phyreg |= NVREG_RNDSEED_FORCE2;
  1252. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1253. phyreg |= NVREG_RNDSEED_FORCE;
  1254. writel(phyreg, base + NvRegRandomSeed);
  1255. }
  1256. phyreg = readl(base + NvRegPhyInterface);
  1257. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1258. if (np->duplex == 0)
  1259. phyreg |= PHY_HALF;
  1260. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1261. phyreg |= PHY_100;
  1262. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1263. phyreg |= PHY_1000;
  1264. writel(phyreg, base + NvRegPhyInterface);
  1265. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1266. base + NvRegMisc1);
  1267. pci_push(base);
  1268. writel(np->linkspeed, base + NvRegLinkSpeed);
  1269. pci_push(base);
  1270. return retval;
  1271. }
  1272. static void nv_linkchange(struct net_device *dev)
  1273. {
  1274. if (nv_update_linkspeed(dev)) {
  1275. if (netif_carrier_ok(dev)) {
  1276. nv_stop_rx(dev);
  1277. } else {
  1278. netif_carrier_on(dev);
  1279. printk(KERN_INFO "%s: link up.\n", dev->name);
  1280. }
  1281. nv_start_rx(dev);
  1282. } else {
  1283. if (netif_carrier_ok(dev)) {
  1284. netif_carrier_off(dev);
  1285. printk(KERN_INFO "%s: link down.\n", dev->name);
  1286. nv_stop_rx(dev);
  1287. }
  1288. }
  1289. }
  1290. static void nv_link_irq(struct net_device *dev)
  1291. {
  1292. u8 __iomem *base = get_hwbase(dev);
  1293. u32 miistat;
  1294. miistat = readl(base + NvRegMIIStatus);
  1295. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1296. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1297. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1298. nv_linkchange(dev);
  1299. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1300. }
  1301. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1302. {
  1303. struct net_device *dev = (struct net_device *) data;
  1304. struct fe_priv *np = get_nvpriv(dev);
  1305. u8 __iomem *base = get_hwbase(dev);
  1306. u32 events;
  1307. int i;
  1308. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1309. for (i=0; ; i++) {
  1310. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1311. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1312. pci_push(base);
  1313. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1314. if (!(events & np->irqmask))
  1315. break;
  1316. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX2|NVREG_IRQ_TX_ERR)) {
  1317. spin_lock(&np->lock);
  1318. nv_tx_done(dev);
  1319. spin_unlock(&np->lock);
  1320. }
  1321. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1322. nv_rx_process(dev);
  1323. if (nv_alloc_rx(dev)) {
  1324. spin_lock(&np->lock);
  1325. if (!np->in_shutdown)
  1326. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1327. spin_unlock(&np->lock);
  1328. }
  1329. }
  1330. if (events & NVREG_IRQ_LINK) {
  1331. spin_lock(&np->lock);
  1332. nv_link_irq(dev);
  1333. spin_unlock(&np->lock);
  1334. }
  1335. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1336. spin_lock(&np->lock);
  1337. nv_linkchange(dev);
  1338. spin_unlock(&np->lock);
  1339. np->link_timeout = jiffies + LINK_TIMEOUT;
  1340. }
  1341. if (events & (NVREG_IRQ_TX_ERR)) {
  1342. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1343. dev->name, events);
  1344. }
  1345. if (events & (NVREG_IRQ_UNKNOWN)) {
  1346. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1347. dev->name, events);
  1348. }
  1349. if (i > max_interrupt_work) {
  1350. spin_lock(&np->lock);
  1351. /* disable interrupts on the nic */
  1352. writel(0, base + NvRegIrqMask);
  1353. pci_push(base);
  1354. if (!np->in_shutdown)
  1355. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1356. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1357. spin_unlock(&np->lock);
  1358. break;
  1359. }
  1360. }
  1361. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1362. return IRQ_RETVAL(i);
  1363. }
  1364. static void nv_do_nic_poll(unsigned long data)
  1365. {
  1366. struct net_device *dev = (struct net_device *) data;
  1367. struct fe_priv *np = get_nvpriv(dev);
  1368. u8 __iomem *base = get_hwbase(dev);
  1369. disable_irq(dev->irq);
  1370. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1371. /*
  1372. * reenable interrupts on the nic, we have to do this before calling
  1373. * nv_nic_irq because that may decide to do otherwise
  1374. */
  1375. writel(np->irqmask, base + NvRegIrqMask);
  1376. pci_push(base);
  1377. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1378. enable_irq(dev->irq);
  1379. }
  1380. #ifdef CONFIG_NET_POLL_CONTROLLER
  1381. static void nv_poll_controller(struct net_device *dev)
  1382. {
  1383. nv_do_nic_poll((unsigned long) dev);
  1384. }
  1385. #endif
  1386. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1387. {
  1388. struct fe_priv *np = get_nvpriv(dev);
  1389. strcpy(info->driver, "forcedeth");
  1390. strcpy(info->version, FORCEDETH_VERSION);
  1391. strcpy(info->bus_info, pci_name(np->pci_dev));
  1392. }
  1393. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1394. {
  1395. struct fe_priv *np = get_nvpriv(dev);
  1396. wolinfo->supported = WAKE_MAGIC;
  1397. spin_lock_irq(&np->lock);
  1398. if (np->wolenabled)
  1399. wolinfo->wolopts = WAKE_MAGIC;
  1400. spin_unlock_irq(&np->lock);
  1401. }
  1402. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1403. {
  1404. struct fe_priv *np = get_nvpriv(dev);
  1405. u8 __iomem *base = get_hwbase(dev);
  1406. spin_lock_irq(&np->lock);
  1407. if (wolinfo->wolopts == 0) {
  1408. writel(0, base + NvRegWakeUpFlags);
  1409. np->wolenabled = 0;
  1410. }
  1411. if (wolinfo->wolopts & WAKE_MAGIC) {
  1412. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1413. np->wolenabled = 1;
  1414. }
  1415. spin_unlock_irq(&np->lock);
  1416. return 0;
  1417. }
  1418. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1419. {
  1420. struct fe_priv *np = netdev_priv(dev);
  1421. int adv;
  1422. spin_lock_irq(&np->lock);
  1423. ecmd->port = PORT_MII;
  1424. if (!netif_running(dev)) {
  1425. /* We do not track link speed / duplex setting if the
  1426. * interface is disabled. Force a link check */
  1427. nv_update_linkspeed(dev);
  1428. }
  1429. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1430. case NVREG_LINKSPEED_10:
  1431. ecmd->speed = SPEED_10;
  1432. break;
  1433. case NVREG_LINKSPEED_100:
  1434. ecmd->speed = SPEED_100;
  1435. break;
  1436. case NVREG_LINKSPEED_1000:
  1437. ecmd->speed = SPEED_1000;
  1438. break;
  1439. }
  1440. ecmd->duplex = DUPLEX_HALF;
  1441. if (np->duplex)
  1442. ecmd->duplex = DUPLEX_FULL;
  1443. ecmd->autoneg = np->autoneg;
  1444. ecmd->advertising = ADVERTISED_MII;
  1445. if (np->autoneg) {
  1446. ecmd->advertising |= ADVERTISED_Autoneg;
  1447. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1448. } else {
  1449. adv = np->fixed_mode;
  1450. }
  1451. if (adv & ADVERTISE_10HALF)
  1452. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1453. if (adv & ADVERTISE_10FULL)
  1454. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1455. if (adv & ADVERTISE_100HALF)
  1456. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1457. if (adv & ADVERTISE_100FULL)
  1458. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1459. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1460. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1461. if (adv & ADVERTISE_1000FULL)
  1462. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1463. }
  1464. ecmd->supported = (SUPPORTED_Autoneg |
  1465. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1466. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1467. SUPPORTED_MII);
  1468. if (np->gigabit == PHY_GIGABIT)
  1469. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1470. ecmd->phy_address = np->phyaddr;
  1471. ecmd->transceiver = XCVR_EXTERNAL;
  1472. /* ignore maxtxpkt, maxrxpkt for now */
  1473. spin_unlock_irq(&np->lock);
  1474. return 0;
  1475. }
  1476. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1477. {
  1478. struct fe_priv *np = netdev_priv(dev);
  1479. if (ecmd->port != PORT_MII)
  1480. return -EINVAL;
  1481. if (ecmd->transceiver != XCVR_EXTERNAL)
  1482. return -EINVAL;
  1483. if (ecmd->phy_address != np->phyaddr) {
  1484. /* TODO: support switching between multiple phys. Should be
  1485. * trivial, but not enabled due to lack of test hardware. */
  1486. return -EINVAL;
  1487. }
  1488. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1489. u32 mask;
  1490. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1491. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1492. if (np->gigabit == PHY_GIGABIT)
  1493. mask |= ADVERTISED_1000baseT_Full;
  1494. if ((ecmd->advertising & mask) == 0)
  1495. return -EINVAL;
  1496. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1497. /* Note: autonegotiation disable, speed 1000 intentionally
  1498. * forbidden - noone should need that. */
  1499. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1500. return -EINVAL;
  1501. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1502. return -EINVAL;
  1503. } else {
  1504. return -EINVAL;
  1505. }
  1506. spin_lock_irq(&np->lock);
  1507. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1508. int adv, bmcr;
  1509. np->autoneg = 1;
  1510. /* advertise only what has been requested */
  1511. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1512. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1513. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1514. adv |= ADVERTISE_10HALF;
  1515. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1516. adv |= ADVERTISE_10FULL;
  1517. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1518. adv |= ADVERTISE_100HALF;
  1519. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1520. adv |= ADVERTISE_100FULL;
  1521. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1522. if (np->gigabit == PHY_GIGABIT) {
  1523. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1524. adv &= ~ADVERTISE_1000FULL;
  1525. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1526. adv |= ADVERTISE_1000FULL;
  1527. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1528. }
  1529. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1530. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1531. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1532. } else {
  1533. int adv, bmcr;
  1534. np->autoneg = 0;
  1535. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1536. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1537. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1538. adv |= ADVERTISE_10HALF;
  1539. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1540. adv |= ADVERTISE_10FULL;
  1541. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1542. adv |= ADVERTISE_100HALF;
  1543. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1544. adv |= ADVERTISE_100FULL;
  1545. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1546. np->fixed_mode = adv;
  1547. if (np->gigabit == PHY_GIGABIT) {
  1548. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1549. adv &= ~ADVERTISE_1000FULL;
  1550. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1551. }
  1552. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1553. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1554. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1555. bmcr |= BMCR_FULLDPLX;
  1556. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1557. bmcr |= BMCR_SPEED100;
  1558. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1559. if (netif_running(dev)) {
  1560. /* Wait a bit and then reconfigure the nic. */
  1561. udelay(10);
  1562. nv_linkchange(dev);
  1563. }
  1564. }
  1565. spin_unlock_irq(&np->lock);
  1566. return 0;
  1567. }
  1568. static struct ethtool_ops ops = {
  1569. .get_drvinfo = nv_get_drvinfo,
  1570. .get_link = ethtool_op_get_link,
  1571. .get_wol = nv_get_wol,
  1572. .set_wol = nv_set_wol,
  1573. .get_settings = nv_get_settings,
  1574. .set_settings = nv_set_settings,
  1575. };
  1576. static int nv_open(struct net_device *dev)
  1577. {
  1578. struct fe_priv *np = get_nvpriv(dev);
  1579. u8 __iomem *base = get_hwbase(dev);
  1580. int ret, oom, i;
  1581. dprintk(KERN_DEBUG "nv_open: begin\n");
  1582. /* 1) erase previous misconfiguration */
  1583. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1584. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1585. writel(0, base + NvRegMulticastAddrB);
  1586. writel(0, base + NvRegMulticastMaskA);
  1587. writel(0, base + NvRegMulticastMaskB);
  1588. writel(0, base + NvRegPacketFilterFlags);
  1589. writel(0, base + NvRegTransmitterControl);
  1590. writel(0, base + NvRegReceiverControl);
  1591. writel(0, base + NvRegAdapterControl);
  1592. /* 2) initialize descriptor rings */
  1593. oom = nv_init_ring(dev);
  1594. writel(0, base + NvRegLinkSpeed);
  1595. writel(0, base + NvRegUnknownTransmitterReg);
  1596. nv_txrx_reset(dev);
  1597. writel(0, base + NvRegUnknownSetupReg6);
  1598. np->in_shutdown = 0;
  1599. /* 3) set mac address */
  1600. {
  1601. u32 mac[2];
  1602. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1603. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1604. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1605. writel(mac[0], base + NvRegMacAddrA);
  1606. writel(mac[1], base + NvRegMacAddrB);
  1607. }
  1608. /* 4) give hw rings */
  1609. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1610. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1611. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1612. base + NvRegRingSizes);
  1613. /* 5) continue setup */
  1614. writel(np->linkspeed, base + NvRegLinkSpeed);
  1615. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1616. writel(np->desc_ver, base + NvRegTxRxControl);
  1617. pci_push(base);
  1618. writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
  1619. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1620. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1621. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1622. writel(0, base + NvRegUnknownSetupReg4);
  1623. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1624. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1625. /* 6) continue setup */
  1626. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1627. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1628. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1629. writel(NVREG_OFFLOAD_NORMAL, base + NvRegOffloadConfig);
  1630. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1631. get_random_bytes(&i, sizeof(i));
  1632. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1633. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1634. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1635. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1636. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1637. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1638. base + NvRegAdapterControl);
  1639. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1640. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1641. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1642. i = readl(base + NvRegPowerState);
  1643. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1644. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1645. pci_push(base);
  1646. udelay(10);
  1647. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1648. writel(0, base + NvRegIrqMask);
  1649. pci_push(base);
  1650. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1651. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1652. pci_push(base);
  1653. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1654. if (ret)
  1655. goto out_drain;
  1656. /* ask for interrupts */
  1657. writel(np->irqmask, base + NvRegIrqMask);
  1658. spin_lock_irq(&np->lock);
  1659. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1660. writel(0, base + NvRegMulticastAddrB);
  1661. writel(0, base + NvRegMulticastMaskA);
  1662. writel(0, base + NvRegMulticastMaskB);
  1663. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1664. /* One manual link speed update: Interrupts are enabled, future link
  1665. * speed changes cause interrupts and are handled by nv_link_irq().
  1666. */
  1667. {
  1668. u32 miistat;
  1669. miistat = readl(base + NvRegMIIStatus);
  1670. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1671. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1672. }
  1673. ret = nv_update_linkspeed(dev);
  1674. nv_start_rx(dev);
  1675. nv_start_tx(dev);
  1676. netif_start_queue(dev);
  1677. if (ret) {
  1678. netif_carrier_on(dev);
  1679. } else {
  1680. printk("%s: no link during initialization.\n", dev->name);
  1681. netif_carrier_off(dev);
  1682. }
  1683. if (oom)
  1684. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1685. spin_unlock_irq(&np->lock);
  1686. return 0;
  1687. out_drain:
  1688. drain_ring(dev);
  1689. return ret;
  1690. }
  1691. static int nv_close(struct net_device *dev)
  1692. {
  1693. struct fe_priv *np = get_nvpriv(dev);
  1694. u8 __iomem *base;
  1695. spin_lock_irq(&np->lock);
  1696. np->in_shutdown = 1;
  1697. spin_unlock_irq(&np->lock);
  1698. synchronize_irq(dev->irq);
  1699. del_timer_sync(&np->oom_kick);
  1700. del_timer_sync(&np->nic_poll);
  1701. netif_stop_queue(dev);
  1702. spin_lock_irq(&np->lock);
  1703. nv_stop_tx(dev);
  1704. nv_stop_rx(dev);
  1705. nv_txrx_reset(dev);
  1706. /* disable interrupts on the nic or we will lock up */
  1707. base = get_hwbase(dev);
  1708. writel(0, base + NvRegIrqMask);
  1709. pci_push(base);
  1710. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  1711. spin_unlock_irq(&np->lock);
  1712. free_irq(dev->irq, dev);
  1713. drain_ring(dev);
  1714. if (np->wolenabled)
  1715. nv_start_rx(dev);
  1716. /* FIXME: power down nic */
  1717. return 0;
  1718. }
  1719. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1720. {
  1721. struct net_device *dev;
  1722. struct fe_priv *np;
  1723. unsigned long addr;
  1724. u8 __iomem *base;
  1725. int err, i;
  1726. dev = alloc_etherdev(sizeof(struct fe_priv));
  1727. err = -ENOMEM;
  1728. if (!dev)
  1729. goto out;
  1730. np = get_nvpriv(dev);
  1731. np->pci_dev = pci_dev;
  1732. spin_lock_init(&np->lock);
  1733. SET_MODULE_OWNER(dev);
  1734. SET_NETDEV_DEV(dev, &pci_dev->dev);
  1735. init_timer(&np->oom_kick);
  1736. np->oom_kick.data = (unsigned long) dev;
  1737. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  1738. init_timer(&np->nic_poll);
  1739. np->nic_poll.data = (unsigned long) dev;
  1740. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  1741. err = pci_enable_device(pci_dev);
  1742. if (err) {
  1743. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  1744. err, pci_name(pci_dev));
  1745. goto out_free;
  1746. }
  1747. pci_set_master(pci_dev);
  1748. err = pci_request_regions(pci_dev, DRV_NAME);
  1749. if (err < 0)
  1750. goto out_disable;
  1751. err = -EINVAL;
  1752. addr = 0;
  1753. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1754. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  1755. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  1756. pci_resource_len(pci_dev, i),
  1757. pci_resource_flags(pci_dev, i));
  1758. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  1759. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  1760. addr = pci_resource_start(pci_dev, i);
  1761. break;
  1762. }
  1763. }
  1764. if (i == DEVICE_COUNT_RESOURCE) {
  1765. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  1766. pci_name(pci_dev));
  1767. goto out_relreg;
  1768. }
  1769. /* handle different descriptor versions */
  1770. if (pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_1 ||
  1771. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_2 ||
  1772. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_3 ||
  1773. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
  1774. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_13)
  1775. np->desc_ver = DESC_VER_1;
  1776. else
  1777. np->desc_ver = DESC_VER_2;
  1778. err = -ENOMEM;
  1779. np->base = ioremap(addr, NV_PCI_REGSZ);
  1780. if (!np->base)
  1781. goto out_relreg;
  1782. dev->base_addr = (unsigned long)np->base;
  1783. dev->irq = pci_dev->irq;
  1784. np->rx_ring = pci_alloc_consistent(pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  1785. &np->ring_addr);
  1786. if (!np->rx_ring)
  1787. goto out_unmap;
  1788. np->tx_ring = &np->rx_ring[RX_RING];
  1789. dev->open = nv_open;
  1790. dev->stop = nv_close;
  1791. dev->hard_start_xmit = nv_start_xmit;
  1792. dev->get_stats = nv_get_stats;
  1793. dev->change_mtu = nv_change_mtu;
  1794. dev->set_multicast_list = nv_set_multicast;
  1795. #ifdef CONFIG_NET_POLL_CONTROLLER
  1796. dev->poll_controller = nv_poll_controller;
  1797. #endif
  1798. SET_ETHTOOL_OPS(dev, &ops);
  1799. dev->tx_timeout = nv_tx_timeout;
  1800. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  1801. pci_set_drvdata(pci_dev, dev);
  1802. /* read the mac address */
  1803. base = get_hwbase(dev);
  1804. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  1805. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  1806. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  1807. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  1808. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  1809. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  1810. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  1811. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  1812. if (!is_valid_ether_addr(dev->dev_addr)) {
  1813. /*
  1814. * Bad mac address. At least one bios sets the mac address
  1815. * to 01:23:45:67:89:ab
  1816. */
  1817. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  1818. pci_name(pci_dev),
  1819. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1820. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1821. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  1822. dev->dev_addr[0] = 0x00;
  1823. dev->dev_addr[1] = 0x00;
  1824. dev->dev_addr[2] = 0x6c;
  1825. get_random_bytes(&dev->dev_addr[3], 3);
  1826. }
  1827. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  1828. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1829. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1830. /* disable WOL */
  1831. writel(0, base + NvRegWakeUpFlags);
  1832. np->wolenabled = 0;
  1833. if (np->desc_ver == DESC_VER_1) {
  1834. np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
  1835. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1836. np->tx_flags |= NV_TX_LASTPACKET1;
  1837. } else {
  1838. np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
  1839. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1840. np->tx_flags |= NV_TX2_LASTPACKET1;
  1841. }
  1842. if (id->driver_data & DEV_IRQMASK_1)
  1843. np->irqmask = NVREG_IRQMASK_WANTED_1;
  1844. if (id->driver_data & DEV_IRQMASK_2)
  1845. np->irqmask = NVREG_IRQMASK_WANTED_2;
  1846. if (id->driver_data & DEV_NEED_TIMERIRQ)
  1847. np->irqmask |= NVREG_IRQ_TIMER;
  1848. if (id->driver_data & DEV_NEED_LINKTIMER) {
  1849. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  1850. np->need_linktimer = 1;
  1851. np->link_timeout = jiffies + LINK_TIMEOUT;
  1852. } else {
  1853. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  1854. np->need_linktimer = 0;
  1855. }
  1856. /* find a suitable phy */
  1857. for (i = 1; i < 32; i++) {
  1858. int id1, id2;
  1859. spin_lock_irq(&np->lock);
  1860. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  1861. spin_unlock_irq(&np->lock);
  1862. if (id1 < 0 || id1 == 0xffff)
  1863. continue;
  1864. spin_lock_irq(&np->lock);
  1865. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  1866. spin_unlock_irq(&np->lock);
  1867. if (id2 < 0 || id2 == 0xffff)
  1868. continue;
  1869. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  1870. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  1871. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  1872. pci_name(pci_dev), id1, id2, i);
  1873. np->phyaddr = i;
  1874. np->phy_oui = id1 | id2;
  1875. break;
  1876. }
  1877. if (i == 32) {
  1878. /* PHY in isolate mode? No phy attached and user wants to
  1879. * test loopback? Very odd, but can be correct.
  1880. */
  1881. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  1882. pci_name(pci_dev));
  1883. }
  1884. if (i != 32) {
  1885. /* reset it */
  1886. phy_init(dev);
  1887. }
  1888. /* set default link speed settings */
  1889. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1890. np->duplex = 0;
  1891. np->autoneg = 1;
  1892. err = register_netdev(dev);
  1893. if (err) {
  1894. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  1895. goto out_freering;
  1896. }
  1897. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  1898. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  1899. pci_name(pci_dev));
  1900. return 0;
  1901. out_freering:
  1902. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  1903. np->rx_ring, np->ring_addr);
  1904. pci_set_drvdata(pci_dev, NULL);
  1905. out_unmap:
  1906. iounmap(get_hwbase(dev));
  1907. out_relreg:
  1908. pci_release_regions(pci_dev);
  1909. out_disable:
  1910. pci_disable_device(pci_dev);
  1911. out_free:
  1912. free_netdev(dev);
  1913. out:
  1914. return err;
  1915. }
  1916. static void __devexit nv_remove(struct pci_dev *pci_dev)
  1917. {
  1918. struct net_device *dev = pci_get_drvdata(pci_dev);
  1919. struct fe_priv *np = get_nvpriv(dev);
  1920. u8 __iomem *base = get_hwbase(dev);
  1921. unregister_netdev(dev);
  1922. /* special op: write back the misordered MAC address - otherwise
  1923. * the next nv_probe would see a wrong address.
  1924. */
  1925. writel(np->orig_mac[0], base + NvRegMacAddrA);
  1926. writel(np->orig_mac[1], base + NvRegMacAddrB);
  1927. /* free all structures */
  1928. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring, np->ring_addr);
  1929. iounmap(get_hwbase(dev));
  1930. pci_release_regions(pci_dev);
  1931. pci_disable_device(pci_dev);
  1932. free_netdev(dev);
  1933. pci_set_drvdata(pci_dev, NULL);
  1934. }
  1935. static struct pci_device_id pci_tbl[] = {
  1936. { /* nForce Ethernet Controller */
  1937. .vendor = PCI_VENDOR_ID_NVIDIA,
  1938. .device = PCI_DEVICE_ID_NVIDIA_NVENET_1,
  1939. .subvendor = PCI_ANY_ID,
  1940. .subdevice = PCI_ANY_ID,
  1941. .driver_data = DEV_IRQMASK_1|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1942. },
  1943. { /* nForce2 Ethernet Controller */
  1944. .vendor = PCI_VENDOR_ID_NVIDIA,
  1945. .device = PCI_DEVICE_ID_NVIDIA_NVENET_2,
  1946. .subvendor = PCI_ANY_ID,
  1947. .subdevice = PCI_ANY_ID,
  1948. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1949. },
  1950. { /* nForce3 Ethernet Controller */
  1951. .vendor = PCI_VENDOR_ID_NVIDIA,
  1952. .device = PCI_DEVICE_ID_NVIDIA_NVENET_3,
  1953. .subvendor = PCI_ANY_ID,
  1954. .subdevice = PCI_ANY_ID,
  1955. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1956. },
  1957. { /* nForce3 Ethernet Controller */
  1958. .vendor = PCI_VENDOR_ID_NVIDIA,
  1959. .device = PCI_DEVICE_ID_NVIDIA_NVENET_4,
  1960. .subvendor = PCI_ANY_ID,
  1961. .subdevice = PCI_ANY_ID,
  1962. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1963. },
  1964. { /* nForce3 Ethernet Controller */
  1965. .vendor = PCI_VENDOR_ID_NVIDIA,
  1966. .device = PCI_DEVICE_ID_NVIDIA_NVENET_5,
  1967. .subvendor = PCI_ANY_ID,
  1968. .subdevice = PCI_ANY_ID,
  1969. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1970. },
  1971. { /* nForce3 Ethernet Controller */
  1972. .vendor = PCI_VENDOR_ID_NVIDIA,
  1973. .device = PCI_DEVICE_ID_NVIDIA_NVENET_6,
  1974. .subvendor = PCI_ANY_ID,
  1975. .subdevice = PCI_ANY_ID,
  1976. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1977. },
  1978. { /* nForce3 Ethernet Controller */
  1979. .vendor = PCI_VENDOR_ID_NVIDIA,
  1980. .device = PCI_DEVICE_ID_NVIDIA_NVENET_7,
  1981. .subvendor = PCI_ANY_ID,
  1982. .subdevice = PCI_ANY_ID,
  1983. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1984. },
  1985. { /* CK804 Ethernet Controller */
  1986. .vendor = PCI_VENDOR_ID_NVIDIA,
  1987. .device = PCI_DEVICE_ID_NVIDIA_NVENET_8,
  1988. .subvendor = PCI_ANY_ID,
  1989. .subdevice = PCI_ANY_ID,
  1990. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1991. },
  1992. { /* CK804 Ethernet Controller */
  1993. .vendor = PCI_VENDOR_ID_NVIDIA,
  1994. .device = PCI_DEVICE_ID_NVIDIA_NVENET_9,
  1995. .subvendor = PCI_ANY_ID,
  1996. .subdevice = PCI_ANY_ID,
  1997. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1998. },
  1999. { /* MCP04 Ethernet Controller */
  2000. .vendor = PCI_VENDOR_ID_NVIDIA,
  2001. .device = PCI_DEVICE_ID_NVIDIA_NVENET_10,
  2002. .subvendor = PCI_ANY_ID,
  2003. .subdevice = PCI_ANY_ID,
  2004. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2005. },
  2006. { /* MCP04 Ethernet Controller */
  2007. .vendor = PCI_VENDOR_ID_NVIDIA,
  2008. .device = PCI_DEVICE_ID_NVIDIA_NVENET_11,
  2009. .subvendor = PCI_ANY_ID,
  2010. .subdevice = PCI_ANY_ID,
  2011. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2012. },
  2013. { /* MCP51 Ethernet Controller */
  2014. .vendor = PCI_VENDOR_ID_NVIDIA,
  2015. .device = PCI_DEVICE_ID_NVIDIA_NVENET_12,
  2016. .subvendor = PCI_ANY_ID,
  2017. .subdevice = PCI_ANY_ID,
  2018. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2019. },
  2020. { /* MCP51 Ethernet Controller */
  2021. .vendor = PCI_VENDOR_ID_NVIDIA,
  2022. .device = PCI_DEVICE_ID_NVIDIA_NVENET_13,
  2023. .subvendor = PCI_ANY_ID,
  2024. .subdevice = PCI_ANY_ID,
  2025. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2026. },
  2027. { /* MCP55 Ethernet Controller */
  2028. .vendor = PCI_VENDOR_ID_NVIDIA,
  2029. .device = PCI_DEVICE_ID_NVIDIA_NVENET_14,
  2030. .subvendor = PCI_ANY_ID,
  2031. .subdevice = PCI_ANY_ID,
  2032. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2033. },
  2034. { /* MCP55 Ethernet Controller */
  2035. .vendor = PCI_VENDOR_ID_NVIDIA,
  2036. .device = PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2037. .subvendor = PCI_ANY_ID,
  2038. .subdevice = PCI_ANY_ID,
  2039. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2040. },
  2041. {0,},
  2042. };
  2043. static struct pci_driver driver = {
  2044. .name = "forcedeth",
  2045. .id_table = pci_tbl,
  2046. .probe = nv_probe,
  2047. .remove = __devexit_p(nv_remove),
  2048. };
  2049. static int __init init_nic(void)
  2050. {
  2051. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2052. return pci_module_init(&driver);
  2053. }
  2054. static void __exit exit_nic(void)
  2055. {
  2056. pci_unregister_driver(&driver);
  2057. }
  2058. module_param(max_interrupt_work, int, 0);
  2059. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2060. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2061. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2062. MODULE_LICENSE("GPL");
  2063. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2064. module_init(init_nic);
  2065. module_exit(exit_nic);