jedec_probe.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.61 2004/11/19 20:52:16 thayne Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/config.h>
  10. #include <linux/module.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/kernel.h>
  14. #include <asm/io.h>
  15. #include <asm/byteorder.h>
  16. #include <linux/errno.h>
  17. #include <linux/slab.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/init.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/map.h>
  22. #include <linux/mtd/cfi.h>
  23. #include <linux/mtd/gen_probe.h>
  24. /* Manufacturers */
  25. #define MANUFACTURER_AMD 0x0001
  26. #define MANUFACTURER_ATMEL 0x001f
  27. #define MANUFACTURER_FUJITSU 0x0004
  28. #define MANUFACTURER_HYUNDAI 0x00AD
  29. #define MANUFACTURER_INTEL 0x0089
  30. #define MANUFACTURER_MACRONIX 0x00C2
  31. #define MANUFACTURER_NEC 0x0010
  32. #define MANUFACTURER_PMC 0x009D
  33. #define MANUFACTURER_SST 0x00BF
  34. #define MANUFACTURER_ST 0x0020
  35. #define MANUFACTURER_TOSHIBA 0x0098
  36. #define MANUFACTURER_WINBOND 0x00da
  37. /* AMD */
  38. #define AM29DL800BB 0x22C8
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. /* Atmel */
  56. #define AT49BV512 0x0003
  57. #define AT29LV512 0x003d
  58. #define AT49BV16X 0x00C0
  59. #define AT49BV16XT 0x00C2
  60. #define AT49BV32X 0x00C8
  61. #define AT49BV32XT 0x00C9
  62. /* Fujitsu */
  63. #define MBM29F040C 0x00A4
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F016 0x00AD
  103. #define MX29F002T 0x00B0
  104. #define MX29F004T 0x0045
  105. #define MX29F004B 0x0046
  106. /* NEC */
  107. #define UPD29F064115 0x221C
  108. /* PMC */
  109. #define PM49FL002 0x006D
  110. #define PM49FL004 0x006E
  111. #define PM49FL008 0x006A
  112. /* ST - www.st.com */
  113. #define M29W800DT 0x00D7
  114. #define M29W800DB 0x005B
  115. #define M29W160DT 0x22C4
  116. #define M29W160DB 0x2249
  117. #define M29W040B 0x00E3
  118. #define M50FW040 0x002C
  119. #define M50FW080 0x002D
  120. #define M50FW016 0x002E
  121. #define M50LPW080 0x002F
  122. /* SST */
  123. #define SST29EE020 0x0010
  124. #define SST29LE020 0x0012
  125. #define SST29EE512 0x005d
  126. #define SST29LE512 0x003d
  127. #define SST39LF800 0x2781
  128. #define SST39LF160 0x2782
  129. #define SST39LF512 0x00D4
  130. #define SST39LF010 0x00D5
  131. #define SST39LF020 0x00D6
  132. #define SST39LF040 0x00D7
  133. #define SST39SF010A 0x00B5
  134. #define SST39SF020A 0x00B6
  135. #define SST49LF004B 0x0060
  136. #define SST49LF008A 0x005a
  137. #define SST49LF030A 0x001C
  138. #define SST49LF040A 0x0051
  139. #define SST49LF080A 0x005B
  140. /* Toshiba */
  141. #define TC58FVT160 0x00C2
  142. #define TC58FVB160 0x0043
  143. #define TC58FVT321 0x009A
  144. #define TC58FVB321 0x009C
  145. #define TC58FVT641 0x0093
  146. #define TC58FVB641 0x0095
  147. /* Winbond */
  148. #define W49V002A 0x00b0
  149. /*
  150. * Unlock address sets for AMD command sets.
  151. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  152. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  153. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  154. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  155. * initialization need not require initializing all of the
  156. * unlock addresses for all bit widths.
  157. */
  158. enum uaddr {
  159. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  160. MTD_UADDR_0x0555_0x02AA,
  161. MTD_UADDR_0x0555_0x0AAA,
  162. MTD_UADDR_0x5555_0x2AAA,
  163. MTD_UADDR_0x0AAA_0x0555,
  164. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  165. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  166. };
  167. struct unlock_addr {
  168. u32 addr1;
  169. u32 addr2;
  170. };
  171. /*
  172. * I don't like the fact that the first entry in unlock_addrs[]
  173. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  174. * should not be used. The problem is that structures with
  175. * initializers have extra fields initialized to 0. It is _very_
  176. * desireable to have the unlock address entries for unsupported
  177. * data widths automatically initialized - that means that
  178. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  179. * must go unused.
  180. */
  181. static const struct unlock_addr unlock_addrs[] = {
  182. [MTD_UADDR_NOT_SUPPORTED] = {
  183. .addr1 = 0xffff,
  184. .addr2 = 0xffff
  185. },
  186. [MTD_UADDR_0x0555_0x02AA] = {
  187. .addr1 = 0x0555,
  188. .addr2 = 0x02aa
  189. },
  190. [MTD_UADDR_0x0555_0x0AAA] = {
  191. .addr1 = 0x0555,
  192. .addr2 = 0x0aaa
  193. },
  194. [MTD_UADDR_0x5555_0x2AAA] = {
  195. .addr1 = 0x5555,
  196. .addr2 = 0x2aaa
  197. },
  198. [MTD_UADDR_0x0AAA_0x0555] = {
  199. .addr1 = 0x0AAA,
  200. .addr2 = 0x0555
  201. },
  202. [MTD_UADDR_DONT_CARE] = {
  203. .addr1 = 0x0000, /* Doesn't matter which address */
  204. .addr2 = 0x0000 /* is used - must be last entry */
  205. },
  206. [MTD_UADDR_UNNECESSARY] = {
  207. .addr1 = 0x0000,
  208. .addr2 = 0x0000
  209. }
  210. };
  211. struct amd_flash_info {
  212. const __u16 mfr_id;
  213. const __u16 dev_id;
  214. const char *name;
  215. const int DevSize;
  216. const int NumEraseRegions;
  217. const int CmdSet;
  218. const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */
  219. const ulong regions[6];
  220. };
  221. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  222. #define SIZE_64KiB 16
  223. #define SIZE_128KiB 17
  224. #define SIZE_256KiB 18
  225. #define SIZE_512KiB 19
  226. #define SIZE_1MiB 20
  227. #define SIZE_2MiB 21
  228. #define SIZE_4MiB 22
  229. #define SIZE_8MiB 23
  230. /*
  231. * Please keep this list ordered by manufacturer!
  232. * Fortunately, the list isn't searched often and so a
  233. * slow, linear search isn't so bad.
  234. */
  235. static const struct amd_flash_info jedec_table[] = {
  236. {
  237. .mfr_id = MANUFACTURER_AMD,
  238. .dev_id = AM29F032B,
  239. .name = "AMD AM29F032B",
  240. .uaddr = {
  241. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  242. },
  243. .DevSize = SIZE_4MiB,
  244. .CmdSet = P_ID_AMD_STD,
  245. .NumEraseRegions= 1,
  246. .regions = {
  247. ERASEINFO(0x10000,64)
  248. }
  249. }, {
  250. .mfr_id = MANUFACTURER_AMD,
  251. .dev_id = AM29LV160DT,
  252. .name = "AMD AM29LV160DT",
  253. .uaddr = {
  254. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  255. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  256. },
  257. .DevSize = SIZE_2MiB,
  258. .CmdSet = P_ID_AMD_STD,
  259. .NumEraseRegions= 4,
  260. .regions = {
  261. ERASEINFO(0x10000,31),
  262. ERASEINFO(0x08000,1),
  263. ERASEINFO(0x02000,2),
  264. ERASEINFO(0x04000,1)
  265. }
  266. }, {
  267. .mfr_id = MANUFACTURER_AMD,
  268. .dev_id = AM29LV160DB,
  269. .name = "AMD AM29LV160DB",
  270. .uaddr = {
  271. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  272. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  273. },
  274. .DevSize = SIZE_2MiB,
  275. .CmdSet = P_ID_AMD_STD,
  276. .NumEraseRegions= 4,
  277. .regions = {
  278. ERASEINFO(0x04000,1),
  279. ERASEINFO(0x02000,2),
  280. ERASEINFO(0x08000,1),
  281. ERASEINFO(0x10000,31)
  282. }
  283. }, {
  284. .mfr_id = MANUFACTURER_AMD,
  285. .dev_id = AM29LV400BB,
  286. .name = "AMD AM29LV400BB",
  287. .uaddr = {
  288. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  289. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  290. },
  291. .DevSize = SIZE_512KiB,
  292. .CmdSet = P_ID_AMD_STD,
  293. .NumEraseRegions= 4,
  294. .regions = {
  295. ERASEINFO(0x04000,1),
  296. ERASEINFO(0x02000,2),
  297. ERASEINFO(0x08000,1),
  298. ERASEINFO(0x10000,7)
  299. }
  300. }, {
  301. .mfr_id = MANUFACTURER_AMD,
  302. .dev_id = AM29LV400BT,
  303. .name = "AMD AM29LV400BT",
  304. .uaddr = {
  305. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  306. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  307. },
  308. .DevSize = SIZE_512KiB,
  309. .CmdSet = P_ID_AMD_STD,
  310. .NumEraseRegions= 4,
  311. .regions = {
  312. ERASEINFO(0x10000,7),
  313. ERASEINFO(0x08000,1),
  314. ERASEINFO(0x02000,2),
  315. ERASEINFO(0x04000,1)
  316. }
  317. }, {
  318. .mfr_id = MANUFACTURER_AMD,
  319. .dev_id = AM29LV800BB,
  320. .name = "AMD AM29LV800BB",
  321. .uaddr = {
  322. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  323. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  324. },
  325. .DevSize = SIZE_1MiB,
  326. .CmdSet = P_ID_AMD_STD,
  327. .NumEraseRegions= 4,
  328. .regions = {
  329. ERASEINFO(0x04000,1),
  330. ERASEINFO(0x02000,2),
  331. ERASEINFO(0x08000,1),
  332. ERASEINFO(0x10000,15),
  333. }
  334. }, {
  335. /* add DL */
  336. .mfr_id = MANUFACTURER_AMD,
  337. .dev_id = AM29DL800BB,
  338. .name = "AMD AM29DL800BB",
  339. .uaddr = {
  340. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  341. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  342. },
  343. .DevSize = SIZE_1MiB,
  344. .CmdSet = P_ID_AMD_STD,
  345. .NumEraseRegions= 6,
  346. .regions = {
  347. ERASEINFO(0x04000,1),
  348. ERASEINFO(0x08000,1),
  349. ERASEINFO(0x02000,4),
  350. ERASEINFO(0x08000,1),
  351. ERASEINFO(0x04000,1),
  352. ERASEINFO(0x10000,14)
  353. }
  354. }, {
  355. .mfr_id = MANUFACTURER_AMD,
  356. .dev_id = AM29DL800BT,
  357. .name = "AMD AM29DL800BT",
  358. .uaddr = {
  359. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  360. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  361. },
  362. .DevSize = SIZE_1MiB,
  363. .CmdSet = P_ID_AMD_STD,
  364. .NumEraseRegions= 6,
  365. .regions = {
  366. ERASEINFO(0x10000,14),
  367. ERASEINFO(0x04000,1),
  368. ERASEINFO(0x08000,1),
  369. ERASEINFO(0x02000,4),
  370. ERASEINFO(0x08000,1),
  371. ERASEINFO(0x04000,1)
  372. }
  373. }, {
  374. .mfr_id = MANUFACTURER_AMD,
  375. .dev_id = AM29F800BB,
  376. .name = "AMD AM29F800BB",
  377. .uaddr = {
  378. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  379. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  380. },
  381. .DevSize = SIZE_1MiB,
  382. .CmdSet = P_ID_AMD_STD,
  383. .NumEraseRegions= 4,
  384. .regions = {
  385. ERASEINFO(0x04000,1),
  386. ERASEINFO(0x02000,2),
  387. ERASEINFO(0x08000,1),
  388. ERASEINFO(0x10000,15),
  389. }
  390. }, {
  391. .mfr_id = MANUFACTURER_AMD,
  392. .dev_id = AM29LV800BT,
  393. .name = "AMD AM29LV800BT",
  394. .uaddr = {
  395. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  396. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  397. },
  398. .DevSize = SIZE_1MiB,
  399. .CmdSet = P_ID_AMD_STD,
  400. .NumEraseRegions= 4,
  401. .regions = {
  402. ERASEINFO(0x10000,15),
  403. ERASEINFO(0x08000,1),
  404. ERASEINFO(0x02000,2),
  405. ERASEINFO(0x04000,1)
  406. }
  407. }, {
  408. .mfr_id = MANUFACTURER_AMD,
  409. .dev_id = AM29F800BT,
  410. .name = "AMD AM29F800BT",
  411. .uaddr = {
  412. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  413. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  414. },
  415. .DevSize = SIZE_1MiB,
  416. .CmdSet = P_ID_AMD_STD,
  417. .NumEraseRegions= 4,
  418. .regions = {
  419. ERASEINFO(0x10000,15),
  420. ERASEINFO(0x08000,1),
  421. ERASEINFO(0x02000,2),
  422. ERASEINFO(0x04000,1)
  423. }
  424. }, {
  425. .mfr_id = MANUFACTURER_AMD,
  426. .dev_id = AM29F017D,
  427. .name = "AMD AM29F017D",
  428. .uaddr = {
  429. [0] = MTD_UADDR_DONT_CARE /* x8 */
  430. },
  431. .DevSize = SIZE_2MiB,
  432. .CmdSet = P_ID_AMD_STD,
  433. .NumEraseRegions= 1,
  434. .regions = {
  435. ERASEINFO(0x10000,32),
  436. }
  437. }, {
  438. .mfr_id = MANUFACTURER_AMD,
  439. .dev_id = AM29F016D,
  440. .name = "AMD AM29F016D",
  441. .uaddr = {
  442. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  443. },
  444. .DevSize = SIZE_2MiB,
  445. .CmdSet = P_ID_AMD_STD,
  446. .NumEraseRegions= 1,
  447. .regions = {
  448. ERASEINFO(0x10000,32),
  449. }
  450. }, {
  451. .mfr_id = MANUFACTURER_AMD,
  452. .dev_id = AM29F080,
  453. .name = "AMD AM29F080",
  454. .uaddr = {
  455. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  456. },
  457. .DevSize = SIZE_1MiB,
  458. .CmdSet = P_ID_AMD_STD,
  459. .NumEraseRegions= 1,
  460. .regions = {
  461. ERASEINFO(0x10000,16),
  462. }
  463. }, {
  464. .mfr_id = MANUFACTURER_AMD,
  465. .dev_id = AM29F040,
  466. .name = "AMD AM29F040",
  467. .uaddr = {
  468. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  469. },
  470. .DevSize = SIZE_512KiB,
  471. .CmdSet = P_ID_AMD_STD,
  472. .NumEraseRegions= 1,
  473. .regions = {
  474. ERASEINFO(0x10000,8),
  475. }
  476. }, {
  477. .mfr_id = MANUFACTURER_AMD,
  478. .dev_id = AM29LV040B,
  479. .name = "AMD AM29LV040B",
  480. .uaddr = {
  481. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  482. },
  483. .DevSize = SIZE_512KiB,
  484. .CmdSet = P_ID_AMD_STD,
  485. .NumEraseRegions= 1,
  486. .regions = {
  487. ERASEINFO(0x10000,8),
  488. }
  489. }, {
  490. .mfr_id = MANUFACTURER_AMD,
  491. .dev_id = AM29F002T,
  492. .name = "AMD AM29F002T",
  493. .uaddr = {
  494. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  495. },
  496. .DevSize = SIZE_256KiB,
  497. .CmdSet = P_ID_AMD_STD,
  498. .NumEraseRegions= 4,
  499. .regions = {
  500. ERASEINFO(0x10000,3),
  501. ERASEINFO(0x08000,1),
  502. ERASEINFO(0x02000,2),
  503. ERASEINFO(0x04000,1),
  504. }
  505. }, {
  506. .mfr_id = MANUFACTURER_ATMEL,
  507. .dev_id = AT49BV512,
  508. .name = "Atmel AT49BV512",
  509. .uaddr = {
  510. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  511. },
  512. .DevSize = SIZE_64KiB,
  513. .CmdSet = P_ID_AMD_STD,
  514. .NumEraseRegions= 1,
  515. .regions = {
  516. ERASEINFO(0x10000,1)
  517. }
  518. }, {
  519. .mfr_id = MANUFACTURER_ATMEL,
  520. .dev_id = AT29LV512,
  521. .name = "Atmel AT29LV512",
  522. .uaddr = {
  523. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  524. },
  525. .DevSize = SIZE_64KiB,
  526. .CmdSet = P_ID_AMD_STD,
  527. .NumEraseRegions= 1,
  528. .regions = {
  529. ERASEINFO(0x80,256),
  530. ERASEINFO(0x80,256)
  531. }
  532. }, {
  533. .mfr_id = MANUFACTURER_ATMEL,
  534. .dev_id = AT49BV16X,
  535. .name = "Atmel AT49BV16X",
  536. .uaddr = {
  537. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  538. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  539. },
  540. .DevSize = SIZE_2MiB,
  541. .CmdSet = P_ID_AMD_STD,
  542. .NumEraseRegions= 2,
  543. .regions = {
  544. ERASEINFO(0x02000,8),
  545. ERASEINFO(0x10000,31)
  546. }
  547. }, {
  548. .mfr_id = MANUFACTURER_ATMEL,
  549. .dev_id = AT49BV16XT,
  550. .name = "Atmel AT49BV16XT",
  551. .uaddr = {
  552. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  553. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  554. },
  555. .DevSize = SIZE_2MiB,
  556. .CmdSet = P_ID_AMD_STD,
  557. .NumEraseRegions= 2,
  558. .regions = {
  559. ERASEINFO(0x10000,31),
  560. ERASEINFO(0x02000,8)
  561. }
  562. }, {
  563. .mfr_id = MANUFACTURER_ATMEL,
  564. .dev_id = AT49BV32X,
  565. .name = "Atmel AT49BV32X",
  566. .uaddr = {
  567. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  568. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  569. },
  570. .DevSize = SIZE_4MiB,
  571. .CmdSet = P_ID_AMD_STD,
  572. .NumEraseRegions= 2,
  573. .regions = {
  574. ERASEINFO(0x02000,8),
  575. ERASEINFO(0x10000,63)
  576. }
  577. }, {
  578. .mfr_id = MANUFACTURER_ATMEL,
  579. .dev_id = AT49BV32XT,
  580. .name = "Atmel AT49BV32XT",
  581. .uaddr = {
  582. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  583. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  584. },
  585. .DevSize = SIZE_4MiB,
  586. .CmdSet = P_ID_AMD_STD,
  587. .NumEraseRegions= 2,
  588. .regions = {
  589. ERASEINFO(0x10000,63),
  590. ERASEINFO(0x02000,8)
  591. }
  592. }, {
  593. .mfr_id = MANUFACTURER_FUJITSU,
  594. .dev_id = MBM29F040C,
  595. .name = "Fujitsu MBM29F040C",
  596. .uaddr = {
  597. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  598. },
  599. .DevSize = SIZE_512KiB,
  600. .CmdSet = P_ID_AMD_STD,
  601. .NumEraseRegions= 1,
  602. .regions = {
  603. ERASEINFO(0x10000,8)
  604. }
  605. }, {
  606. .mfr_id = MANUFACTURER_FUJITSU,
  607. .dev_id = MBM29LV650UE,
  608. .name = "Fujitsu MBM29LV650UE",
  609. .uaddr = {
  610. [0] = MTD_UADDR_DONT_CARE /* x16 */
  611. },
  612. .DevSize = SIZE_8MiB,
  613. .CmdSet = P_ID_AMD_STD,
  614. .NumEraseRegions= 1,
  615. .regions = {
  616. ERASEINFO(0x10000,128)
  617. }
  618. }, {
  619. .mfr_id = MANUFACTURER_FUJITSU,
  620. .dev_id = MBM29LV320TE,
  621. .name = "Fujitsu MBM29LV320TE",
  622. .uaddr = {
  623. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  624. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  625. },
  626. .DevSize = SIZE_4MiB,
  627. .CmdSet = P_ID_AMD_STD,
  628. .NumEraseRegions= 2,
  629. .regions = {
  630. ERASEINFO(0x10000,63),
  631. ERASEINFO(0x02000,8)
  632. }
  633. }, {
  634. .mfr_id = MANUFACTURER_FUJITSU,
  635. .dev_id = MBM29LV320BE,
  636. .name = "Fujitsu MBM29LV320BE",
  637. .uaddr = {
  638. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  639. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  640. },
  641. .DevSize = SIZE_4MiB,
  642. .CmdSet = P_ID_AMD_STD,
  643. .NumEraseRegions= 2,
  644. .regions = {
  645. ERASEINFO(0x02000,8),
  646. ERASEINFO(0x10000,63)
  647. }
  648. }, {
  649. .mfr_id = MANUFACTURER_FUJITSU,
  650. .dev_id = MBM29LV160TE,
  651. .name = "Fujitsu MBM29LV160TE",
  652. .uaddr = {
  653. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  654. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  655. },
  656. .DevSize = SIZE_2MiB,
  657. .CmdSet = P_ID_AMD_STD,
  658. .NumEraseRegions= 4,
  659. .regions = {
  660. ERASEINFO(0x10000,31),
  661. ERASEINFO(0x08000,1),
  662. ERASEINFO(0x02000,2),
  663. ERASEINFO(0x04000,1)
  664. }
  665. }, {
  666. .mfr_id = MANUFACTURER_FUJITSU,
  667. .dev_id = MBM29LV160BE,
  668. .name = "Fujitsu MBM29LV160BE",
  669. .uaddr = {
  670. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  671. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  672. },
  673. .DevSize = SIZE_2MiB,
  674. .CmdSet = P_ID_AMD_STD,
  675. .NumEraseRegions= 4,
  676. .regions = {
  677. ERASEINFO(0x04000,1),
  678. ERASEINFO(0x02000,2),
  679. ERASEINFO(0x08000,1),
  680. ERASEINFO(0x10000,31)
  681. }
  682. }, {
  683. .mfr_id = MANUFACTURER_FUJITSU,
  684. .dev_id = MBM29LV800BA,
  685. .name = "Fujitsu MBM29LV800BA",
  686. .uaddr = {
  687. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  688. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  689. },
  690. .DevSize = SIZE_1MiB,
  691. .CmdSet = P_ID_AMD_STD,
  692. .NumEraseRegions= 4,
  693. .regions = {
  694. ERASEINFO(0x04000,1),
  695. ERASEINFO(0x02000,2),
  696. ERASEINFO(0x08000,1),
  697. ERASEINFO(0x10000,15)
  698. }
  699. }, {
  700. .mfr_id = MANUFACTURER_FUJITSU,
  701. .dev_id = MBM29LV800TA,
  702. .name = "Fujitsu MBM29LV800TA",
  703. .uaddr = {
  704. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  705. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  706. },
  707. .DevSize = SIZE_1MiB,
  708. .CmdSet = P_ID_AMD_STD,
  709. .NumEraseRegions= 4,
  710. .regions = {
  711. ERASEINFO(0x10000,15),
  712. ERASEINFO(0x08000,1),
  713. ERASEINFO(0x02000,2),
  714. ERASEINFO(0x04000,1)
  715. }
  716. }, {
  717. .mfr_id = MANUFACTURER_FUJITSU,
  718. .dev_id = MBM29LV400BC,
  719. .name = "Fujitsu MBM29LV400BC",
  720. .uaddr = {
  721. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  722. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  723. },
  724. .DevSize = SIZE_512KiB,
  725. .CmdSet = P_ID_AMD_STD,
  726. .NumEraseRegions= 4,
  727. .regions = {
  728. ERASEINFO(0x04000,1),
  729. ERASEINFO(0x02000,2),
  730. ERASEINFO(0x08000,1),
  731. ERASEINFO(0x10000,7)
  732. }
  733. }, {
  734. .mfr_id = MANUFACTURER_FUJITSU,
  735. .dev_id = MBM29LV400TC,
  736. .name = "Fujitsu MBM29LV400TC",
  737. .uaddr = {
  738. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  739. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  740. },
  741. .DevSize = SIZE_512KiB,
  742. .CmdSet = P_ID_AMD_STD,
  743. .NumEraseRegions= 4,
  744. .regions = {
  745. ERASEINFO(0x10000,7),
  746. ERASEINFO(0x08000,1),
  747. ERASEINFO(0x02000,2),
  748. ERASEINFO(0x04000,1)
  749. }
  750. }, {
  751. .mfr_id = MANUFACTURER_HYUNDAI,
  752. .dev_id = HY29F002T,
  753. .name = "Hyundai HY29F002T",
  754. .uaddr = {
  755. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  756. },
  757. .DevSize = SIZE_256KiB,
  758. .CmdSet = P_ID_AMD_STD,
  759. .NumEraseRegions= 4,
  760. .regions = {
  761. ERASEINFO(0x10000,3),
  762. ERASEINFO(0x08000,1),
  763. ERASEINFO(0x02000,2),
  764. ERASEINFO(0x04000,1),
  765. }
  766. }, {
  767. .mfr_id = MANUFACTURER_INTEL,
  768. .dev_id = I28F004B3B,
  769. .name = "Intel 28F004B3B",
  770. .uaddr = {
  771. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  772. },
  773. .DevSize = SIZE_512KiB,
  774. .CmdSet = P_ID_INTEL_STD,
  775. .NumEraseRegions= 2,
  776. .regions = {
  777. ERASEINFO(0x02000, 8),
  778. ERASEINFO(0x10000, 7),
  779. }
  780. }, {
  781. .mfr_id = MANUFACTURER_INTEL,
  782. .dev_id = I28F004B3T,
  783. .name = "Intel 28F004B3T",
  784. .uaddr = {
  785. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  786. },
  787. .DevSize = SIZE_512KiB,
  788. .CmdSet = P_ID_INTEL_STD,
  789. .NumEraseRegions= 2,
  790. .regions = {
  791. ERASEINFO(0x10000, 7),
  792. ERASEINFO(0x02000, 8),
  793. }
  794. }, {
  795. .mfr_id = MANUFACTURER_INTEL,
  796. .dev_id = I28F400B3B,
  797. .name = "Intel 28F400B3B",
  798. .uaddr = {
  799. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  800. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  801. },
  802. .DevSize = SIZE_512KiB,
  803. .CmdSet = P_ID_INTEL_STD,
  804. .NumEraseRegions= 2,
  805. .regions = {
  806. ERASEINFO(0x02000, 8),
  807. ERASEINFO(0x10000, 7),
  808. }
  809. }, {
  810. .mfr_id = MANUFACTURER_INTEL,
  811. .dev_id = I28F400B3T,
  812. .name = "Intel 28F400B3T",
  813. .uaddr = {
  814. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  815. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  816. },
  817. .DevSize = SIZE_512KiB,
  818. .CmdSet = P_ID_INTEL_STD,
  819. .NumEraseRegions= 2,
  820. .regions = {
  821. ERASEINFO(0x10000, 7),
  822. ERASEINFO(0x02000, 8),
  823. }
  824. }, {
  825. .mfr_id = MANUFACTURER_INTEL,
  826. .dev_id = I28F008B3B,
  827. .name = "Intel 28F008B3B",
  828. .uaddr = {
  829. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  830. },
  831. .DevSize = SIZE_1MiB,
  832. .CmdSet = P_ID_INTEL_STD,
  833. .NumEraseRegions= 2,
  834. .regions = {
  835. ERASEINFO(0x02000, 8),
  836. ERASEINFO(0x10000, 15),
  837. }
  838. }, {
  839. .mfr_id = MANUFACTURER_INTEL,
  840. .dev_id = I28F008B3T,
  841. .name = "Intel 28F008B3T",
  842. .uaddr = {
  843. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  844. },
  845. .DevSize = SIZE_1MiB,
  846. .CmdSet = P_ID_INTEL_STD,
  847. .NumEraseRegions= 2,
  848. .regions = {
  849. ERASEINFO(0x10000, 15),
  850. ERASEINFO(0x02000, 8),
  851. }
  852. }, {
  853. .mfr_id = MANUFACTURER_INTEL,
  854. .dev_id = I28F008S5,
  855. .name = "Intel 28F008S5",
  856. .uaddr = {
  857. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  858. },
  859. .DevSize = SIZE_1MiB,
  860. .CmdSet = P_ID_INTEL_EXT,
  861. .NumEraseRegions= 1,
  862. .regions = {
  863. ERASEINFO(0x10000,16),
  864. }
  865. }, {
  866. .mfr_id = MANUFACTURER_INTEL,
  867. .dev_id = I28F016S5,
  868. .name = "Intel 28F016S5",
  869. .uaddr = {
  870. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  871. },
  872. .DevSize = SIZE_2MiB,
  873. .CmdSet = P_ID_INTEL_EXT,
  874. .NumEraseRegions= 1,
  875. .regions = {
  876. ERASEINFO(0x10000,32),
  877. }
  878. }, {
  879. .mfr_id = MANUFACTURER_INTEL,
  880. .dev_id = I28F008SA,
  881. .name = "Intel 28F008SA",
  882. .uaddr = {
  883. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  884. },
  885. .DevSize = SIZE_1MiB,
  886. .CmdSet = P_ID_INTEL_STD,
  887. .NumEraseRegions= 1,
  888. .regions = {
  889. ERASEINFO(0x10000, 16),
  890. }
  891. }, {
  892. .mfr_id = MANUFACTURER_INTEL,
  893. .dev_id = I28F800B3B,
  894. .name = "Intel 28F800B3B",
  895. .uaddr = {
  896. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  897. },
  898. .DevSize = SIZE_1MiB,
  899. .CmdSet = P_ID_INTEL_STD,
  900. .NumEraseRegions= 2,
  901. .regions = {
  902. ERASEINFO(0x02000, 8),
  903. ERASEINFO(0x10000, 15),
  904. }
  905. }, {
  906. .mfr_id = MANUFACTURER_INTEL,
  907. .dev_id = I28F800B3T,
  908. .name = "Intel 28F800B3T",
  909. .uaddr = {
  910. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  911. },
  912. .DevSize = SIZE_1MiB,
  913. .CmdSet = P_ID_INTEL_STD,
  914. .NumEraseRegions= 2,
  915. .regions = {
  916. ERASEINFO(0x10000, 15),
  917. ERASEINFO(0x02000, 8),
  918. }
  919. }, {
  920. .mfr_id = MANUFACTURER_INTEL,
  921. .dev_id = I28F016B3B,
  922. .name = "Intel 28F016B3B",
  923. .uaddr = {
  924. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  925. },
  926. .DevSize = SIZE_2MiB,
  927. .CmdSet = P_ID_INTEL_STD,
  928. .NumEraseRegions= 2,
  929. .regions = {
  930. ERASEINFO(0x02000, 8),
  931. ERASEINFO(0x10000, 31),
  932. }
  933. }, {
  934. .mfr_id = MANUFACTURER_INTEL,
  935. .dev_id = I28F016S3,
  936. .name = "Intel I28F016S3",
  937. .uaddr = {
  938. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  939. },
  940. .DevSize = SIZE_2MiB,
  941. .CmdSet = P_ID_INTEL_STD,
  942. .NumEraseRegions= 1,
  943. .regions = {
  944. ERASEINFO(0x10000, 32),
  945. }
  946. }, {
  947. .mfr_id = MANUFACTURER_INTEL,
  948. .dev_id = I28F016B3T,
  949. .name = "Intel 28F016B3T",
  950. .uaddr = {
  951. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  952. },
  953. .DevSize = SIZE_2MiB,
  954. .CmdSet = P_ID_INTEL_STD,
  955. .NumEraseRegions= 2,
  956. .regions = {
  957. ERASEINFO(0x10000, 31),
  958. ERASEINFO(0x02000, 8),
  959. }
  960. }, {
  961. .mfr_id = MANUFACTURER_INTEL,
  962. .dev_id = I28F160B3B,
  963. .name = "Intel 28F160B3B",
  964. .uaddr = {
  965. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  966. },
  967. .DevSize = SIZE_2MiB,
  968. .CmdSet = P_ID_INTEL_STD,
  969. .NumEraseRegions= 2,
  970. .regions = {
  971. ERASEINFO(0x02000, 8),
  972. ERASEINFO(0x10000, 31),
  973. }
  974. }, {
  975. .mfr_id = MANUFACTURER_INTEL,
  976. .dev_id = I28F160B3T,
  977. .name = "Intel 28F160B3T",
  978. .uaddr = {
  979. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  980. },
  981. .DevSize = SIZE_2MiB,
  982. .CmdSet = P_ID_INTEL_STD,
  983. .NumEraseRegions= 2,
  984. .regions = {
  985. ERASEINFO(0x10000, 31),
  986. ERASEINFO(0x02000, 8),
  987. }
  988. }, {
  989. .mfr_id = MANUFACTURER_INTEL,
  990. .dev_id = I28F320B3B,
  991. .name = "Intel 28F320B3B",
  992. .uaddr = {
  993. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  994. },
  995. .DevSize = SIZE_4MiB,
  996. .CmdSet = P_ID_INTEL_STD,
  997. .NumEraseRegions= 2,
  998. .regions = {
  999. ERASEINFO(0x02000, 8),
  1000. ERASEINFO(0x10000, 63),
  1001. }
  1002. }, {
  1003. .mfr_id = MANUFACTURER_INTEL,
  1004. .dev_id = I28F320B3T,
  1005. .name = "Intel 28F320B3T",
  1006. .uaddr = {
  1007. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1008. },
  1009. .DevSize = SIZE_4MiB,
  1010. .CmdSet = P_ID_INTEL_STD,
  1011. .NumEraseRegions= 2,
  1012. .regions = {
  1013. ERASEINFO(0x10000, 63),
  1014. ERASEINFO(0x02000, 8),
  1015. }
  1016. }, {
  1017. .mfr_id = MANUFACTURER_INTEL,
  1018. .dev_id = I28F640B3B,
  1019. .name = "Intel 28F640B3B",
  1020. .uaddr = {
  1021. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1022. },
  1023. .DevSize = SIZE_8MiB,
  1024. .CmdSet = P_ID_INTEL_STD,
  1025. .NumEraseRegions= 2,
  1026. .regions = {
  1027. ERASEINFO(0x02000, 8),
  1028. ERASEINFO(0x10000, 127),
  1029. }
  1030. }, {
  1031. .mfr_id = MANUFACTURER_INTEL,
  1032. .dev_id = I28F640B3T,
  1033. .name = "Intel 28F640B3T",
  1034. .uaddr = {
  1035. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1036. },
  1037. .DevSize = SIZE_8MiB,
  1038. .CmdSet = P_ID_INTEL_STD,
  1039. .NumEraseRegions= 2,
  1040. .regions = {
  1041. ERASEINFO(0x10000, 127),
  1042. ERASEINFO(0x02000, 8),
  1043. }
  1044. }, {
  1045. .mfr_id = MANUFACTURER_INTEL,
  1046. .dev_id = I82802AB,
  1047. .name = "Intel 82802AB",
  1048. .uaddr = {
  1049. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1050. },
  1051. .DevSize = SIZE_512KiB,
  1052. .CmdSet = P_ID_INTEL_EXT,
  1053. .NumEraseRegions= 1,
  1054. .regions = {
  1055. ERASEINFO(0x10000,8),
  1056. }
  1057. }, {
  1058. .mfr_id = MANUFACTURER_INTEL,
  1059. .dev_id = I82802AC,
  1060. .name = "Intel 82802AC",
  1061. .uaddr = {
  1062. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1063. },
  1064. .DevSize = SIZE_1MiB,
  1065. .CmdSet = P_ID_INTEL_EXT,
  1066. .NumEraseRegions= 1,
  1067. .regions = {
  1068. ERASEINFO(0x10000,16),
  1069. }
  1070. }, {
  1071. .mfr_id = MANUFACTURER_MACRONIX,
  1072. .dev_id = MX29LV040C,
  1073. .name = "Macronix MX29LV040C",
  1074. .uaddr = {
  1075. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1076. },
  1077. .DevSize = SIZE_512KiB,
  1078. .CmdSet = P_ID_AMD_STD,
  1079. .NumEraseRegions= 1,
  1080. .regions = {
  1081. ERASEINFO(0x10000,8),
  1082. }
  1083. }, {
  1084. .mfr_id = MANUFACTURER_MACRONIX,
  1085. .dev_id = MX29LV160T,
  1086. .name = "MXIC MX29LV160T",
  1087. .uaddr = {
  1088. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1089. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1090. },
  1091. .DevSize = SIZE_2MiB,
  1092. .CmdSet = P_ID_AMD_STD,
  1093. .NumEraseRegions= 4,
  1094. .regions = {
  1095. ERASEINFO(0x10000,31),
  1096. ERASEINFO(0x08000,1),
  1097. ERASEINFO(0x02000,2),
  1098. ERASEINFO(0x04000,1)
  1099. }
  1100. }, {
  1101. .mfr_id = MANUFACTURER_NEC,
  1102. .dev_id = UPD29F064115,
  1103. .name = "NEC uPD29F064115",
  1104. .uaddr = {
  1105. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1106. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1107. },
  1108. .DevSize = SIZE_8MiB,
  1109. .CmdSet = P_ID_AMD_STD,
  1110. .NumEraseRegions= 3,
  1111. .regions = {
  1112. ERASEINFO(0x2000,8),
  1113. ERASEINFO(0x10000,126),
  1114. ERASEINFO(0x2000,8),
  1115. }
  1116. }, {
  1117. .mfr_id = MANUFACTURER_MACRONIX,
  1118. .dev_id = MX29LV160B,
  1119. .name = "MXIC MX29LV160B",
  1120. .uaddr = {
  1121. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1122. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1123. },
  1124. .DevSize = SIZE_2MiB,
  1125. .CmdSet = P_ID_AMD_STD,
  1126. .NumEraseRegions= 4,
  1127. .regions = {
  1128. ERASEINFO(0x04000,1),
  1129. ERASEINFO(0x02000,2),
  1130. ERASEINFO(0x08000,1),
  1131. ERASEINFO(0x10000,31)
  1132. }
  1133. }, {
  1134. .mfr_id = MANUFACTURER_MACRONIX,
  1135. .dev_id = MX29F016,
  1136. .name = "Macronix MX29F016",
  1137. .uaddr = {
  1138. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1139. },
  1140. .DevSize = SIZE_2MiB,
  1141. .CmdSet = P_ID_AMD_STD,
  1142. .NumEraseRegions= 1,
  1143. .regions = {
  1144. ERASEINFO(0x10000,32),
  1145. }
  1146. }, {
  1147. .mfr_id = MANUFACTURER_MACRONIX,
  1148. .dev_id = MX29F004T,
  1149. .name = "Macronix MX29F004T",
  1150. .uaddr = {
  1151. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1152. },
  1153. .DevSize = SIZE_512KiB,
  1154. .CmdSet = P_ID_AMD_STD,
  1155. .NumEraseRegions= 4,
  1156. .regions = {
  1157. ERASEINFO(0x10000,7),
  1158. ERASEINFO(0x08000,1),
  1159. ERASEINFO(0x02000,2),
  1160. ERASEINFO(0x04000,1),
  1161. }
  1162. }, {
  1163. .mfr_id = MANUFACTURER_MACRONIX,
  1164. .dev_id = MX29F004B,
  1165. .name = "Macronix MX29F004B",
  1166. .uaddr = {
  1167. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1168. },
  1169. .DevSize = SIZE_512KiB,
  1170. .CmdSet = P_ID_AMD_STD,
  1171. .NumEraseRegions= 4,
  1172. .regions = {
  1173. ERASEINFO(0x04000,1),
  1174. ERASEINFO(0x02000,2),
  1175. ERASEINFO(0x08000,1),
  1176. ERASEINFO(0x10000,7),
  1177. }
  1178. }, {
  1179. .mfr_id = MANUFACTURER_MACRONIX,
  1180. .dev_id = MX29F002T,
  1181. .name = "Macronix MX29F002T",
  1182. .uaddr = {
  1183. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1184. },
  1185. .DevSize = SIZE_256KiB,
  1186. .CmdSet = P_ID_AMD_STD,
  1187. .NumEraseRegions= 4,
  1188. .regions = {
  1189. ERASEINFO(0x10000,3),
  1190. ERASEINFO(0x08000,1),
  1191. ERASEINFO(0x02000,2),
  1192. ERASEINFO(0x04000,1),
  1193. }
  1194. }, {
  1195. .mfr_id = MANUFACTURER_PMC,
  1196. .dev_id = PM49FL002,
  1197. .name = "PMC Pm49FL002",
  1198. .uaddr = {
  1199. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1200. },
  1201. .DevSize = SIZE_256KiB,
  1202. .CmdSet = P_ID_AMD_STD,
  1203. .NumEraseRegions= 1,
  1204. .regions = {
  1205. ERASEINFO( 0x01000, 64 )
  1206. }
  1207. }, {
  1208. .mfr_id = MANUFACTURER_PMC,
  1209. .dev_id = PM49FL004,
  1210. .name = "PMC Pm49FL004",
  1211. .uaddr = {
  1212. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1213. },
  1214. .DevSize = SIZE_512KiB,
  1215. .CmdSet = P_ID_AMD_STD,
  1216. .NumEraseRegions= 1,
  1217. .regions = {
  1218. ERASEINFO( 0x01000, 128 )
  1219. }
  1220. }, {
  1221. .mfr_id = MANUFACTURER_PMC,
  1222. .dev_id = PM49FL008,
  1223. .name = "PMC Pm49FL008",
  1224. .uaddr = {
  1225. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1226. },
  1227. .DevSize = SIZE_1MiB,
  1228. .CmdSet = P_ID_AMD_STD,
  1229. .NumEraseRegions= 1,
  1230. .regions = {
  1231. ERASEINFO( 0x01000, 256 )
  1232. }
  1233. }, {
  1234. .mfr_id = MANUFACTURER_SST,
  1235. .dev_id = SST39LF512,
  1236. .name = "SST 39LF512",
  1237. .uaddr = {
  1238. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1239. },
  1240. .DevSize = SIZE_64KiB,
  1241. .CmdSet = P_ID_AMD_STD,
  1242. .NumEraseRegions= 1,
  1243. .regions = {
  1244. ERASEINFO(0x01000,16),
  1245. }
  1246. }, {
  1247. .mfr_id = MANUFACTURER_SST,
  1248. .dev_id = SST39LF010,
  1249. .name = "SST 39LF010",
  1250. .uaddr = {
  1251. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1252. },
  1253. .DevSize = SIZE_128KiB,
  1254. .CmdSet = P_ID_AMD_STD,
  1255. .NumEraseRegions= 1,
  1256. .regions = {
  1257. ERASEINFO(0x01000,32),
  1258. }
  1259. }, {
  1260. .mfr_id = MANUFACTURER_SST,
  1261. .dev_id = SST29EE020,
  1262. .name = "SST 29EE020",
  1263. .uaddr = {
  1264. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1265. },
  1266. .DevSize = SIZE_256KiB,
  1267. .CmdSet = P_ID_SST_PAGE,
  1268. .NumEraseRegions= 1,
  1269. .regions = {ERASEINFO(0x01000,64),
  1270. }
  1271. }, {
  1272. .mfr_id = MANUFACTURER_SST,
  1273. .dev_id = SST29LE020,
  1274. .name = "SST 29LE020",
  1275. .uaddr = {
  1276. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1277. },
  1278. .DevSize = SIZE_256KiB,
  1279. .CmdSet = P_ID_SST_PAGE,
  1280. .NumEraseRegions= 1,
  1281. .regions = {ERASEINFO(0x01000,64),
  1282. }
  1283. }, {
  1284. .mfr_id = MANUFACTURER_SST,
  1285. .dev_id = SST39LF020,
  1286. .name = "SST 39LF020",
  1287. .uaddr = {
  1288. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1289. },
  1290. .DevSize = SIZE_256KiB,
  1291. .CmdSet = P_ID_AMD_STD,
  1292. .NumEraseRegions= 1,
  1293. .regions = {
  1294. ERASEINFO(0x01000,64),
  1295. }
  1296. }, {
  1297. .mfr_id = MANUFACTURER_SST,
  1298. .dev_id = SST39LF040,
  1299. .name = "SST 39LF040",
  1300. .uaddr = {
  1301. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1302. },
  1303. .DevSize = SIZE_512KiB,
  1304. .CmdSet = P_ID_AMD_STD,
  1305. .NumEraseRegions= 1,
  1306. .regions = {
  1307. ERASEINFO(0x01000,128),
  1308. }
  1309. }, {
  1310. .mfr_id = MANUFACTURER_SST,
  1311. .dev_id = SST39SF010A,
  1312. .name = "SST 39SF010A",
  1313. .uaddr = {
  1314. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1315. },
  1316. .DevSize = SIZE_128KiB,
  1317. .CmdSet = P_ID_AMD_STD,
  1318. .NumEraseRegions= 1,
  1319. .regions = {
  1320. ERASEINFO(0x01000,32),
  1321. }
  1322. }, {
  1323. .mfr_id = MANUFACTURER_SST,
  1324. .dev_id = SST39SF020A,
  1325. .name = "SST 39SF020A",
  1326. .uaddr = {
  1327. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1328. },
  1329. .DevSize = SIZE_256KiB,
  1330. .CmdSet = P_ID_AMD_STD,
  1331. .NumEraseRegions= 1,
  1332. .regions = {
  1333. ERASEINFO(0x01000,64),
  1334. }
  1335. }, {
  1336. .mfr_id = MANUFACTURER_SST,
  1337. .dev_id = SST49LF004B,
  1338. .name = "SST 49LF004B",
  1339. .uaddr = {
  1340. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1341. },
  1342. .DevSize = SIZE_512KiB,
  1343. .CmdSet = P_ID_AMD_STD,
  1344. .NumEraseRegions= 1,
  1345. .regions = {
  1346. ERASEINFO(0x01000,128),
  1347. }
  1348. }, {
  1349. .mfr_id = MANUFACTURER_SST,
  1350. .dev_id = SST49LF008A,
  1351. .name = "SST 49LF008A",
  1352. .uaddr = {
  1353. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1354. },
  1355. .DevSize = SIZE_1MiB,
  1356. .CmdSet = P_ID_AMD_STD,
  1357. .NumEraseRegions= 1,
  1358. .regions = {
  1359. ERASEINFO(0x01000,256),
  1360. }
  1361. }, {
  1362. .mfr_id = MANUFACTURER_SST,
  1363. .dev_id = SST49LF030A,
  1364. .name = "SST 49LF030A",
  1365. .uaddr = {
  1366. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1367. },
  1368. .DevSize = SIZE_512KiB,
  1369. .CmdSet = P_ID_AMD_STD,
  1370. .NumEraseRegions= 1,
  1371. .regions = {
  1372. ERASEINFO(0x01000,96),
  1373. }
  1374. }, {
  1375. .mfr_id = MANUFACTURER_SST,
  1376. .dev_id = SST49LF040A,
  1377. .name = "SST 49LF040A",
  1378. .uaddr = {
  1379. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1380. },
  1381. .DevSize = SIZE_512KiB,
  1382. .CmdSet = P_ID_AMD_STD,
  1383. .NumEraseRegions= 1,
  1384. .regions = {
  1385. ERASEINFO(0x01000,128),
  1386. }
  1387. }, {
  1388. .mfr_id = MANUFACTURER_SST,
  1389. .dev_id = SST49LF080A,
  1390. .name = "SST 49LF080A",
  1391. .uaddr = {
  1392. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1393. },
  1394. .DevSize = SIZE_1MiB,
  1395. .CmdSet = P_ID_AMD_STD,
  1396. .NumEraseRegions= 1,
  1397. .regions = {
  1398. ERASEINFO(0x01000,256),
  1399. }
  1400. }, {
  1401. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1402. .dev_id = SST39LF160,
  1403. .name = "SST 39LF160",
  1404. .uaddr = {
  1405. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1406. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1407. },
  1408. .DevSize = SIZE_2MiB,
  1409. .CmdSet = P_ID_AMD_STD,
  1410. .NumEraseRegions= 2,
  1411. .regions = {
  1412. ERASEINFO(0x1000,256),
  1413. ERASEINFO(0x1000,256)
  1414. }
  1415. }, {
  1416. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1417. .dev_id = M29W800DT,
  1418. .name = "ST M29W800DT",
  1419. .uaddr = {
  1420. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1421. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1422. },
  1423. .DevSize = SIZE_1MiB,
  1424. .CmdSet = P_ID_AMD_STD,
  1425. .NumEraseRegions= 4,
  1426. .regions = {
  1427. ERASEINFO(0x10000,15),
  1428. ERASEINFO(0x08000,1),
  1429. ERASEINFO(0x02000,2),
  1430. ERASEINFO(0x04000,1)
  1431. }
  1432. }, {
  1433. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1434. .dev_id = M29W800DB,
  1435. .name = "ST M29W800DB",
  1436. .uaddr = {
  1437. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1438. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1439. },
  1440. .DevSize = SIZE_1MiB,
  1441. .CmdSet = P_ID_AMD_STD,
  1442. .NumEraseRegions= 4,
  1443. .regions = {
  1444. ERASEINFO(0x04000,1),
  1445. ERASEINFO(0x02000,2),
  1446. ERASEINFO(0x08000,1),
  1447. ERASEINFO(0x10000,15)
  1448. }
  1449. }, {
  1450. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1451. .dev_id = M29W160DT,
  1452. .name = "ST M29W160DT",
  1453. .uaddr = {
  1454. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1455. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1456. },
  1457. .DevSize = SIZE_2MiB,
  1458. .CmdSet = P_ID_AMD_STD,
  1459. .NumEraseRegions= 4,
  1460. .regions = {
  1461. ERASEINFO(0x10000,31),
  1462. ERASEINFO(0x08000,1),
  1463. ERASEINFO(0x02000,2),
  1464. ERASEINFO(0x04000,1)
  1465. }
  1466. }, {
  1467. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1468. .dev_id = M29W160DB,
  1469. .name = "ST M29W160DB",
  1470. .uaddr = {
  1471. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1472. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1473. },
  1474. .DevSize = SIZE_2MiB,
  1475. .CmdSet = P_ID_AMD_STD,
  1476. .NumEraseRegions= 4,
  1477. .regions = {
  1478. ERASEINFO(0x04000,1),
  1479. ERASEINFO(0x02000,2),
  1480. ERASEINFO(0x08000,1),
  1481. ERASEINFO(0x10000,31)
  1482. }
  1483. }, {
  1484. .mfr_id = MANUFACTURER_ST,
  1485. .dev_id = M29W040B,
  1486. .name = "ST M29W040B",
  1487. .uaddr = {
  1488. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1489. },
  1490. .DevSize = SIZE_512KiB,
  1491. .CmdSet = P_ID_AMD_STD,
  1492. .NumEraseRegions= 1,
  1493. .regions = {
  1494. ERASEINFO(0x10000,8),
  1495. }
  1496. }, {
  1497. .mfr_id = MANUFACTURER_ST,
  1498. .dev_id = M50FW040,
  1499. .name = "ST M50FW040",
  1500. .uaddr = {
  1501. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1502. },
  1503. .DevSize = SIZE_512KiB,
  1504. .CmdSet = P_ID_INTEL_EXT,
  1505. .NumEraseRegions= 1,
  1506. .regions = {
  1507. ERASEINFO(0x10000,8),
  1508. }
  1509. }, {
  1510. .mfr_id = MANUFACTURER_ST,
  1511. .dev_id = M50FW080,
  1512. .name = "ST M50FW080",
  1513. .uaddr = {
  1514. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1515. },
  1516. .DevSize = SIZE_1MiB,
  1517. .CmdSet = P_ID_INTEL_EXT,
  1518. .NumEraseRegions= 1,
  1519. .regions = {
  1520. ERASEINFO(0x10000,16),
  1521. }
  1522. }, {
  1523. .mfr_id = MANUFACTURER_ST,
  1524. .dev_id = M50FW016,
  1525. .name = "ST M50FW016",
  1526. .uaddr = {
  1527. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1528. },
  1529. .DevSize = SIZE_2MiB,
  1530. .CmdSet = P_ID_INTEL_EXT,
  1531. .NumEraseRegions= 1,
  1532. .regions = {
  1533. ERASEINFO(0x10000,32),
  1534. }
  1535. }, {
  1536. .mfr_id = MANUFACTURER_ST,
  1537. .dev_id = M50LPW080,
  1538. .name = "ST M50LPW080",
  1539. .uaddr = {
  1540. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1541. },
  1542. .DevSize = SIZE_1MiB,
  1543. .CmdSet = P_ID_INTEL_EXT,
  1544. .NumEraseRegions= 1,
  1545. .regions = {
  1546. ERASEINFO(0x10000,16),
  1547. }
  1548. }, {
  1549. .mfr_id = MANUFACTURER_TOSHIBA,
  1550. .dev_id = TC58FVT160,
  1551. .name = "Toshiba TC58FVT160",
  1552. .uaddr = {
  1553. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1554. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1555. },
  1556. .DevSize = SIZE_2MiB,
  1557. .CmdSet = P_ID_AMD_STD,
  1558. .NumEraseRegions= 4,
  1559. .regions = {
  1560. ERASEINFO(0x10000,31),
  1561. ERASEINFO(0x08000,1),
  1562. ERASEINFO(0x02000,2),
  1563. ERASEINFO(0x04000,1)
  1564. }
  1565. }, {
  1566. .mfr_id = MANUFACTURER_TOSHIBA,
  1567. .dev_id = TC58FVB160,
  1568. .name = "Toshiba TC58FVB160",
  1569. .uaddr = {
  1570. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1571. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1572. },
  1573. .DevSize = SIZE_2MiB,
  1574. .CmdSet = P_ID_AMD_STD,
  1575. .NumEraseRegions= 4,
  1576. .regions = {
  1577. ERASEINFO(0x04000,1),
  1578. ERASEINFO(0x02000,2),
  1579. ERASEINFO(0x08000,1),
  1580. ERASEINFO(0x10000,31)
  1581. }
  1582. }, {
  1583. .mfr_id = MANUFACTURER_TOSHIBA,
  1584. .dev_id = TC58FVB321,
  1585. .name = "Toshiba TC58FVB321",
  1586. .uaddr = {
  1587. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1588. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1589. },
  1590. .DevSize = SIZE_4MiB,
  1591. .CmdSet = P_ID_AMD_STD,
  1592. .NumEraseRegions= 2,
  1593. .regions = {
  1594. ERASEINFO(0x02000,8),
  1595. ERASEINFO(0x10000,63)
  1596. }
  1597. }, {
  1598. .mfr_id = MANUFACTURER_TOSHIBA,
  1599. .dev_id = TC58FVT321,
  1600. .name = "Toshiba TC58FVT321",
  1601. .uaddr = {
  1602. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1603. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1604. },
  1605. .DevSize = SIZE_4MiB,
  1606. .CmdSet = P_ID_AMD_STD,
  1607. .NumEraseRegions= 2,
  1608. .regions = {
  1609. ERASEINFO(0x10000,63),
  1610. ERASEINFO(0x02000,8)
  1611. }
  1612. }, {
  1613. .mfr_id = MANUFACTURER_TOSHIBA,
  1614. .dev_id = TC58FVB641,
  1615. .name = "Toshiba TC58FVB641",
  1616. .uaddr = {
  1617. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1618. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1619. },
  1620. .DevSize = SIZE_8MiB,
  1621. .CmdSet = P_ID_AMD_STD,
  1622. .NumEraseRegions= 2,
  1623. .regions = {
  1624. ERASEINFO(0x02000,8),
  1625. ERASEINFO(0x10000,127)
  1626. }
  1627. }, {
  1628. .mfr_id = MANUFACTURER_TOSHIBA,
  1629. .dev_id = TC58FVT641,
  1630. .name = "Toshiba TC58FVT641",
  1631. .uaddr = {
  1632. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1633. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1634. },
  1635. .DevSize = SIZE_8MiB,
  1636. .CmdSet = P_ID_AMD_STD,
  1637. .NumEraseRegions= 2,
  1638. .regions = {
  1639. ERASEINFO(0x10000,127),
  1640. ERASEINFO(0x02000,8)
  1641. }
  1642. }, {
  1643. .mfr_id = MANUFACTURER_WINBOND,
  1644. .dev_id = W49V002A,
  1645. .name = "Winbond W49V002A",
  1646. .uaddr = {
  1647. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1648. },
  1649. .DevSize = SIZE_256KiB,
  1650. .CmdSet = P_ID_AMD_STD,
  1651. .NumEraseRegions= 4,
  1652. .regions = {
  1653. ERASEINFO(0x10000, 3),
  1654. ERASEINFO(0x08000, 1),
  1655. ERASEINFO(0x02000, 2),
  1656. ERASEINFO(0x04000, 1),
  1657. }
  1658. }
  1659. };
  1660. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index);
  1661. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1662. unsigned long *chip_map, struct cfi_private *cfi);
  1663. static struct mtd_info *jedec_probe(struct map_info *map);
  1664. static inline u32 jedec_read_mfr(struct map_info *map, __u32 base,
  1665. struct cfi_private *cfi)
  1666. {
  1667. map_word result;
  1668. unsigned long mask;
  1669. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1670. mask = (1 << (cfi->device_type * 8)) -1;
  1671. result = map_read(map, base + ofs);
  1672. return result.x[0] & mask;
  1673. }
  1674. static inline u32 jedec_read_id(struct map_info *map, __u32 base,
  1675. struct cfi_private *cfi)
  1676. {
  1677. map_word result;
  1678. unsigned long mask;
  1679. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1680. mask = (1 << (cfi->device_type * 8)) -1;
  1681. result = map_read(map, base + ofs);
  1682. return result.x[0] & mask;
  1683. }
  1684. static inline void jedec_reset(u32 base, struct map_info *map,
  1685. struct cfi_private *cfi)
  1686. {
  1687. /* Reset */
  1688. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1689. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1690. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1691. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1692. * as they will ignore the writes and dont care what address
  1693. * the F0 is written to */
  1694. if(cfi->addr_unlock1) {
  1695. DEBUG( MTD_DEBUG_LEVEL3,
  1696. "reset unlock called %x %x \n",
  1697. cfi->addr_unlock1,cfi->addr_unlock2);
  1698. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1699. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1700. }
  1701. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1702. /* Some misdesigned intel chips do not respond for 0xF0 for a reset,
  1703. * so ensure we're in read mode. Send both the Intel and the AMD command
  1704. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1705. * this should be safe.
  1706. */
  1707. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1708. /* FIXME - should have reset delay before continuing */
  1709. }
  1710. static inline __u8 finfo_uaddr(const struct amd_flash_info *finfo, int device_type)
  1711. {
  1712. int uaddr_idx;
  1713. __u8 uaddr = MTD_UADDR_NOT_SUPPORTED;
  1714. switch ( device_type ) {
  1715. case CFI_DEVICETYPE_X8: uaddr_idx = 0; break;
  1716. case CFI_DEVICETYPE_X16: uaddr_idx = 1; break;
  1717. case CFI_DEVICETYPE_X32: uaddr_idx = 2; break;
  1718. default:
  1719. printk(KERN_NOTICE "MTD: %s(): unknown device_type %d\n",
  1720. __func__, device_type);
  1721. goto uaddr_done;
  1722. }
  1723. uaddr = finfo->uaddr[uaddr_idx];
  1724. if (uaddr != MTD_UADDR_NOT_SUPPORTED ) {
  1725. /* ASSERT("The unlock addresses for non-8-bit mode
  1726. are bollocks. We don't really need an array."); */
  1727. uaddr = finfo->uaddr[0];
  1728. }
  1729. uaddr_done:
  1730. return uaddr;
  1731. }
  1732. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1733. {
  1734. int i,num_erase_regions;
  1735. __u8 uaddr;
  1736. printk("Found: %s\n",jedec_table[index].name);
  1737. num_erase_regions = jedec_table[index].NumEraseRegions;
  1738. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1739. if (!p_cfi->cfiq) {
  1740. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1741. return 0;
  1742. }
  1743. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1744. p_cfi->cfiq->P_ID = jedec_table[index].CmdSet;
  1745. p_cfi->cfiq->NumEraseRegions = jedec_table[index].NumEraseRegions;
  1746. p_cfi->cfiq->DevSize = jedec_table[index].DevSize;
  1747. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1748. for (i=0; i<num_erase_regions; i++){
  1749. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1750. }
  1751. p_cfi->cmdset_priv = NULL;
  1752. /* This may be redundant for some cases, but it doesn't hurt */
  1753. p_cfi->mfr = jedec_table[index].mfr_id;
  1754. p_cfi->id = jedec_table[index].dev_id;
  1755. uaddr = finfo_uaddr(&jedec_table[index], p_cfi->device_type);
  1756. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1757. kfree( p_cfi->cfiq );
  1758. return 0;
  1759. }
  1760. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1;
  1761. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2;
  1762. return 1; /* ok */
  1763. }
  1764. /*
  1765. * There is a BIG problem properly ID'ing the JEDEC devic and guaranteeing
  1766. * the mapped address, unlock addresses, and proper chip ID. This function
  1767. * attempts to minimize errors. It is doubtfull that this probe will ever
  1768. * be perfect - consequently there should be some module parameters that
  1769. * could be manually specified to force the chip info.
  1770. */
  1771. static inline int jedec_match( __u32 base,
  1772. struct map_info *map,
  1773. struct cfi_private *cfi,
  1774. const struct amd_flash_info *finfo )
  1775. {
  1776. int rc = 0; /* failure until all tests pass */
  1777. u32 mfr, id;
  1778. __u8 uaddr;
  1779. /*
  1780. * The IDs must match. For X16 and X32 devices operating in
  1781. * a lower width ( X8 or X16 ), the device ID's are usually just
  1782. * the lower byte(s) of the larger device ID for wider mode. If
  1783. * a part is found that doesn't fit this assumption (device id for
  1784. * smaller width mode is completely unrealated to full-width mode)
  1785. * then the jedec_table[] will have to be augmented with the IDs
  1786. * for different widths.
  1787. */
  1788. switch (cfi->device_type) {
  1789. case CFI_DEVICETYPE_X8:
  1790. mfr = (__u8)finfo->mfr_id;
  1791. id = (__u8)finfo->dev_id;
  1792. break;
  1793. case CFI_DEVICETYPE_X16:
  1794. mfr = (__u16)finfo->mfr_id;
  1795. id = (__u16)finfo->dev_id;
  1796. break;
  1797. case CFI_DEVICETYPE_X32:
  1798. mfr = (__u16)finfo->mfr_id;
  1799. id = (__u32)finfo->dev_id;
  1800. break;
  1801. default:
  1802. printk(KERN_WARNING
  1803. "MTD %s(): Unsupported device type %d\n",
  1804. __func__, cfi->device_type);
  1805. goto match_done;
  1806. }
  1807. if ( cfi->mfr != mfr || cfi->id != id ) {
  1808. goto match_done;
  1809. }
  1810. /* the part size must fit in the memory window */
  1811. DEBUG( MTD_DEBUG_LEVEL3,
  1812. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1813. __func__, base, 1 << finfo->DevSize, base + (1 << finfo->DevSize) );
  1814. if ( base + cfi_interleave(cfi) * ( 1 << finfo->DevSize ) > map->size ) {
  1815. DEBUG( MTD_DEBUG_LEVEL3,
  1816. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1817. __func__, finfo->mfr_id, finfo->dev_id,
  1818. 1 << finfo->DevSize );
  1819. goto match_done;
  1820. }
  1821. uaddr = finfo_uaddr(finfo, cfi->device_type);
  1822. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1823. goto match_done;
  1824. }
  1825. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1826. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1827. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1828. && ( unlock_addrs[uaddr].addr1 != cfi->addr_unlock1 ||
  1829. unlock_addrs[uaddr].addr2 != cfi->addr_unlock2 ) ) {
  1830. DEBUG( MTD_DEBUG_LEVEL3,
  1831. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1832. __func__,
  1833. unlock_addrs[uaddr].addr1,
  1834. unlock_addrs[uaddr].addr2);
  1835. goto match_done;
  1836. }
  1837. /*
  1838. * Make sure the ID's dissappear when the device is taken out of
  1839. * ID mode. The only time this should fail when it should succeed
  1840. * is when the ID's are written as data to the same
  1841. * addresses. For this rare and unfortunate case the chip
  1842. * cannot be probed correctly.
  1843. * FIXME - write a driver that takes all of the chip info as
  1844. * module parameters, doesn't probe but forces a load.
  1845. */
  1846. DEBUG( MTD_DEBUG_LEVEL3,
  1847. "MTD %s(): check ID's disappear when not in ID mode\n",
  1848. __func__ );
  1849. jedec_reset( base, map, cfi );
  1850. mfr = jedec_read_mfr( map, base, cfi );
  1851. id = jedec_read_id( map, base, cfi );
  1852. if ( mfr == cfi->mfr && id == cfi->id ) {
  1853. DEBUG( MTD_DEBUG_LEVEL3,
  1854. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1855. "You might need to manually specify JEDEC parameters.\n",
  1856. __func__, cfi->mfr, cfi->id );
  1857. goto match_done;
  1858. }
  1859. /* all tests passed - mark as success */
  1860. rc = 1;
  1861. /*
  1862. * Put the device back in ID mode - only need to do this if we
  1863. * were truly frobbing a real device.
  1864. */
  1865. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1866. if(cfi->addr_unlock1) {
  1867. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1868. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1869. }
  1870. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1871. /* FIXME - should have a delay before continuing */
  1872. match_done:
  1873. return rc;
  1874. }
  1875. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1876. unsigned long *chip_map, struct cfi_private *cfi)
  1877. {
  1878. int i;
  1879. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1880. u32 probe_offset1, probe_offset2;
  1881. retry:
  1882. if (!cfi->numchips) {
  1883. uaddr_idx++;
  1884. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1885. return 0;
  1886. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
  1887. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
  1888. }
  1889. /* Make certain we aren't probing past the end of map */
  1890. if (base >= map->size) {
  1891. printk(KERN_NOTICE
  1892. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1893. base, map->size -1);
  1894. return 0;
  1895. }
  1896. /* Ensure the unlock addresses we try stay inside the map */
  1897. probe_offset1 = cfi_build_cmd_addr(
  1898. cfi->addr_unlock1,
  1899. cfi_interleave(cfi),
  1900. cfi->device_type);
  1901. probe_offset2 = cfi_build_cmd_addr(
  1902. cfi->addr_unlock1,
  1903. cfi_interleave(cfi),
  1904. cfi->device_type);
  1905. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1906. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1907. {
  1908. goto retry;
  1909. }
  1910. /* Reset */
  1911. jedec_reset(base, map, cfi);
  1912. /* Autoselect Mode */
  1913. if(cfi->addr_unlock1) {
  1914. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1915. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1916. }
  1917. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1918. /* FIXME - should have a delay before continuing */
  1919. if (!cfi->numchips) {
  1920. /* This is the first time we're called. Set up the CFI
  1921. stuff accordingly and return */
  1922. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1923. cfi->id = jedec_read_id(map, base, cfi);
  1924. DEBUG(MTD_DEBUG_LEVEL3,
  1925. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1926. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1927. for (i=0; i<sizeof(jedec_table)/sizeof(jedec_table[0]); i++) {
  1928. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1929. DEBUG( MTD_DEBUG_LEVEL3,
  1930. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1931. __func__, cfi->mfr, cfi->id,
  1932. cfi->addr_unlock1, cfi->addr_unlock2 );
  1933. if (!cfi_jedec_setup(cfi, i))
  1934. return 0;
  1935. goto ok_out;
  1936. }
  1937. }
  1938. goto retry;
  1939. } else {
  1940. __u16 mfr;
  1941. __u16 id;
  1942. /* Make sure it is a chip of the same manufacturer and id */
  1943. mfr = jedec_read_mfr(map, base, cfi);
  1944. id = jedec_read_id(map, base, cfi);
  1945. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  1946. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  1947. map->name, mfr, id, base);
  1948. jedec_reset(base, map, cfi);
  1949. return 0;
  1950. }
  1951. }
  1952. /* Check each previous chip locations to see if it's an alias */
  1953. for (i=0; i < (base >> cfi->chipshift); i++) {
  1954. unsigned long start;
  1955. if(!test_bit(i, chip_map)) {
  1956. continue; /* Skip location; no valid chip at this address */
  1957. }
  1958. start = i << cfi->chipshift;
  1959. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  1960. jedec_read_id(map, start, cfi) == cfi->id) {
  1961. /* Eep. This chip also looks like it's in autoselect mode.
  1962. Is it an alias for the new one? */
  1963. jedec_reset(start, map, cfi);
  1964. /* If the device IDs go away, it's an alias */
  1965. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  1966. jedec_read_id(map, base, cfi) != cfi->id) {
  1967. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1968. map->name, base, start);
  1969. return 0;
  1970. }
  1971. /* Yes, it's actually got the device IDs as data. Most
  1972. * unfortunate. Stick the new chip in read mode
  1973. * too and if it's the same, assume it's an alias. */
  1974. /* FIXME: Use other modes to do a proper check */
  1975. jedec_reset(base, map, cfi);
  1976. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  1977. jedec_read_id(map, base, cfi) == cfi->id) {
  1978. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1979. map->name, base, start);
  1980. return 0;
  1981. }
  1982. }
  1983. }
  1984. /* OK, if we got to here, then none of the previous chips appear to
  1985. be aliases for the current one. */
  1986. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  1987. cfi->numchips++;
  1988. ok_out:
  1989. /* Put it back into Read Mode */
  1990. jedec_reset(base, map, cfi);
  1991. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  1992. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  1993. map->bankwidth*8);
  1994. return 1;
  1995. }
  1996. static struct chip_probe jedec_chip_probe = {
  1997. .name = "JEDEC",
  1998. .probe_chip = jedec_probe_chip
  1999. };
  2000. static struct mtd_info *jedec_probe(struct map_info *map)
  2001. {
  2002. /*
  2003. * Just use the generic probe stuff to call our CFI-specific
  2004. * chip_probe routine in all the possible permutations, etc.
  2005. */
  2006. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2007. }
  2008. static struct mtd_chip_driver jedec_chipdrv = {
  2009. .probe = jedec_probe,
  2010. .name = "jedec_probe",
  2011. .module = THIS_MODULE
  2012. };
  2013. static int __init jedec_probe_init(void)
  2014. {
  2015. register_mtd_chip_driver(&jedec_chipdrv);
  2016. return 0;
  2017. }
  2018. static void __exit jedec_probe_exit(void)
  2019. {
  2020. unregister_mtd_chip_driver(&jedec_chipdrv);
  2021. }
  2022. module_init(jedec_probe_init);
  2023. module_exit(jedec_probe_exit);
  2024. MODULE_LICENSE("GPL");
  2025. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2026. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");