i2c-amd8111.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * SMBus 2.0 driver for AMD-8111 IO-Hub.
  3. *
  4. * Copyright (c) 2002 Vojtech Pavlik
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation version 2.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/kernel.h>
  13. #include <linux/stddef.h>
  14. #include <linux/sched.h>
  15. #include <linux/ioport.h>
  16. #include <linux/init.h>
  17. #include <linux/i2c.h>
  18. #include <linux/delay.h>
  19. #include <asm/io.h>
  20. MODULE_LICENSE("GPL");
  21. MODULE_AUTHOR ("Vojtech Pavlik <vojtech@suse.cz>");
  22. MODULE_DESCRIPTION("AMD8111 SMBus 2.0 driver");
  23. struct amd_smbus {
  24. struct pci_dev *dev;
  25. struct i2c_adapter adapter;
  26. int base;
  27. int size;
  28. };
  29. /*
  30. * AMD PCI control registers definitions.
  31. */
  32. #define AMD_PCI_MISC 0x48
  33. #define AMD_PCI_MISC_SCI 0x04 /* deliver SCI */
  34. #define AMD_PCI_MISC_INT 0x02 /* deliver PCI IRQ */
  35. #define AMD_PCI_MISC_SPEEDUP 0x01 /* 16x clock speedup */
  36. /*
  37. * ACPI 2.0 chapter 13 PCI interface definitions.
  38. */
  39. #define AMD_EC_DATA 0x00 /* data register */
  40. #define AMD_EC_SC 0x04 /* status of controller */
  41. #define AMD_EC_CMD 0x04 /* command register */
  42. #define AMD_EC_ICR 0x08 /* interrupt control register */
  43. #define AMD_EC_SC_SMI 0x04 /* smi event pending */
  44. #define AMD_EC_SC_SCI 0x02 /* sci event pending */
  45. #define AMD_EC_SC_BURST 0x01 /* burst mode enabled */
  46. #define AMD_EC_SC_CMD 0x08 /* byte in data reg is command */
  47. #define AMD_EC_SC_IBF 0x02 /* data ready for embedded controller */
  48. #define AMD_EC_SC_OBF 0x01 /* data ready for host */
  49. #define AMD_EC_CMD_RD 0x80 /* read EC */
  50. #define AMD_EC_CMD_WR 0x81 /* write EC */
  51. #define AMD_EC_CMD_BE 0x82 /* enable burst mode */
  52. #define AMD_EC_CMD_BD 0x83 /* disable burst mode */
  53. #define AMD_EC_CMD_QR 0x84 /* query EC */
  54. /*
  55. * ACPI 2.0 chapter 13 access of registers of the EC
  56. */
  57. static unsigned int amd_ec_wait_write(struct amd_smbus *smbus)
  58. {
  59. int timeout = 500;
  60. while (timeout-- && (inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_IBF))
  61. udelay(1);
  62. if (!timeout) {
  63. dev_warn(&smbus->dev->dev, "Timeout while waiting for IBF to clear\n");
  64. return -1;
  65. }
  66. return 0;
  67. }
  68. static unsigned int amd_ec_wait_read(struct amd_smbus *smbus)
  69. {
  70. int timeout = 500;
  71. while (timeout-- && (~inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_OBF))
  72. udelay(1);
  73. if (!timeout) {
  74. dev_warn(&smbus->dev->dev, "Timeout while waiting for OBF to set\n");
  75. return -1;
  76. }
  77. return 0;
  78. }
  79. static unsigned int amd_ec_read(struct amd_smbus *smbus, unsigned char address, unsigned char *data)
  80. {
  81. if (amd_ec_wait_write(smbus))
  82. return -1;
  83. outb(AMD_EC_CMD_RD, smbus->base + AMD_EC_CMD);
  84. if (amd_ec_wait_write(smbus))
  85. return -1;
  86. outb(address, smbus->base + AMD_EC_DATA);
  87. if (amd_ec_wait_read(smbus))
  88. return -1;
  89. *data = inb(smbus->base + AMD_EC_DATA);
  90. return 0;
  91. }
  92. static unsigned int amd_ec_write(struct amd_smbus *smbus, unsigned char address, unsigned char data)
  93. {
  94. if (amd_ec_wait_write(smbus))
  95. return -1;
  96. outb(AMD_EC_CMD_WR, smbus->base + AMD_EC_CMD);
  97. if (amd_ec_wait_write(smbus))
  98. return -1;
  99. outb(address, smbus->base + AMD_EC_DATA);
  100. if (amd_ec_wait_write(smbus))
  101. return -1;
  102. outb(data, smbus->base + AMD_EC_DATA);
  103. return 0;
  104. }
  105. /*
  106. * ACPI 2.0 chapter 13 SMBus 2.0 EC register model
  107. */
  108. #define AMD_SMB_PRTCL 0x00 /* protocol, PEC */
  109. #define AMD_SMB_STS 0x01 /* status */
  110. #define AMD_SMB_ADDR 0x02 /* address */
  111. #define AMD_SMB_CMD 0x03 /* command */
  112. #define AMD_SMB_DATA 0x04 /* 32 data registers */
  113. #define AMD_SMB_BCNT 0x24 /* number of data bytes */
  114. #define AMD_SMB_ALRM_A 0x25 /* alarm address */
  115. #define AMD_SMB_ALRM_D 0x26 /* 2 bytes alarm data */
  116. #define AMD_SMB_STS_DONE 0x80
  117. #define AMD_SMB_STS_ALRM 0x40
  118. #define AMD_SMB_STS_RES 0x20
  119. #define AMD_SMB_STS_STATUS 0x1f
  120. #define AMD_SMB_STATUS_OK 0x00
  121. #define AMD_SMB_STATUS_FAIL 0x07
  122. #define AMD_SMB_STATUS_DNAK 0x10
  123. #define AMD_SMB_STATUS_DERR 0x11
  124. #define AMD_SMB_STATUS_CMD_DENY 0x12
  125. #define AMD_SMB_STATUS_UNKNOWN 0x13
  126. #define AMD_SMB_STATUS_ACC_DENY 0x17
  127. #define AMD_SMB_STATUS_TIMEOUT 0x18
  128. #define AMD_SMB_STATUS_NOTSUP 0x19
  129. #define AMD_SMB_STATUS_BUSY 0x1A
  130. #define AMD_SMB_STATUS_PEC 0x1F
  131. #define AMD_SMB_PRTCL_WRITE 0x00
  132. #define AMD_SMB_PRTCL_READ 0x01
  133. #define AMD_SMB_PRTCL_QUICK 0x02
  134. #define AMD_SMB_PRTCL_BYTE 0x04
  135. #define AMD_SMB_PRTCL_BYTE_DATA 0x06
  136. #define AMD_SMB_PRTCL_WORD_DATA 0x08
  137. #define AMD_SMB_PRTCL_BLOCK_DATA 0x0a
  138. #define AMD_SMB_PRTCL_PROC_CALL 0x0c
  139. #define AMD_SMB_PRTCL_BLOCK_PROC_CALL 0x0d
  140. #define AMD_SMB_PRTCL_I2C_BLOCK_DATA 0x4a
  141. #define AMD_SMB_PRTCL_PEC 0x80
  142. static s32 amd8111_access(struct i2c_adapter * adap, u16 addr, unsigned short flags,
  143. char read_write, u8 command, int size, union i2c_smbus_data * data)
  144. {
  145. struct amd_smbus *smbus = adap->algo_data;
  146. unsigned char protocol, len, pec, temp[2];
  147. int i;
  148. protocol = (read_write == I2C_SMBUS_READ) ? AMD_SMB_PRTCL_READ : AMD_SMB_PRTCL_WRITE;
  149. pec = (flags & I2C_CLIENT_PEC) ? AMD_SMB_PRTCL_PEC : 0;
  150. switch (size) {
  151. case I2C_SMBUS_QUICK:
  152. protocol |= AMD_SMB_PRTCL_QUICK;
  153. read_write = I2C_SMBUS_WRITE;
  154. break;
  155. case I2C_SMBUS_BYTE:
  156. if (read_write == I2C_SMBUS_WRITE)
  157. amd_ec_write(smbus, AMD_SMB_CMD, command);
  158. protocol |= AMD_SMB_PRTCL_BYTE;
  159. break;
  160. case I2C_SMBUS_BYTE_DATA:
  161. amd_ec_write(smbus, AMD_SMB_CMD, command);
  162. if (read_write == I2C_SMBUS_WRITE)
  163. amd_ec_write(smbus, AMD_SMB_DATA, data->byte);
  164. protocol |= AMD_SMB_PRTCL_BYTE_DATA;
  165. break;
  166. case I2C_SMBUS_WORD_DATA:
  167. amd_ec_write(smbus, AMD_SMB_CMD, command);
  168. if (read_write == I2C_SMBUS_WRITE) {
  169. amd_ec_write(smbus, AMD_SMB_DATA, data->word);
  170. amd_ec_write(smbus, AMD_SMB_DATA + 1, data->word >> 8);
  171. }
  172. protocol |= AMD_SMB_PRTCL_WORD_DATA | pec;
  173. break;
  174. case I2C_SMBUS_BLOCK_DATA:
  175. amd_ec_write(smbus, AMD_SMB_CMD, command);
  176. if (read_write == I2C_SMBUS_WRITE) {
  177. len = min_t(u8, data->block[0], 32);
  178. amd_ec_write(smbus, AMD_SMB_BCNT, len);
  179. for (i = 0; i < len; i++)
  180. amd_ec_write(smbus, AMD_SMB_DATA + i, data->block[i + 1]);
  181. }
  182. protocol |= AMD_SMB_PRTCL_BLOCK_DATA | pec;
  183. break;
  184. case I2C_SMBUS_I2C_BLOCK_DATA:
  185. len = min_t(u8, data->block[0], 32);
  186. amd_ec_write(smbus, AMD_SMB_CMD, command);
  187. amd_ec_write(smbus, AMD_SMB_BCNT, len);
  188. if (read_write == I2C_SMBUS_WRITE)
  189. for (i = 0; i < len; i++)
  190. amd_ec_write(smbus, AMD_SMB_DATA + i, data->block[i + 1]);
  191. protocol |= AMD_SMB_PRTCL_I2C_BLOCK_DATA;
  192. break;
  193. case I2C_SMBUS_PROC_CALL:
  194. amd_ec_write(smbus, AMD_SMB_CMD, command);
  195. amd_ec_write(smbus, AMD_SMB_DATA, data->word);
  196. amd_ec_write(smbus, AMD_SMB_DATA + 1, data->word >> 8);
  197. protocol = AMD_SMB_PRTCL_PROC_CALL | pec;
  198. read_write = I2C_SMBUS_READ;
  199. break;
  200. case I2C_SMBUS_BLOCK_PROC_CALL:
  201. protocol |= pec;
  202. len = min_t(u8, data->block[0], 31);
  203. amd_ec_write(smbus, AMD_SMB_CMD, command);
  204. amd_ec_write(smbus, AMD_SMB_BCNT, len);
  205. for (i = 0; i < len; i++)
  206. amd_ec_write(smbus, AMD_SMB_DATA + i, data->block[i + 1]);
  207. protocol = AMD_SMB_PRTCL_BLOCK_PROC_CALL | pec;
  208. read_write = I2C_SMBUS_READ;
  209. break;
  210. case I2C_SMBUS_WORD_DATA_PEC:
  211. case I2C_SMBUS_BLOCK_DATA_PEC:
  212. case I2C_SMBUS_PROC_CALL_PEC:
  213. case I2C_SMBUS_BLOCK_PROC_CALL_PEC:
  214. dev_warn(&adap->dev, "Unexpected software PEC transaction %d\n.", size);
  215. return -1;
  216. default:
  217. dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
  218. return -1;
  219. }
  220. amd_ec_write(smbus, AMD_SMB_ADDR, addr << 1);
  221. amd_ec_write(smbus, AMD_SMB_PRTCL, protocol);
  222. amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  223. if (~temp[0] & AMD_SMB_STS_DONE) {
  224. udelay(500);
  225. amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  226. }
  227. if (~temp[0] & AMD_SMB_STS_DONE) {
  228. msleep(1);
  229. amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  230. }
  231. if ((~temp[0] & AMD_SMB_STS_DONE) || (temp[0] & AMD_SMB_STS_STATUS))
  232. return -1;
  233. if (read_write == I2C_SMBUS_WRITE)
  234. return 0;
  235. switch (size) {
  236. case I2C_SMBUS_BYTE:
  237. case I2C_SMBUS_BYTE_DATA:
  238. amd_ec_read(smbus, AMD_SMB_DATA, &data->byte);
  239. break;
  240. case I2C_SMBUS_WORD_DATA:
  241. case I2C_SMBUS_PROC_CALL:
  242. amd_ec_read(smbus, AMD_SMB_DATA, temp + 0);
  243. amd_ec_read(smbus, AMD_SMB_DATA + 1, temp + 1);
  244. data->word = (temp[1] << 8) | temp[0];
  245. break;
  246. case I2C_SMBUS_BLOCK_DATA:
  247. case I2C_SMBUS_BLOCK_PROC_CALL:
  248. amd_ec_read(smbus, AMD_SMB_BCNT, &len);
  249. len = min_t(u8, len, 32);
  250. case I2C_SMBUS_I2C_BLOCK_DATA:
  251. for (i = 0; i < len; i++)
  252. amd_ec_read(smbus, AMD_SMB_DATA + i, data->block + i + 1);
  253. data->block[0] = len;
  254. break;
  255. }
  256. return 0;
  257. }
  258. static u32 amd8111_func(struct i2c_adapter *adapter)
  259. {
  260. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | I2C_FUNC_SMBUS_BYTE_DATA |
  261. I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_BLOCK_DATA |
  262. I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
  263. I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_HWPEC_CALC;
  264. }
  265. static struct i2c_algorithm smbus_algorithm = {
  266. .name = "Non-I2C SMBus 2.0 adapter",
  267. .id = I2C_ALGO_SMBUS,
  268. .smbus_xfer = amd8111_access,
  269. .functionality = amd8111_func,
  270. };
  271. static struct pci_device_id amd8111_ids[] = {
  272. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS2) },
  273. { 0, }
  274. };
  275. MODULE_DEVICE_TABLE (pci, amd8111_ids);
  276. static int __devinit amd8111_probe(struct pci_dev *dev, const struct pci_device_id *id)
  277. {
  278. struct amd_smbus *smbus;
  279. int error = -ENODEV;
  280. if (~pci_resource_flags(dev, 0) & IORESOURCE_IO)
  281. return -ENODEV;
  282. smbus = kmalloc(sizeof(struct amd_smbus), GFP_KERNEL);
  283. if (!smbus)
  284. return -ENOMEM;
  285. memset(smbus, 0, sizeof(struct amd_smbus));
  286. smbus->dev = dev;
  287. smbus->base = pci_resource_start(dev, 0);
  288. smbus->size = pci_resource_len(dev, 0);
  289. if (!request_region(smbus->base, smbus->size, "amd8111 SMBus 2.0"))
  290. goto out_kfree;
  291. smbus->adapter.owner = THIS_MODULE;
  292. snprintf(smbus->adapter.name, I2C_NAME_SIZE,
  293. "SMBus2 AMD8111 adapter at %04x", smbus->base);
  294. smbus->adapter.class = I2C_CLASS_HWMON;
  295. smbus->adapter.algo = &smbus_algorithm;
  296. smbus->adapter.algo_data = smbus;
  297. /* set up the driverfs linkage to our parent device */
  298. smbus->adapter.dev.parent = &dev->dev;
  299. error = i2c_add_adapter(&smbus->adapter);
  300. if (error)
  301. goto out_release_region;
  302. pci_write_config_dword(smbus->dev, AMD_PCI_MISC, 0);
  303. pci_set_drvdata(dev, smbus);
  304. return 0;
  305. out_release_region:
  306. release_region(smbus->base, smbus->size);
  307. out_kfree:
  308. kfree(smbus);
  309. return -1;
  310. }
  311. static void __devexit amd8111_remove(struct pci_dev *dev)
  312. {
  313. struct amd_smbus *smbus = pci_get_drvdata(dev);
  314. i2c_del_adapter(&smbus->adapter);
  315. release_region(smbus->base, smbus->size);
  316. kfree(smbus);
  317. }
  318. static struct pci_driver amd8111_driver = {
  319. .name = "amd8111_smbus2",
  320. .id_table = amd8111_ids,
  321. .probe = amd8111_probe,
  322. .remove = __devexit_p(amd8111_remove),
  323. };
  324. static int __init i2c_amd8111_init(void)
  325. {
  326. return pci_register_driver(&amd8111_driver);
  327. }
  328. static void __exit i2c_amd8111_exit(void)
  329. {
  330. pci_unregister_driver(&amd8111_driver);
  331. }
  332. module_init(i2c_amd8111_init);
  333. module_exit(i2c_amd8111_exit);