r128_cce.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /* r128_cce.c -- ATI Rage 128 driver -*- linux-c -*-
  2. * Created: Wed Apr 5 19:24:19 2000 by kevin@precisioninsight.com
  3. *
  4. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "r128_drm.h"
  33. #include "r128_drv.h"
  34. #define R128_FIFO_DEBUG 0
  35. /* CCE microcode (from ATI) */
  36. static u32 r128_cce_microcode[] = {
  37. 0, 276838400, 0, 268449792, 2, 142, 2, 145, 0, 1076765731, 0,
  38. 1617039951, 0, 774592877, 0, 1987540286, 0, 2307490946U, 0,
  39. 599558925, 0, 589505315, 0, 596487092, 0, 589505315, 1,
  40. 11544576, 1, 206848, 1, 311296, 1, 198656, 2, 912273422, 11,
  41. 262144, 0, 0, 1, 33559837, 1, 7438, 1, 14809, 1, 6615, 12, 28,
  42. 1, 6614, 12, 28, 2, 23, 11, 18874368, 0, 16790922, 1, 409600, 9,
  43. 30, 1, 147854772, 16, 420483072, 3, 8192, 0, 10240, 1, 198656,
  44. 1, 15630, 1, 51200, 10, 34858, 9, 42, 1, 33559823, 2, 10276, 1,
  45. 15717, 1, 15718, 2, 43, 1, 15936948, 1, 570480831, 1, 14715071,
  46. 12, 322123831, 1, 33953125, 12, 55, 1, 33559908, 1, 15718, 2,
  47. 46, 4, 2099258, 1, 526336, 1, 442623, 4, 4194365, 1, 509952, 1,
  48. 459007, 3, 0, 12, 92, 2, 46, 12, 176, 1, 15734, 1, 206848, 1,
  49. 18432, 1, 133120, 1, 100670734, 1, 149504, 1, 165888, 1,
  50. 15975928, 1, 1048576, 6, 3145806, 1, 15715, 16, 2150645232U, 2,
  51. 268449859, 2, 10307, 12, 176, 1, 15734, 1, 15735, 1, 15630, 1,
  52. 15631, 1, 5253120, 6, 3145810, 16, 2150645232U, 1, 15864, 2, 82,
  53. 1, 343310, 1, 1064207, 2, 3145813, 1, 15728, 1, 7817, 1, 15729,
  54. 3, 15730, 12, 92, 2, 98, 1, 16168, 1, 16167, 1, 16002, 1, 16008,
  55. 1, 15974, 1, 15975, 1, 15990, 1, 15976, 1, 15977, 1, 15980, 0,
  56. 15981, 1, 10240, 1, 5253120, 1, 15720, 1, 198656, 6, 110, 1,
  57. 180224, 1, 103824738, 2, 112, 2, 3145839, 0, 536885440, 1,
  58. 114880, 14, 125, 12, 206975, 1, 33559995, 12, 198784, 0,
  59. 33570236, 1, 15803, 0, 15804, 3, 294912, 1, 294912, 3, 442370,
  60. 1, 11544576, 0, 811612160, 1, 12593152, 1, 11536384, 1,
  61. 14024704, 7, 310382726, 0, 10240, 1, 14796, 1, 14797, 1, 14793,
  62. 1, 14794, 0, 14795, 1, 268679168, 1, 9437184, 1, 268449792, 1,
  63. 198656, 1, 9452827, 1, 1075854602, 1, 1075854603, 1, 557056, 1,
  64. 114880, 14, 159, 12, 198784, 1, 1109409213, 12, 198783, 1,
  65. 1107312059, 12, 198784, 1, 1109409212, 2, 162, 1, 1075854781, 1,
  66. 1073757627, 1, 1075854780, 1, 540672, 1, 10485760, 6, 3145894,
  67. 16, 274741248, 9, 168, 3, 4194304, 3, 4209949, 0, 0, 0, 256, 14,
  68. 174, 1, 114857, 1, 33560007, 12, 176, 0, 10240, 1, 114858, 1,
  69. 33560018, 1, 114857, 3, 33560007, 1, 16008, 1, 114874, 1,
  70. 33560360, 1, 114875, 1, 33560154, 0, 15963, 0, 256, 0, 4096, 1,
  71. 409611, 9, 188, 0, 10240, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  72. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  73. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  74. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  75. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  76. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  77. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  78. };
  79. static int R128_READ_PLL(drm_device_t *dev, int addr)
  80. {
  81. drm_r128_private_t *dev_priv = dev->dev_private;
  82. R128_WRITE8(R128_CLOCK_CNTL_INDEX, addr & 0x1f);
  83. return R128_READ(R128_CLOCK_CNTL_DATA);
  84. }
  85. #if R128_FIFO_DEBUG
  86. static void r128_status( drm_r128_private_t *dev_priv )
  87. {
  88. printk( "GUI_STAT = 0x%08x\n",
  89. (unsigned int)R128_READ( R128_GUI_STAT ) );
  90. printk( "PM4_STAT = 0x%08x\n",
  91. (unsigned int)R128_READ( R128_PM4_STAT ) );
  92. printk( "PM4_BUFFER_DL_WPTR = 0x%08x\n",
  93. (unsigned int)R128_READ( R128_PM4_BUFFER_DL_WPTR ) );
  94. printk( "PM4_BUFFER_DL_RPTR = 0x%08x\n",
  95. (unsigned int)R128_READ( R128_PM4_BUFFER_DL_RPTR ) );
  96. printk( "PM4_MICRO_CNTL = 0x%08x\n",
  97. (unsigned int)R128_READ( R128_PM4_MICRO_CNTL ) );
  98. printk( "PM4_BUFFER_CNTL = 0x%08x\n",
  99. (unsigned int)R128_READ( R128_PM4_BUFFER_CNTL ) );
  100. }
  101. #endif
  102. /* ================================================================
  103. * Engine, FIFO control
  104. */
  105. static int r128_do_pixcache_flush( drm_r128_private_t *dev_priv )
  106. {
  107. u32 tmp;
  108. int i;
  109. tmp = R128_READ( R128_PC_NGUI_CTLSTAT ) | R128_PC_FLUSH_ALL;
  110. R128_WRITE( R128_PC_NGUI_CTLSTAT, tmp );
  111. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  112. if ( !(R128_READ( R128_PC_NGUI_CTLSTAT ) & R128_PC_BUSY) ) {
  113. return 0;
  114. }
  115. DRM_UDELAY( 1 );
  116. }
  117. #if R128_FIFO_DEBUG
  118. DRM_ERROR( "failed!\n" );
  119. #endif
  120. return DRM_ERR(EBUSY);
  121. }
  122. static int r128_do_wait_for_fifo( drm_r128_private_t *dev_priv, int entries )
  123. {
  124. int i;
  125. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  126. int slots = R128_READ( R128_GUI_STAT ) & R128_GUI_FIFOCNT_MASK;
  127. if ( slots >= entries ) return 0;
  128. DRM_UDELAY( 1 );
  129. }
  130. #if R128_FIFO_DEBUG
  131. DRM_ERROR( "failed!\n" );
  132. #endif
  133. return DRM_ERR(EBUSY);
  134. }
  135. static int r128_do_wait_for_idle( drm_r128_private_t *dev_priv )
  136. {
  137. int i, ret;
  138. ret = r128_do_wait_for_fifo( dev_priv, 64 );
  139. if ( ret ) return ret;
  140. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  141. if ( !(R128_READ( R128_GUI_STAT ) & R128_GUI_ACTIVE) ) {
  142. r128_do_pixcache_flush( dev_priv );
  143. return 0;
  144. }
  145. DRM_UDELAY( 1 );
  146. }
  147. #if R128_FIFO_DEBUG
  148. DRM_ERROR( "failed!\n" );
  149. #endif
  150. return DRM_ERR(EBUSY);
  151. }
  152. /* ================================================================
  153. * CCE control, initialization
  154. */
  155. /* Load the microcode for the CCE */
  156. static void r128_cce_load_microcode( drm_r128_private_t *dev_priv )
  157. {
  158. int i;
  159. DRM_DEBUG( "\n" );
  160. r128_do_wait_for_idle( dev_priv );
  161. R128_WRITE( R128_PM4_MICROCODE_ADDR, 0 );
  162. for ( i = 0 ; i < 256 ; i++ ) {
  163. R128_WRITE( R128_PM4_MICROCODE_DATAH,
  164. r128_cce_microcode[i * 2] );
  165. R128_WRITE( R128_PM4_MICROCODE_DATAL,
  166. r128_cce_microcode[i * 2 + 1] );
  167. }
  168. }
  169. /* Flush any pending commands to the CCE. This should only be used just
  170. * prior to a wait for idle, as it informs the engine that the command
  171. * stream is ending.
  172. */
  173. static void r128_do_cce_flush( drm_r128_private_t *dev_priv )
  174. {
  175. u32 tmp;
  176. tmp = R128_READ( R128_PM4_BUFFER_DL_WPTR ) | R128_PM4_BUFFER_DL_DONE;
  177. R128_WRITE( R128_PM4_BUFFER_DL_WPTR, tmp );
  178. }
  179. /* Wait for the CCE to go idle.
  180. */
  181. int r128_do_cce_idle( drm_r128_private_t *dev_priv )
  182. {
  183. int i;
  184. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  185. if ( GET_RING_HEAD( dev_priv ) == dev_priv->ring.tail ) {
  186. int pm4stat = R128_READ( R128_PM4_STAT );
  187. if ( ( (pm4stat & R128_PM4_FIFOCNT_MASK) >=
  188. dev_priv->cce_fifo_size ) &&
  189. !(pm4stat & (R128_PM4_BUSY |
  190. R128_PM4_GUI_ACTIVE)) ) {
  191. return r128_do_pixcache_flush( dev_priv );
  192. }
  193. }
  194. DRM_UDELAY( 1 );
  195. }
  196. #if R128_FIFO_DEBUG
  197. DRM_ERROR( "failed!\n" );
  198. r128_status( dev_priv );
  199. #endif
  200. return DRM_ERR(EBUSY);
  201. }
  202. /* Start the Concurrent Command Engine.
  203. */
  204. static void r128_do_cce_start( drm_r128_private_t *dev_priv )
  205. {
  206. r128_do_wait_for_idle( dev_priv );
  207. R128_WRITE( R128_PM4_BUFFER_CNTL,
  208. dev_priv->cce_mode | dev_priv->ring.size_l2qw
  209. | R128_PM4_BUFFER_CNTL_NOUPDATE );
  210. R128_READ( R128_PM4_BUFFER_ADDR ); /* as per the sample code */
  211. R128_WRITE( R128_PM4_MICRO_CNTL, R128_PM4_MICRO_FREERUN );
  212. dev_priv->cce_running = 1;
  213. }
  214. /* Reset the Concurrent Command Engine. This will not flush any pending
  215. * commands, so you must wait for the CCE command stream to complete
  216. * before calling this routine.
  217. */
  218. static void r128_do_cce_reset( drm_r128_private_t *dev_priv )
  219. {
  220. R128_WRITE( R128_PM4_BUFFER_DL_WPTR, 0 );
  221. R128_WRITE( R128_PM4_BUFFER_DL_RPTR, 0 );
  222. dev_priv->ring.tail = 0;
  223. }
  224. /* Stop the Concurrent Command Engine. This will not flush any pending
  225. * commands, so you must flush the command stream and wait for the CCE
  226. * to go idle before calling this routine.
  227. */
  228. static void r128_do_cce_stop( drm_r128_private_t *dev_priv )
  229. {
  230. R128_WRITE( R128_PM4_MICRO_CNTL, 0 );
  231. R128_WRITE( R128_PM4_BUFFER_CNTL,
  232. R128_PM4_NONPM4 | R128_PM4_BUFFER_CNTL_NOUPDATE );
  233. dev_priv->cce_running = 0;
  234. }
  235. /* Reset the engine. This will stop the CCE if it is running.
  236. */
  237. static int r128_do_engine_reset( drm_device_t *dev )
  238. {
  239. drm_r128_private_t *dev_priv = dev->dev_private;
  240. u32 clock_cntl_index, mclk_cntl, gen_reset_cntl;
  241. r128_do_pixcache_flush( dev_priv );
  242. clock_cntl_index = R128_READ( R128_CLOCK_CNTL_INDEX );
  243. mclk_cntl = R128_READ_PLL( dev, R128_MCLK_CNTL );
  244. R128_WRITE_PLL( R128_MCLK_CNTL,
  245. mclk_cntl | R128_FORCE_GCP | R128_FORCE_PIPE3D_CP );
  246. gen_reset_cntl = R128_READ( R128_GEN_RESET_CNTL );
  247. /* Taken from the sample code - do not change */
  248. R128_WRITE( R128_GEN_RESET_CNTL,
  249. gen_reset_cntl | R128_SOFT_RESET_GUI );
  250. R128_READ( R128_GEN_RESET_CNTL );
  251. R128_WRITE( R128_GEN_RESET_CNTL,
  252. gen_reset_cntl & ~R128_SOFT_RESET_GUI );
  253. R128_READ( R128_GEN_RESET_CNTL );
  254. R128_WRITE_PLL( R128_MCLK_CNTL, mclk_cntl );
  255. R128_WRITE( R128_CLOCK_CNTL_INDEX, clock_cntl_index );
  256. R128_WRITE( R128_GEN_RESET_CNTL, gen_reset_cntl );
  257. /* Reset the CCE ring */
  258. r128_do_cce_reset( dev_priv );
  259. /* The CCE is no longer running after an engine reset */
  260. dev_priv->cce_running = 0;
  261. /* Reset any pending vertex, indirect buffers */
  262. r128_freelist_reset( dev );
  263. return 0;
  264. }
  265. static void r128_cce_init_ring_buffer( drm_device_t *dev,
  266. drm_r128_private_t *dev_priv )
  267. {
  268. u32 ring_start;
  269. u32 tmp;
  270. DRM_DEBUG( "\n" );
  271. /* The manual (p. 2) says this address is in "VM space". This
  272. * means it's an offset from the start of AGP space.
  273. */
  274. #if __OS_HAS_AGP
  275. if ( !dev_priv->is_pci )
  276. ring_start = dev_priv->cce_ring->offset - dev->agp->base;
  277. else
  278. #endif
  279. ring_start = dev_priv->cce_ring->offset - dev->sg->handle;
  280. R128_WRITE( R128_PM4_BUFFER_OFFSET, ring_start | R128_AGP_OFFSET );
  281. R128_WRITE( R128_PM4_BUFFER_DL_WPTR, 0 );
  282. R128_WRITE( R128_PM4_BUFFER_DL_RPTR, 0 );
  283. /* Set watermark control */
  284. R128_WRITE( R128_PM4_BUFFER_WM_CNTL,
  285. ((R128_WATERMARK_L/4) << R128_WMA_SHIFT)
  286. | ((R128_WATERMARK_M/4) << R128_WMB_SHIFT)
  287. | ((R128_WATERMARK_N/4) << R128_WMC_SHIFT)
  288. | ((R128_WATERMARK_K/64) << R128_WB_WM_SHIFT) );
  289. /* Force read. Why? Because it's in the examples... */
  290. R128_READ( R128_PM4_BUFFER_ADDR );
  291. /* Turn on bus mastering */
  292. tmp = R128_READ( R128_BUS_CNTL ) & ~R128_BUS_MASTER_DIS;
  293. R128_WRITE( R128_BUS_CNTL, tmp );
  294. }
  295. static int r128_do_init_cce( drm_device_t *dev, drm_r128_init_t *init )
  296. {
  297. drm_r128_private_t *dev_priv;
  298. DRM_DEBUG( "\n" );
  299. dev_priv = drm_alloc( sizeof(drm_r128_private_t), DRM_MEM_DRIVER );
  300. if ( dev_priv == NULL )
  301. return DRM_ERR(ENOMEM);
  302. memset( dev_priv, 0, sizeof(drm_r128_private_t) );
  303. dev_priv->is_pci = init->is_pci;
  304. if ( dev_priv->is_pci && !dev->sg ) {
  305. DRM_ERROR( "PCI GART memory not allocated!\n" );
  306. dev->dev_private = (void *)dev_priv;
  307. r128_do_cleanup_cce( dev );
  308. return DRM_ERR(EINVAL);
  309. }
  310. dev_priv->usec_timeout = init->usec_timeout;
  311. if ( dev_priv->usec_timeout < 1 ||
  312. dev_priv->usec_timeout > R128_MAX_USEC_TIMEOUT ) {
  313. DRM_DEBUG( "TIMEOUT problem!\n" );
  314. dev->dev_private = (void *)dev_priv;
  315. r128_do_cleanup_cce( dev );
  316. return DRM_ERR(EINVAL);
  317. }
  318. dev_priv->cce_mode = init->cce_mode;
  319. /* GH: Simple idle check.
  320. */
  321. atomic_set( &dev_priv->idle_count, 0 );
  322. /* We don't support anything other than bus-mastering ring mode,
  323. * but the ring can be in either AGP or PCI space for the ring
  324. * read pointer.
  325. */
  326. if ( ( init->cce_mode != R128_PM4_192BM ) &&
  327. ( init->cce_mode != R128_PM4_128BM_64INDBM ) &&
  328. ( init->cce_mode != R128_PM4_64BM_128INDBM ) &&
  329. ( init->cce_mode != R128_PM4_64BM_64VCBM_64INDBM ) ) {
  330. DRM_DEBUG( "Bad cce_mode!\n" );
  331. dev->dev_private = (void *)dev_priv;
  332. r128_do_cleanup_cce( dev );
  333. return DRM_ERR(EINVAL);
  334. }
  335. switch ( init->cce_mode ) {
  336. case R128_PM4_NONPM4:
  337. dev_priv->cce_fifo_size = 0;
  338. break;
  339. case R128_PM4_192PIO:
  340. case R128_PM4_192BM:
  341. dev_priv->cce_fifo_size = 192;
  342. break;
  343. case R128_PM4_128PIO_64INDBM:
  344. case R128_PM4_128BM_64INDBM:
  345. dev_priv->cce_fifo_size = 128;
  346. break;
  347. case R128_PM4_64PIO_128INDBM:
  348. case R128_PM4_64BM_128INDBM:
  349. case R128_PM4_64PIO_64VCBM_64INDBM:
  350. case R128_PM4_64BM_64VCBM_64INDBM:
  351. case R128_PM4_64PIO_64VCPIO_64INDPIO:
  352. dev_priv->cce_fifo_size = 64;
  353. break;
  354. }
  355. switch ( init->fb_bpp ) {
  356. case 16:
  357. dev_priv->color_fmt = R128_DATATYPE_RGB565;
  358. break;
  359. case 32:
  360. default:
  361. dev_priv->color_fmt = R128_DATATYPE_ARGB8888;
  362. break;
  363. }
  364. dev_priv->front_offset = init->front_offset;
  365. dev_priv->front_pitch = init->front_pitch;
  366. dev_priv->back_offset = init->back_offset;
  367. dev_priv->back_pitch = init->back_pitch;
  368. switch ( init->depth_bpp ) {
  369. case 16:
  370. dev_priv->depth_fmt = R128_DATATYPE_RGB565;
  371. break;
  372. case 24:
  373. case 32:
  374. default:
  375. dev_priv->depth_fmt = R128_DATATYPE_ARGB8888;
  376. break;
  377. }
  378. dev_priv->depth_offset = init->depth_offset;
  379. dev_priv->depth_pitch = init->depth_pitch;
  380. dev_priv->span_offset = init->span_offset;
  381. dev_priv->front_pitch_offset_c = (((dev_priv->front_pitch/8) << 21) |
  382. (dev_priv->front_offset >> 5));
  383. dev_priv->back_pitch_offset_c = (((dev_priv->back_pitch/8) << 21) |
  384. (dev_priv->back_offset >> 5));
  385. dev_priv->depth_pitch_offset_c = (((dev_priv->depth_pitch/8) << 21) |
  386. (dev_priv->depth_offset >> 5) |
  387. R128_DST_TILE);
  388. dev_priv->span_pitch_offset_c = (((dev_priv->depth_pitch/8) << 21) |
  389. (dev_priv->span_offset >> 5));
  390. DRM_GETSAREA();
  391. if(!dev_priv->sarea) {
  392. DRM_ERROR("could not find sarea!\n");
  393. dev->dev_private = (void *)dev_priv;
  394. r128_do_cleanup_cce( dev );
  395. return DRM_ERR(EINVAL);
  396. }
  397. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  398. if(!dev_priv->mmio) {
  399. DRM_ERROR("could not find mmio region!\n");
  400. dev->dev_private = (void *)dev_priv;
  401. r128_do_cleanup_cce( dev );
  402. return DRM_ERR(EINVAL);
  403. }
  404. dev_priv->cce_ring = drm_core_findmap(dev, init->ring_offset);
  405. if(!dev_priv->cce_ring) {
  406. DRM_ERROR("could not find cce ring region!\n");
  407. dev->dev_private = (void *)dev_priv;
  408. r128_do_cleanup_cce( dev );
  409. return DRM_ERR(EINVAL);
  410. }
  411. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  412. if(!dev_priv->ring_rptr) {
  413. DRM_ERROR("could not find ring read pointer!\n");
  414. dev->dev_private = (void *)dev_priv;
  415. r128_do_cleanup_cce( dev );
  416. return DRM_ERR(EINVAL);
  417. }
  418. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  419. if(!dev->agp_buffer_map) {
  420. DRM_ERROR("could not find dma buffer region!\n");
  421. dev->dev_private = (void *)dev_priv;
  422. r128_do_cleanup_cce( dev );
  423. return DRM_ERR(EINVAL);
  424. }
  425. if ( !dev_priv->is_pci ) {
  426. dev_priv->agp_textures = drm_core_findmap(dev, init->agp_textures_offset);
  427. if(!dev_priv->agp_textures) {
  428. DRM_ERROR("could not find agp texture region!\n");
  429. dev->dev_private = (void *)dev_priv;
  430. r128_do_cleanup_cce( dev );
  431. return DRM_ERR(EINVAL);
  432. }
  433. }
  434. dev_priv->sarea_priv =
  435. (drm_r128_sarea_t *)((u8 *)dev_priv->sarea->handle +
  436. init->sarea_priv_offset);
  437. #if __OS_HAS_AGP
  438. if ( !dev_priv->is_pci ) {
  439. drm_core_ioremap( dev_priv->cce_ring, dev );
  440. drm_core_ioremap( dev_priv->ring_rptr, dev );
  441. drm_core_ioremap( dev->agp_buffer_map, dev );
  442. if(!dev_priv->cce_ring->handle ||
  443. !dev_priv->ring_rptr->handle ||
  444. !dev->agp_buffer_map->handle) {
  445. DRM_ERROR("Could not ioremap agp regions!\n");
  446. dev->dev_private = (void *)dev_priv;
  447. r128_do_cleanup_cce( dev );
  448. return DRM_ERR(ENOMEM);
  449. }
  450. } else
  451. #endif
  452. {
  453. dev_priv->cce_ring->handle =
  454. (void *)dev_priv->cce_ring->offset;
  455. dev_priv->ring_rptr->handle =
  456. (void *)dev_priv->ring_rptr->offset;
  457. dev->agp_buffer_map->handle = (void *)dev->agp_buffer_map->offset;
  458. }
  459. #if __OS_HAS_AGP
  460. if ( !dev_priv->is_pci )
  461. dev_priv->cce_buffers_offset = dev->agp->base;
  462. else
  463. #endif
  464. dev_priv->cce_buffers_offset = dev->sg->handle;
  465. dev_priv->ring.start = (u32 *)dev_priv->cce_ring->handle;
  466. dev_priv->ring.end = ((u32 *)dev_priv->cce_ring->handle
  467. + init->ring_size / sizeof(u32));
  468. dev_priv->ring.size = init->ring_size;
  469. dev_priv->ring.size_l2qw = drm_order( init->ring_size / 8 );
  470. dev_priv->ring.tail_mask =
  471. (dev_priv->ring.size / sizeof(u32)) - 1;
  472. dev_priv->ring.high_mark = 128;
  473. dev_priv->sarea_priv->last_frame = 0;
  474. R128_WRITE( R128_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame );
  475. dev_priv->sarea_priv->last_dispatch = 0;
  476. R128_WRITE( R128_LAST_DISPATCH_REG,
  477. dev_priv->sarea_priv->last_dispatch );
  478. #if __OS_HAS_AGP
  479. if ( dev_priv->is_pci ) {
  480. #endif
  481. if (!drm_ati_pcigart_init( dev, &dev_priv->phys_pci_gart,
  482. &dev_priv->bus_pci_gart) ) {
  483. DRM_ERROR( "failed to init PCI GART!\n" );
  484. dev->dev_private = (void *)dev_priv;
  485. r128_do_cleanup_cce( dev );
  486. return DRM_ERR(ENOMEM);
  487. }
  488. R128_WRITE( R128_PCI_GART_PAGE, dev_priv->bus_pci_gart );
  489. #if __OS_HAS_AGP
  490. }
  491. #endif
  492. r128_cce_init_ring_buffer( dev, dev_priv );
  493. r128_cce_load_microcode( dev_priv );
  494. dev->dev_private = (void *)dev_priv;
  495. r128_do_engine_reset( dev );
  496. return 0;
  497. }
  498. int r128_do_cleanup_cce( drm_device_t *dev )
  499. {
  500. /* Make sure interrupts are disabled here because the uninstall ioctl
  501. * may not have been called from userspace and after dev_private
  502. * is freed, it's too late.
  503. */
  504. if ( dev->irq_enabled ) drm_irq_uninstall(dev);
  505. if ( dev->dev_private ) {
  506. drm_r128_private_t *dev_priv = dev->dev_private;
  507. #if __OS_HAS_AGP
  508. if ( !dev_priv->is_pci ) {
  509. if ( dev_priv->cce_ring != NULL )
  510. drm_core_ioremapfree( dev_priv->cce_ring, dev );
  511. if ( dev_priv->ring_rptr != NULL )
  512. drm_core_ioremapfree( dev_priv->ring_rptr, dev );
  513. if ( dev->agp_buffer_map != NULL )
  514. drm_core_ioremapfree( dev->agp_buffer_map, dev );
  515. } else
  516. #endif
  517. {
  518. if (!drm_ati_pcigart_cleanup( dev,
  519. dev_priv->phys_pci_gart,
  520. dev_priv->bus_pci_gart ))
  521. DRM_ERROR( "failed to cleanup PCI GART!\n" );
  522. }
  523. drm_free( dev->dev_private, sizeof(drm_r128_private_t),
  524. DRM_MEM_DRIVER );
  525. dev->dev_private = NULL;
  526. }
  527. return 0;
  528. }
  529. int r128_cce_init( DRM_IOCTL_ARGS )
  530. {
  531. DRM_DEVICE;
  532. drm_r128_init_t init;
  533. DRM_DEBUG( "\n" );
  534. LOCK_TEST_WITH_RETURN( dev, filp );
  535. DRM_COPY_FROM_USER_IOCTL( init, (drm_r128_init_t __user *)data, sizeof(init) );
  536. switch ( init.func ) {
  537. case R128_INIT_CCE:
  538. return r128_do_init_cce( dev, &init );
  539. case R128_CLEANUP_CCE:
  540. return r128_do_cleanup_cce( dev );
  541. }
  542. return DRM_ERR(EINVAL);
  543. }
  544. int r128_cce_start( DRM_IOCTL_ARGS )
  545. {
  546. DRM_DEVICE;
  547. drm_r128_private_t *dev_priv = dev->dev_private;
  548. DRM_DEBUG( "\n" );
  549. LOCK_TEST_WITH_RETURN( dev, filp );
  550. if ( dev_priv->cce_running || dev_priv->cce_mode == R128_PM4_NONPM4 ) {
  551. DRM_DEBUG( "%s while CCE running\n", __FUNCTION__ );
  552. return 0;
  553. }
  554. r128_do_cce_start( dev_priv );
  555. return 0;
  556. }
  557. /* Stop the CCE. The engine must have been idled before calling this
  558. * routine.
  559. */
  560. int r128_cce_stop( DRM_IOCTL_ARGS )
  561. {
  562. DRM_DEVICE;
  563. drm_r128_private_t *dev_priv = dev->dev_private;
  564. drm_r128_cce_stop_t stop;
  565. int ret;
  566. DRM_DEBUG( "\n" );
  567. LOCK_TEST_WITH_RETURN( dev, filp );
  568. DRM_COPY_FROM_USER_IOCTL(stop, (drm_r128_cce_stop_t __user *)data, sizeof(stop) );
  569. /* Flush any pending CCE commands. This ensures any outstanding
  570. * commands are exectuted by the engine before we turn it off.
  571. */
  572. if ( stop.flush ) {
  573. r128_do_cce_flush( dev_priv );
  574. }
  575. /* If we fail to make the engine go idle, we return an error
  576. * code so that the DRM ioctl wrapper can try again.
  577. */
  578. if ( stop.idle ) {
  579. ret = r128_do_cce_idle( dev_priv );
  580. if ( ret ) return ret;
  581. }
  582. /* Finally, we can turn off the CCE. If the engine isn't idle,
  583. * we will get some dropped triangles as they won't be fully
  584. * rendered before the CCE is shut down.
  585. */
  586. r128_do_cce_stop( dev_priv );
  587. /* Reset the engine */
  588. r128_do_engine_reset( dev );
  589. return 0;
  590. }
  591. /* Just reset the CCE ring. Called as part of an X Server engine reset.
  592. */
  593. int r128_cce_reset( DRM_IOCTL_ARGS )
  594. {
  595. DRM_DEVICE;
  596. drm_r128_private_t *dev_priv = dev->dev_private;
  597. DRM_DEBUG( "\n" );
  598. LOCK_TEST_WITH_RETURN( dev, filp );
  599. if ( !dev_priv ) {
  600. DRM_DEBUG( "%s called before init done\n", __FUNCTION__ );
  601. return DRM_ERR(EINVAL);
  602. }
  603. r128_do_cce_reset( dev_priv );
  604. /* The CCE is no longer running after an engine reset */
  605. dev_priv->cce_running = 0;
  606. return 0;
  607. }
  608. int r128_cce_idle( DRM_IOCTL_ARGS )
  609. {
  610. DRM_DEVICE;
  611. drm_r128_private_t *dev_priv = dev->dev_private;
  612. DRM_DEBUG( "\n" );
  613. LOCK_TEST_WITH_RETURN( dev, filp );
  614. if ( dev_priv->cce_running ) {
  615. r128_do_cce_flush( dev_priv );
  616. }
  617. return r128_do_cce_idle( dev_priv );
  618. }
  619. int r128_engine_reset( DRM_IOCTL_ARGS )
  620. {
  621. DRM_DEVICE;
  622. DRM_DEBUG( "\n" );
  623. LOCK_TEST_WITH_RETURN( dev, filp );
  624. return r128_do_engine_reset( dev );
  625. }
  626. int r128_fullscreen( DRM_IOCTL_ARGS )
  627. {
  628. return DRM_ERR(EINVAL);
  629. }
  630. /* ================================================================
  631. * Freelist management
  632. */
  633. #define R128_BUFFER_USED 0xffffffff
  634. #define R128_BUFFER_FREE 0
  635. #if 0
  636. static int r128_freelist_init( drm_device_t *dev )
  637. {
  638. drm_device_dma_t *dma = dev->dma;
  639. drm_r128_private_t *dev_priv = dev->dev_private;
  640. drm_buf_t *buf;
  641. drm_r128_buf_priv_t *buf_priv;
  642. drm_r128_freelist_t *entry;
  643. int i;
  644. dev_priv->head = drm_alloc( sizeof(drm_r128_freelist_t),
  645. DRM_MEM_DRIVER );
  646. if ( dev_priv->head == NULL )
  647. return DRM_ERR(ENOMEM);
  648. memset( dev_priv->head, 0, sizeof(drm_r128_freelist_t) );
  649. dev_priv->head->age = R128_BUFFER_USED;
  650. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  651. buf = dma->buflist[i];
  652. buf_priv = buf->dev_private;
  653. entry = drm_alloc( sizeof(drm_r128_freelist_t),
  654. DRM_MEM_DRIVER );
  655. if ( !entry ) return DRM_ERR(ENOMEM);
  656. entry->age = R128_BUFFER_FREE;
  657. entry->buf = buf;
  658. entry->prev = dev_priv->head;
  659. entry->next = dev_priv->head->next;
  660. if ( !entry->next )
  661. dev_priv->tail = entry;
  662. buf_priv->discard = 0;
  663. buf_priv->dispatched = 0;
  664. buf_priv->list_entry = entry;
  665. dev_priv->head->next = entry;
  666. if ( dev_priv->head->next )
  667. dev_priv->head->next->prev = entry;
  668. }
  669. return 0;
  670. }
  671. #endif
  672. static drm_buf_t *r128_freelist_get( drm_device_t *dev )
  673. {
  674. drm_device_dma_t *dma = dev->dma;
  675. drm_r128_private_t *dev_priv = dev->dev_private;
  676. drm_r128_buf_priv_t *buf_priv;
  677. drm_buf_t *buf;
  678. int i, t;
  679. /* FIXME: Optimize -- use freelist code */
  680. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  681. buf = dma->buflist[i];
  682. buf_priv = buf->dev_private;
  683. if ( buf->filp == 0 )
  684. return buf;
  685. }
  686. for ( t = 0 ; t < dev_priv->usec_timeout ; t++ ) {
  687. u32 done_age = R128_READ( R128_LAST_DISPATCH_REG );
  688. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  689. buf = dma->buflist[i];
  690. buf_priv = buf->dev_private;
  691. if ( buf->pending && buf_priv->age <= done_age ) {
  692. /* The buffer has been processed, so it
  693. * can now be used.
  694. */
  695. buf->pending = 0;
  696. return buf;
  697. }
  698. }
  699. DRM_UDELAY( 1 );
  700. }
  701. DRM_DEBUG( "returning NULL!\n" );
  702. return NULL;
  703. }
  704. void r128_freelist_reset( drm_device_t *dev )
  705. {
  706. drm_device_dma_t *dma = dev->dma;
  707. int i;
  708. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  709. drm_buf_t *buf = dma->buflist[i];
  710. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  711. buf_priv->age = 0;
  712. }
  713. }
  714. /* ================================================================
  715. * CCE command submission
  716. */
  717. int r128_wait_ring( drm_r128_private_t *dev_priv, int n )
  718. {
  719. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  720. int i;
  721. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  722. r128_update_ring_snapshot( dev_priv );
  723. if ( ring->space >= n )
  724. return 0;
  725. DRM_UDELAY( 1 );
  726. }
  727. /* FIXME: This is being ignored... */
  728. DRM_ERROR( "failed!\n" );
  729. return DRM_ERR(EBUSY);
  730. }
  731. static int r128_cce_get_buffers( DRMFILE filp, drm_device_t *dev, drm_dma_t *d )
  732. {
  733. int i;
  734. drm_buf_t *buf;
  735. for ( i = d->granted_count ; i < d->request_count ; i++ ) {
  736. buf = r128_freelist_get( dev );
  737. if ( !buf ) return DRM_ERR(EAGAIN);
  738. buf->filp = filp;
  739. if ( DRM_COPY_TO_USER( &d->request_indices[i], &buf->idx,
  740. sizeof(buf->idx) ) )
  741. return DRM_ERR(EFAULT);
  742. if ( DRM_COPY_TO_USER( &d->request_sizes[i], &buf->total,
  743. sizeof(buf->total) ) )
  744. return DRM_ERR(EFAULT);
  745. d->granted_count++;
  746. }
  747. return 0;
  748. }
  749. int r128_cce_buffers( DRM_IOCTL_ARGS )
  750. {
  751. DRM_DEVICE;
  752. drm_device_dma_t *dma = dev->dma;
  753. int ret = 0;
  754. drm_dma_t __user *argp = (void __user *)data;
  755. drm_dma_t d;
  756. LOCK_TEST_WITH_RETURN( dev, filp );
  757. DRM_COPY_FROM_USER_IOCTL( d, argp, sizeof(d) );
  758. /* Please don't send us buffers.
  759. */
  760. if ( d.send_count != 0 ) {
  761. DRM_ERROR( "Process %d trying to send %d buffers via drmDMA\n",
  762. DRM_CURRENTPID, d.send_count );
  763. return DRM_ERR(EINVAL);
  764. }
  765. /* We'll send you buffers.
  766. */
  767. if ( d.request_count < 0 || d.request_count > dma->buf_count ) {
  768. DRM_ERROR( "Process %d trying to get %d buffers (of %d max)\n",
  769. DRM_CURRENTPID, d.request_count, dma->buf_count );
  770. return DRM_ERR(EINVAL);
  771. }
  772. d.granted_count = 0;
  773. if ( d.request_count ) {
  774. ret = r128_cce_get_buffers( filp, dev, &d );
  775. }
  776. DRM_COPY_TO_USER_IOCTL(argp, d, sizeof(d) );
  777. return ret;
  778. }