mga_drv.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /* mga_drv.h -- Private header for the Matrox G200/G400 driver -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All rights reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __MGA_DRV_H__
  31. #define __MGA_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, VA Linux Systems Inc."
  35. #define DRIVER_NAME "mga"
  36. #define DRIVER_DESC "Matrox G200/G400"
  37. #define DRIVER_DATE "20021029"
  38. #define DRIVER_MAJOR 3
  39. #define DRIVER_MINOR 1
  40. #define DRIVER_PATCHLEVEL 0
  41. typedef struct drm_mga_primary_buffer {
  42. u8 *start;
  43. u8 *end;
  44. int size;
  45. u32 tail;
  46. int space;
  47. volatile long wrapped;
  48. volatile u32 *status;
  49. u32 last_flush;
  50. u32 last_wrap;
  51. u32 high_mark;
  52. } drm_mga_primary_buffer_t;
  53. typedef struct drm_mga_freelist {
  54. struct drm_mga_freelist *next;
  55. struct drm_mga_freelist *prev;
  56. drm_mga_age_t age;
  57. drm_buf_t *buf;
  58. } drm_mga_freelist_t;
  59. typedef struct {
  60. drm_mga_freelist_t *list_entry;
  61. int discard;
  62. int dispatched;
  63. } drm_mga_buf_priv_t;
  64. typedef struct drm_mga_private {
  65. drm_mga_primary_buffer_t prim;
  66. drm_mga_sarea_t *sarea_priv;
  67. drm_mga_freelist_t *head;
  68. drm_mga_freelist_t *tail;
  69. unsigned int warp_pipe;
  70. unsigned long warp_pipe_phys[MGA_MAX_WARP_PIPES];
  71. int chipset;
  72. int usec_timeout;
  73. u32 clear_cmd;
  74. u32 maccess;
  75. unsigned int fb_cpp;
  76. unsigned int front_offset;
  77. unsigned int front_pitch;
  78. unsigned int back_offset;
  79. unsigned int back_pitch;
  80. unsigned int depth_cpp;
  81. unsigned int depth_offset;
  82. unsigned int depth_pitch;
  83. unsigned int texture_offset;
  84. unsigned int texture_size;
  85. drm_local_map_t *sarea;
  86. drm_local_map_t *mmio;
  87. drm_local_map_t *status;
  88. drm_local_map_t *warp;
  89. drm_local_map_t *primary;
  90. drm_local_map_t *buffers;
  91. drm_local_map_t *agp_textures;
  92. } drm_mga_private_t;
  93. /* mga_dma.c */
  94. extern int mga_dma_init( DRM_IOCTL_ARGS );
  95. extern int mga_dma_flush( DRM_IOCTL_ARGS );
  96. extern int mga_dma_reset( DRM_IOCTL_ARGS );
  97. extern int mga_dma_buffers( DRM_IOCTL_ARGS );
  98. extern void mga_driver_pretakedown(drm_device_t *dev);
  99. extern int mga_driver_dma_quiescent(drm_device_t *dev);
  100. extern int mga_do_wait_for_idle( drm_mga_private_t *dev_priv );
  101. extern void mga_do_dma_flush( drm_mga_private_t *dev_priv );
  102. extern void mga_do_dma_wrap_start( drm_mga_private_t *dev_priv );
  103. extern void mga_do_dma_wrap_end( drm_mga_private_t *dev_priv );
  104. extern int mga_freelist_put( drm_device_t *dev, drm_buf_t *buf );
  105. /* mga_warp.c */
  106. extern int mga_warp_install_microcode( drm_mga_private_t *dev_priv );
  107. extern int mga_warp_init( drm_mga_private_t *dev_priv );
  108. extern int mga_driver_vblank_wait(drm_device_t *dev, unsigned int *sequence);
  109. extern irqreturn_t mga_driver_irq_handler( DRM_IRQ_ARGS );
  110. extern void mga_driver_irq_preinstall( drm_device_t *dev );
  111. extern void mga_driver_irq_postinstall( drm_device_t *dev );
  112. extern void mga_driver_irq_uninstall( drm_device_t *dev );
  113. #define mga_flush_write_combine() DRM_WRITEMEMORYBARRIER()
  114. #if defined(__linux__) && defined(__alpha__)
  115. #define MGA_BASE( reg ) ((unsigned long)(dev_priv->mmio->handle))
  116. #define MGA_ADDR( reg ) (MGA_BASE(reg) + reg)
  117. #define MGA_DEREF( reg ) *(volatile u32 *)MGA_ADDR( reg )
  118. #define MGA_DEREF8( reg ) *(volatile u8 *)MGA_ADDR( reg )
  119. #define MGA_READ( reg ) (_MGA_READ((u32 *)MGA_ADDR(reg)))
  120. #define MGA_READ8( reg ) (_MGA_READ((u8 *)MGA_ADDR(reg)))
  121. #define MGA_WRITE( reg, val ) do { DRM_WRITEMEMORYBARRIER(); MGA_DEREF( reg ) = val; } while (0)
  122. #define MGA_WRITE8( reg, val ) do { DRM_WRITEMEMORYBARRIER(); MGA_DEREF8( reg ) = val; } while (0)
  123. static inline u32 _MGA_READ(u32 *addr)
  124. {
  125. DRM_MEMORYBARRIER();
  126. return *(volatile u32 *)addr;
  127. }
  128. #else
  129. #define MGA_READ8( reg ) DRM_READ8(dev_priv->mmio, (reg))
  130. #define MGA_READ( reg ) DRM_READ32(dev_priv->mmio, (reg))
  131. #define MGA_WRITE8( reg, val ) DRM_WRITE8(dev_priv->mmio, (reg), (val))
  132. #define MGA_WRITE( reg, val ) DRM_WRITE32(dev_priv->mmio, (reg), (val))
  133. #endif
  134. #define DWGREG0 0x1c00
  135. #define DWGREG0_END 0x1dff
  136. #define DWGREG1 0x2c00
  137. #define DWGREG1_END 0x2dff
  138. #define ISREG0(r) (r >= DWGREG0 && r <= DWGREG0_END)
  139. #define DMAREG0(r) (u8)((r - DWGREG0) >> 2)
  140. #define DMAREG1(r) (u8)(((r - DWGREG1) >> 2) | 0x80)
  141. #define DMAREG(r) (ISREG0(r) ? DMAREG0(r) : DMAREG1(r))
  142. /* ================================================================
  143. * Helper macross...
  144. */
  145. #define MGA_EMIT_STATE( dev_priv, dirty ) \
  146. do { \
  147. if ( (dirty) & ~MGA_UPLOAD_CLIPRECTS ) { \
  148. if ( dev_priv->chipset == MGA_CARD_TYPE_G400 ) { \
  149. mga_g400_emit_state( dev_priv ); \
  150. } else { \
  151. mga_g200_emit_state( dev_priv ); \
  152. } \
  153. } \
  154. } while (0)
  155. #define WRAP_TEST_WITH_RETURN( dev_priv ) \
  156. do { \
  157. if ( test_bit( 0, &dev_priv->prim.wrapped ) ) { \
  158. if ( mga_is_idle( dev_priv ) ) { \
  159. mga_do_dma_wrap_end( dev_priv ); \
  160. } else if ( dev_priv->prim.space < \
  161. dev_priv->prim.high_mark ) { \
  162. if ( MGA_DMA_DEBUG ) \
  163. DRM_INFO( "%s: wrap...\n", __FUNCTION__ ); \
  164. return DRM_ERR(EBUSY); \
  165. } \
  166. } \
  167. } while (0)
  168. #define WRAP_WAIT_WITH_RETURN( dev_priv ) \
  169. do { \
  170. if ( test_bit( 0, &dev_priv->prim.wrapped ) ) { \
  171. if ( mga_do_wait_for_idle( dev_priv ) < 0 ) { \
  172. if ( MGA_DMA_DEBUG ) \
  173. DRM_INFO( "%s: wrap...\n", __FUNCTION__ ); \
  174. return DRM_ERR(EBUSY); \
  175. } \
  176. mga_do_dma_wrap_end( dev_priv ); \
  177. } \
  178. } while (0)
  179. /* ================================================================
  180. * Primary DMA command stream
  181. */
  182. #define MGA_VERBOSE 0
  183. #define DMA_LOCALS unsigned int write; volatile u8 *prim;
  184. #define DMA_BLOCK_SIZE (5 * sizeof(u32))
  185. #define BEGIN_DMA( n ) \
  186. do { \
  187. if ( MGA_VERBOSE ) { \
  188. DRM_INFO( "BEGIN_DMA( %d ) in %s\n", \
  189. (n), __FUNCTION__ ); \
  190. DRM_INFO( " space=0x%x req=0x%Zx\n", \
  191. dev_priv->prim.space, (n) * DMA_BLOCK_SIZE ); \
  192. } \
  193. prim = dev_priv->prim.start; \
  194. write = dev_priv->prim.tail; \
  195. } while (0)
  196. #define BEGIN_DMA_WRAP() \
  197. do { \
  198. if ( MGA_VERBOSE ) { \
  199. DRM_INFO( "BEGIN_DMA() in %s\n", __FUNCTION__ ); \
  200. DRM_INFO( " space=0x%x\n", dev_priv->prim.space ); \
  201. } \
  202. prim = dev_priv->prim.start; \
  203. write = dev_priv->prim.tail; \
  204. } while (0)
  205. #define ADVANCE_DMA() \
  206. do { \
  207. dev_priv->prim.tail = write; \
  208. if ( MGA_VERBOSE ) { \
  209. DRM_INFO( "ADVANCE_DMA() tail=0x%05x sp=0x%x\n", \
  210. write, dev_priv->prim.space ); \
  211. } \
  212. } while (0)
  213. #define FLUSH_DMA() \
  214. do { \
  215. if ( 0 ) { \
  216. DRM_INFO( "%s:\n", __FUNCTION__ ); \
  217. DRM_INFO( " tail=0x%06x head=0x%06lx\n", \
  218. dev_priv->prim.tail, \
  219. MGA_READ( MGA_PRIMADDRESS ) - \
  220. dev_priv->primary->offset ); \
  221. } \
  222. if ( !test_bit( 0, &dev_priv->prim.wrapped ) ) { \
  223. if ( dev_priv->prim.space < \
  224. dev_priv->prim.high_mark ) { \
  225. mga_do_dma_wrap_start( dev_priv ); \
  226. } else { \
  227. mga_do_dma_flush( dev_priv ); \
  228. } \
  229. } \
  230. } while (0)
  231. /* Never use this, always use DMA_BLOCK(...) for primary DMA output.
  232. */
  233. #define DMA_WRITE( offset, val ) \
  234. do { \
  235. if ( MGA_VERBOSE ) { \
  236. DRM_INFO( " DMA_WRITE( 0x%08x ) at 0x%04Zx\n", \
  237. (u32)(val), write + (offset) * sizeof(u32) ); \
  238. } \
  239. *(volatile u32 *)(prim + write + (offset) * sizeof(u32)) = val; \
  240. } while (0)
  241. #define DMA_BLOCK( reg0, val0, reg1, val1, reg2, val2, reg3, val3 ) \
  242. do { \
  243. DMA_WRITE( 0, ((DMAREG( reg0 ) << 0) | \
  244. (DMAREG( reg1 ) << 8) | \
  245. (DMAREG( reg2 ) << 16) | \
  246. (DMAREG( reg3 ) << 24)) ); \
  247. DMA_WRITE( 1, val0 ); \
  248. DMA_WRITE( 2, val1 ); \
  249. DMA_WRITE( 3, val2 ); \
  250. DMA_WRITE( 4, val3 ); \
  251. write += DMA_BLOCK_SIZE; \
  252. } while (0)
  253. /* Buffer aging via primary DMA stream head pointer.
  254. */
  255. #define SET_AGE( age, h, w ) \
  256. do { \
  257. (age)->head = h; \
  258. (age)->wrap = w; \
  259. } while (0)
  260. #define TEST_AGE( age, h, w ) ( (age)->wrap < w || \
  261. ( (age)->wrap == w && \
  262. (age)->head < h ) )
  263. #define AGE_BUFFER( buf_priv ) \
  264. do { \
  265. drm_mga_freelist_t *entry = (buf_priv)->list_entry; \
  266. if ( (buf_priv)->dispatched ) { \
  267. entry->age.head = (dev_priv->prim.tail + \
  268. dev_priv->primary->offset); \
  269. entry->age.wrap = dev_priv->sarea_priv->last_wrap; \
  270. } else { \
  271. entry->age.head = 0; \
  272. entry->age.wrap = 0; \
  273. } \
  274. } while (0)
  275. #define MGA_ENGINE_IDLE_MASK (MGA_SOFTRAPEN | \
  276. MGA_DWGENGSTS | \
  277. MGA_ENDPRDMASTS)
  278. #define MGA_DMA_IDLE_MASK (MGA_SOFTRAPEN | \
  279. MGA_ENDPRDMASTS)
  280. #define MGA_DMA_DEBUG 0
  281. /* A reduced set of the mga registers.
  282. */
  283. #define MGA_CRTC_INDEX 0x1fd4
  284. #define MGA_CRTC_DATA 0x1fd5
  285. /* CRTC11 */
  286. #define MGA_VINTCLR (1 << 4)
  287. #define MGA_VINTEN (1 << 5)
  288. #define MGA_ALPHACTRL 0x2c7c
  289. #define MGA_AR0 0x1c60
  290. #define MGA_AR1 0x1c64
  291. #define MGA_AR2 0x1c68
  292. #define MGA_AR3 0x1c6c
  293. #define MGA_AR4 0x1c70
  294. #define MGA_AR5 0x1c74
  295. #define MGA_AR6 0x1c78
  296. #define MGA_CXBNDRY 0x1c80
  297. #define MGA_CXLEFT 0x1ca0
  298. #define MGA_CXRIGHT 0x1ca4
  299. #define MGA_DMAPAD 0x1c54
  300. #define MGA_DSTORG 0x2cb8
  301. #define MGA_DWGCTL 0x1c00
  302. # define MGA_OPCOD_MASK (15 << 0)
  303. # define MGA_OPCOD_TRAP (4 << 0)
  304. # define MGA_OPCOD_TEXTURE_TRAP (6 << 0)
  305. # define MGA_OPCOD_BITBLT (8 << 0)
  306. # define MGA_OPCOD_ILOAD (9 << 0)
  307. # define MGA_ATYPE_MASK (7 << 4)
  308. # define MGA_ATYPE_RPL (0 << 4)
  309. # define MGA_ATYPE_RSTR (1 << 4)
  310. # define MGA_ATYPE_ZI (3 << 4)
  311. # define MGA_ATYPE_BLK (4 << 4)
  312. # define MGA_ATYPE_I (7 << 4)
  313. # define MGA_LINEAR (1 << 7)
  314. # define MGA_ZMODE_MASK (7 << 8)
  315. # define MGA_ZMODE_NOZCMP (0 << 8)
  316. # define MGA_ZMODE_ZE (2 << 8)
  317. # define MGA_ZMODE_ZNE (3 << 8)
  318. # define MGA_ZMODE_ZLT (4 << 8)
  319. # define MGA_ZMODE_ZLTE (5 << 8)
  320. # define MGA_ZMODE_ZGT (6 << 8)
  321. # define MGA_ZMODE_ZGTE (7 << 8)
  322. # define MGA_SOLID (1 << 11)
  323. # define MGA_ARZERO (1 << 12)
  324. # define MGA_SGNZERO (1 << 13)
  325. # define MGA_SHIFTZERO (1 << 14)
  326. # define MGA_BOP_MASK (15 << 16)
  327. # define MGA_BOP_ZERO (0 << 16)
  328. # define MGA_BOP_DST (10 << 16)
  329. # define MGA_BOP_SRC (12 << 16)
  330. # define MGA_BOP_ONE (15 << 16)
  331. # define MGA_TRANS_SHIFT 20
  332. # define MGA_TRANS_MASK (15 << 20)
  333. # define MGA_BLTMOD_MASK (15 << 25)
  334. # define MGA_BLTMOD_BMONOLEF (0 << 25)
  335. # define MGA_BLTMOD_BMONOWF (4 << 25)
  336. # define MGA_BLTMOD_PLAN (1 << 25)
  337. # define MGA_BLTMOD_BFCOL (2 << 25)
  338. # define MGA_BLTMOD_BU32BGR (3 << 25)
  339. # define MGA_BLTMOD_BU32RGB (7 << 25)
  340. # define MGA_BLTMOD_BU24BGR (11 << 25)
  341. # define MGA_BLTMOD_BU24RGB (15 << 25)
  342. # define MGA_PATTERN (1 << 29)
  343. # define MGA_TRANSC (1 << 30)
  344. # define MGA_CLIPDIS (1 << 31)
  345. #define MGA_DWGSYNC 0x2c4c
  346. #define MGA_FCOL 0x1c24
  347. #define MGA_FIFOSTATUS 0x1e10
  348. #define MGA_FOGCOL 0x1cf4
  349. #define MGA_FXBNDRY 0x1c84
  350. #define MGA_FXLEFT 0x1ca8
  351. #define MGA_FXRIGHT 0x1cac
  352. #define MGA_ICLEAR 0x1e18
  353. # define MGA_SOFTRAPICLR (1 << 0)
  354. # define MGA_VLINEICLR (1 << 5)
  355. #define MGA_IEN 0x1e1c
  356. # define MGA_SOFTRAPIEN (1 << 0)
  357. # define MGA_VLINEIEN (1 << 5)
  358. #define MGA_LEN 0x1c5c
  359. #define MGA_MACCESS 0x1c04
  360. #define MGA_PITCH 0x1c8c
  361. #define MGA_PLNWT 0x1c1c
  362. #define MGA_PRIMADDRESS 0x1e58
  363. # define MGA_DMA_GENERAL (0 << 0)
  364. # define MGA_DMA_BLIT (1 << 0)
  365. # define MGA_DMA_VECTOR (2 << 0)
  366. # define MGA_DMA_VERTEX (3 << 0)
  367. #define MGA_PRIMEND 0x1e5c
  368. # define MGA_PRIMNOSTART (1 << 0)
  369. # define MGA_PAGPXFER (1 << 1)
  370. #define MGA_PRIMPTR 0x1e50
  371. # define MGA_PRIMPTREN0 (1 << 0)
  372. # define MGA_PRIMPTREN1 (1 << 1)
  373. #define MGA_RST 0x1e40
  374. # define MGA_SOFTRESET (1 << 0)
  375. # define MGA_SOFTEXTRST (1 << 1)
  376. #define MGA_SECADDRESS 0x2c40
  377. #define MGA_SECEND 0x2c44
  378. #define MGA_SETUPADDRESS 0x2cd0
  379. #define MGA_SETUPEND 0x2cd4
  380. #define MGA_SGN 0x1c58
  381. #define MGA_SOFTRAP 0x2c48
  382. #define MGA_SRCORG 0x2cb4
  383. # define MGA_SRMMAP_MASK (1 << 0)
  384. # define MGA_SRCMAP_FB (0 << 0)
  385. # define MGA_SRCMAP_SYSMEM (1 << 0)
  386. # define MGA_SRCACC_MASK (1 << 1)
  387. # define MGA_SRCACC_PCI (0 << 1)
  388. # define MGA_SRCACC_AGP (1 << 1)
  389. #define MGA_STATUS 0x1e14
  390. # define MGA_SOFTRAPEN (1 << 0)
  391. # define MGA_VSYNCPEN (1 << 4)
  392. # define MGA_VLINEPEN (1 << 5)
  393. # define MGA_DWGENGSTS (1 << 16)
  394. # define MGA_ENDPRDMASTS (1 << 17)
  395. #define MGA_STENCIL 0x2cc8
  396. #define MGA_STENCILCTL 0x2ccc
  397. #define MGA_TDUALSTAGE0 0x2cf8
  398. #define MGA_TDUALSTAGE1 0x2cfc
  399. #define MGA_TEXBORDERCOL 0x2c5c
  400. #define MGA_TEXCTL 0x2c30
  401. #define MGA_TEXCTL2 0x2c3c
  402. # define MGA_DUALTEX (1 << 7)
  403. # define MGA_G400_TC2_MAGIC (1 << 15)
  404. # define MGA_MAP1_ENABLE (1 << 31)
  405. #define MGA_TEXFILTER 0x2c58
  406. #define MGA_TEXHEIGHT 0x2c2c
  407. #define MGA_TEXORG 0x2c24
  408. # define MGA_TEXORGMAP_MASK (1 << 0)
  409. # define MGA_TEXORGMAP_FB (0 << 0)
  410. # define MGA_TEXORGMAP_SYSMEM (1 << 0)
  411. # define MGA_TEXORGACC_MASK (1 << 1)
  412. # define MGA_TEXORGACC_PCI (0 << 1)
  413. # define MGA_TEXORGACC_AGP (1 << 1)
  414. #define MGA_TEXORG1 0x2ca4
  415. #define MGA_TEXORG2 0x2ca8
  416. #define MGA_TEXORG3 0x2cac
  417. #define MGA_TEXORG4 0x2cb0
  418. #define MGA_TEXTRANS 0x2c34
  419. #define MGA_TEXTRANSHIGH 0x2c38
  420. #define MGA_TEXWIDTH 0x2c28
  421. #define MGA_WACCEPTSEQ 0x1dd4
  422. #define MGA_WCODEADDR 0x1e6c
  423. #define MGA_WFLAG 0x1dc4
  424. #define MGA_WFLAG1 0x1de0
  425. #define MGA_WFLAGNB 0x1e64
  426. #define MGA_WFLAGNB1 0x1e08
  427. #define MGA_WGETMSB 0x1dc8
  428. #define MGA_WIADDR 0x1dc0
  429. #define MGA_WIADDR2 0x1dd8
  430. # define MGA_WMODE_SUSPEND (0 << 0)
  431. # define MGA_WMODE_RESUME (1 << 0)
  432. # define MGA_WMODE_JUMP (2 << 0)
  433. # define MGA_WMODE_START (3 << 0)
  434. # define MGA_WAGP_ENABLE (1 << 2)
  435. #define MGA_WMISC 0x1e70
  436. # define MGA_WUCODECACHE_ENABLE (1 << 0)
  437. # define MGA_WMASTER_ENABLE (1 << 1)
  438. # define MGA_WCACHEFLUSH_ENABLE (1 << 3)
  439. #define MGA_WVRTXSZ 0x1dcc
  440. #define MGA_YBOT 0x1c9c
  441. #define MGA_YDST 0x1c90
  442. #define MGA_YDSTLEN 0x1c88
  443. #define MGA_YDSTORG 0x1c94
  444. #define MGA_YTOP 0x1c98
  445. #define MGA_ZORG 0x1c0c
  446. /* This finishes the current batch of commands
  447. */
  448. #define MGA_EXEC 0x0100
  449. /* Warp registers
  450. */
  451. #define MGA_WR0 0x2d00
  452. #define MGA_WR1 0x2d04
  453. #define MGA_WR2 0x2d08
  454. #define MGA_WR3 0x2d0c
  455. #define MGA_WR4 0x2d10
  456. #define MGA_WR5 0x2d14
  457. #define MGA_WR6 0x2d18
  458. #define MGA_WR7 0x2d1c
  459. #define MGA_WR8 0x2d20
  460. #define MGA_WR9 0x2d24
  461. #define MGA_WR10 0x2d28
  462. #define MGA_WR11 0x2d2c
  463. #define MGA_WR12 0x2d30
  464. #define MGA_WR13 0x2d34
  465. #define MGA_WR14 0x2d38
  466. #define MGA_WR15 0x2d3c
  467. #define MGA_WR16 0x2d40
  468. #define MGA_WR17 0x2d44
  469. #define MGA_WR18 0x2d48
  470. #define MGA_WR19 0x2d4c
  471. #define MGA_WR20 0x2d50
  472. #define MGA_WR21 0x2d54
  473. #define MGA_WR22 0x2d58
  474. #define MGA_WR23 0x2d5c
  475. #define MGA_WR24 0x2d60
  476. #define MGA_WR25 0x2d64
  477. #define MGA_WR26 0x2d68
  478. #define MGA_WR27 0x2d6c
  479. #define MGA_WR28 0x2d70
  480. #define MGA_WR29 0x2d74
  481. #define MGA_WR30 0x2d78
  482. #define MGA_WR31 0x2d7c
  483. #define MGA_WR32 0x2d80
  484. #define MGA_WR33 0x2d84
  485. #define MGA_WR34 0x2d88
  486. #define MGA_WR35 0x2d8c
  487. #define MGA_WR36 0x2d90
  488. #define MGA_WR37 0x2d94
  489. #define MGA_WR38 0x2d98
  490. #define MGA_WR39 0x2d9c
  491. #define MGA_WR40 0x2da0
  492. #define MGA_WR41 0x2da4
  493. #define MGA_WR42 0x2da8
  494. #define MGA_WR43 0x2dac
  495. #define MGA_WR44 0x2db0
  496. #define MGA_WR45 0x2db4
  497. #define MGA_WR46 0x2db8
  498. #define MGA_WR47 0x2dbc
  499. #define MGA_WR48 0x2dc0
  500. #define MGA_WR49 0x2dc4
  501. #define MGA_WR50 0x2dc8
  502. #define MGA_WR51 0x2dcc
  503. #define MGA_WR52 0x2dd0
  504. #define MGA_WR53 0x2dd4
  505. #define MGA_WR54 0x2dd8
  506. #define MGA_WR55 0x2ddc
  507. #define MGA_WR56 0x2de0
  508. #define MGA_WR57 0x2de4
  509. #define MGA_WR58 0x2de8
  510. #define MGA_WR59 0x2dec
  511. #define MGA_WR60 0x2df0
  512. #define MGA_WR61 0x2df4
  513. #define MGA_WR62 0x2df8
  514. #define MGA_WR63 0x2dfc
  515. # define MGA_G400_WR_MAGIC (1 << 6)
  516. # define MGA_G400_WR56_MAGIC 0x46480000 /* 12800.0f */
  517. #define MGA_ILOAD_ALIGN 64
  518. #define MGA_ILOAD_MASK (MGA_ILOAD_ALIGN - 1)
  519. #define MGA_DWGCTL_FLUSH (MGA_OPCOD_TEXTURE_TRAP | \
  520. MGA_ATYPE_I | \
  521. MGA_ZMODE_NOZCMP | \
  522. MGA_ARZERO | \
  523. MGA_SGNZERO | \
  524. MGA_BOP_SRC | \
  525. (15 << MGA_TRANS_SHIFT))
  526. #define MGA_DWGCTL_CLEAR (MGA_OPCOD_TRAP | \
  527. MGA_ZMODE_NOZCMP | \
  528. MGA_SOLID | \
  529. MGA_ARZERO | \
  530. MGA_SGNZERO | \
  531. MGA_SHIFTZERO | \
  532. MGA_BOP_SRC | \
  533. (0 << MGA_TRANS_SHIFT) | \
  534. MGA_BLTMOD_BMONOLEF | \
  535. MGA_TRANSC | \
  536. MGA_CLIPDIS)
  537. #define MGA_DWGCTL_COPY (MGA_OPCOD_BITBLT | \
  538. MGA_ATYPE_RPL | \
  539. MGA_SGNZERO | \
  540. MGA_SHIFTZERO | \
  541. MGA_BOP_SRC | \
  542. (0 << MGA_TRANS_SHIFT) | \
  543. MGA_BLTMOD_BFCOL | \
  544. MGA_CLIPDIS)
  545. /* Simple idle test.
  546. */
  547. static __inline__ int mga_is_idle( drm_mga_private_t *dev_priv )
  548. {
  549. u32 status = MGA_READ( MGA_STATUS ) & MGA_ENGINE_IDLE_MASK;
  550. return ( status == MGA_ENDPRDMASTS );
  551. }
  552. #endif