drm.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /**
  2. * \file drm.h
  3. * Header for the Direct Rendering Manager
  4. *
  5. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  6. *
  7. * \par Acknowledgments:
  8. * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
  9. */
  10. /*
  11. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  12. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  13. * All rights reserved.
  14. *
  15. * Permission is hereby granted, free of charge, to any person obtaining a
  16. * copy of this software and associated documentation files (the "Software"),
  17. * to deal in the Software without restriction, including without limitation
  18. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  19. * and/or sell copies of the Software, and to permit persons to whom the
  20. * Software is furnished to do so, subject to the following conditions:
  21. *
  22. * The above copyright notice and this permission notice (including the next
  23. * paragraph) shall be included in all copies or substantial portions of the
  24. * Software.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  27. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  28. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  29. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  30. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  31. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  32. * OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. #ifndef _DRM_H_
  35. #define _DRM_H_
  36. #if defined(__linux__)
  37. #include <linux/config.h>
  38. #include <asm/ioctl.h> /* For _IO* macros */
  39. #define DRM_IOCTL_NR(n) _IOC_NR(n)
  40. #define DRM_IOC_VOID _IOC_NONE
  41. #define DRM_IOC_READ _IOC_READ
  42. #define DRM_IOC_WRITE _IOC_WRITE
  43. #define DRM_IOC_READWRITE _IOC_READ|_IOC_WRITE
  44. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  45. #elif defined(__FreeBSD__) || defined(__NetBSD__) || defined(__OpenBSD__)
  46. #if defined(__FreeBSD__) && defined(IN_MODULE)
  47. /* Prevent name collision when including sys/ioccom.h */
  48. #undef ioctl
  49. #include <sys/ioccom.h>
  50. #define ioctl(a,b,c) xf86ioctl(a,b,c)
  51. #else
  52. #include <sys/ioccom.h>
  53. #endif /* __FreeBSD__ && xf86ioctl */
  54. #define DRM_IOCTL_NR(n) ((n) & 0xff)
  55. #define DRM_IOC_VOID IOC_VOID
  56. #define DRM_IOC_READ IOC_OUT
  57. #define DRM_IOC_WRITE IOC_IN
  58. #define DRM_IOC_READWRITE IOC_INOUT
  59. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  60. #endif
  61. #define XFREE86_VERSION(major,minor,patch,snap) \
  62. ((major << 16) | (minor << 8) | patch)
  63. #ifndef CONFIG_XFREE86_VERSION
  64. #define CONFIG_XFREE86_VERSION XFREE86_VERSION(4,1,0,0)
  65. #endif
  66. #if CONFIG_XFREE86_VERSION < XFREE86_VERSION(4,1,0,0)
  67. #define DRM_PROC_DEVICES "/proc/devices"
  68. #define DRM_PROC_MISC "/proc/misc"
  69. #define DRM_PROC_DRM "/proc/drm"
  70. #define DRM_DEV_DRM "/dev/drm"
  71. #define DRM_DEV_MODE (S_IRUSR|S_IWUSR|S_IRGRP|S_IWGRP)
  72. #define DRM_DEV_UID 0
  73. #define DRM_DEV_GID 0
  74. #endif
  75. #if CONFIG_XFREE86_VERSION >= XFREE86_VERSION(4,1,0,0)
  76. #define DRM_MAJOR 226
  77. #define DRM_MAX_MINOR 15
  78. #endif
  79. #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
  80. #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
  81. #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
  82. #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
  83. #define _DRM_LOCK_HELD 0x80000000 /**< Hardware lock is held */
  84. #define _DRM_LOCK_CONT 0x40000000 /**< Hardware lock is contended */
  85. #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
  86. #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
  87. #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
  88. typedef unsigned long drm_handle_t;
  89. typedef unsigned int drm_context_t;
  90. typedef unsigned int drm_drawable_t;
  91. typedef unsigned int drm_magic_t;
  92. /**
  93. * Cliprect.
  94. *
  95. * \warning: If you change this structure, make sure you change
  96. * XF86DRIClipRectRec in the server as well
  97. *
  98. * \note KW: Actually it's illegal to change either for
  99. * backwards-compatibility reasons.
  100. */
  101. typedef struct drm_clip_rect {
  102. unsigned short x1;
  103. unsigned short y1;
  104. unsigned short x2;
  105. unsigned short y2;
  106. } drm_clip_rect_t;
  107. /**
  108. * Texture region,
  109. */
  110. typedef struct drm_tex_region {
  111. unsigned char next;
  112. unsigned char prev;
  113. unsigned char in_use;
  114. unsigned char padding;
  115. unsigned int age;
  116. } drm_tex_region_t;
  117. /**
  118. * Hardware lock.
  119. *
  120. * The lock structure is a simple cache-line aligned integer. To avoid
  121. * processor bus contention on a multiprocessor system, there should not be any
  122. * other data stored in the same cache line.
  123. */
  124. typedef struct drm_hw_lock {
  125. __volatile__ unsigned int lock; /**< lock variable */
  126. char padding[60]; /**< Pad to cache line */
  127. } drm_hw_lock_t;
  128. /**
  129. * DRM_IOCTL_VERSION ioctl argument type.
  130. *
  131. * \sa drmGetVersion().
  132. */
  133. typedef struct drm_version {
  134. int version_major; /**< Major version */
  135. int version_minor; /**< Minor version */
  136. int version_patchlevel;/**< Patch level */
  137. size_t name_len; /**< Length of name buffer */
  138. char __user *name; /**< Name of driver */
  139. size_t date_len; /**< Length of date buffer */
  140. char __user *date; /**< User-space buffer to hold date */
  141. size_t desc_len; /**< Length of desc buffer */
  142. char __user *desc; /**< User-space buffer to hold desc */
  143. } drm_version_t;
  144. /**
  145. * DRM_IOCTL_GET_UNIQUE ioctl argument type.
  146. *
  147. * \sa drmGetBusid() and drmSetBusId().
  148. */
  149. typedef struct drm_unique {
  150. size_t unique_len; /**< Length of unique */
  151. char __user *unique; /**< Unique name for driver instantiation */
  152. } drm_unique_t;
  153. typedef struct drm_list {
  154. int count; /**< Length of user-space structures */
  155. drm_version_t __user *version;
  156. } drm_list_t;
  157. typedef struct drm_block {
  158. int unused;
  159. } drm_block_t;
  160. /**
  161. * DRM_IOCTL_CONTROL ioctl argument type.
  162. *
  163. * \sa drmCtlInstHandler() and drmCtlUninstHandler().
  164. */
  165. typedef struct drm_control {
  166. enum {
  167. DRM_ADD_COMMAND,
  168. DRM_RM_COMMAND,
  169. DRM_INST_HANDLER,
  170. DRM_UNINST_HANDLER
  171. } func;
  172. int irq;
  173. } drm_control_t;
  174. /**
  175. * Type of memory to map.
  176. */
  177. typedef enum drm_map_type {
  178. _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
  179. _DRM_REGISTERS = 1, /**< no caching, no core dump */
  180. _DRM_SHM = 2, /**< shared, cached */
  181. _DRM_AGP = 3, /**< AGP/GART */
  182. _DRM_SCATTER_GATHER = 4 /**< Scatter/gather memory for PCI DMA */
  183. } drm_map_type_t;
  184. /**
  185. * Memory mapping flags.
  186. */
  187. typedef enum drm_map_flags {
  188. _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
  189. _DRM_READ_ONLY = 0x02,
  190. _DRM_LOCKED = 0x04, /**< shared, cached, locked */
  191. _DRM_KERNEL = 0x08, /**< kernel requires access */
  192. _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
  193. _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
  194. _DRM_REMOVABLE = 0x40 /**< Removable mapping */
  195. } drm_map_flags_t;
  196. typedef struct drm_ctx_priv_map {
  197. unsigned int ctx_id; /**< Context requesting private mapping */
  198. void *handle; /**< Handle of map */
  199. } drm_ctx_priv_map_t;
  200. /**
  201. * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
  202. * argument type.
  203. *
  204. * \sa drmAddMap().
  205. */
  206. typedef struct drm_map {
  207. unsigned long offset; /**< Requested physical address (0 for SAREA)*/
  208. unsigned long size; /**< Requested physical size (bytes) */
  209. drm_map_type_t type; /**< Type of memory to map */
  210. drm_map_flags_t flags; /**< Flags */
  211. void *handle; /**< User-space: "Handle" to pass to mmap() */
  212. /**< Kernel-space: kernel-virtual address */
  213. int mtrr; /**< MTRR slot used */
  214. /* Private data */
  215. } drm_map_t;
  216. /**
  217. * DRM_IOCTL_GET_CLIENT ioctl argument type.
  218. */
  219. typedef struct drm_client {
  220. int idx; /**< Which client desired? */
  221. int auth; /**< Is client authenticated? */
  222. unsigned long pid; /**< Process ID */
  223. unsigned long uid; /**< User ID */
  224. unsigned long magic; /**< Magic */
  225. unsigned long iocs; /**< Ioctl count */
  226. } drm_client_t;
  227. typedef enum {
  228. _DRM_STAT_LOCK,
  229. _DRM_STAT_OPENS,
  230. _DRM_STAT_CLOSES,
  231. _DRM_STAT_IOCTLS,
  232. _DRM_STAT_LOCKS,
  233. _DRM_STAT_UNLOCKS,
  234. _DRM_STAT_VALUE, /**< Generic value */
  235. _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
  236. _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
  237. _DRM_STAT_IRQ, /**< IRQ */
  238. _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
  239. _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
  240. _DRM_STAT_DMA, /**< DMA */
  241. _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
  242. _DRM_STAT_MISSED /**< Missed DMA opportunity */
  243. /* Add to the *END* of the list */
  244. } drm_stat_type_t;
  245. /**
  246. * DRM_IOCTL_GET_STATS ioctl argument type.
  247. */
  248. typedef struct drm_stats {
  249. unsigned long count;
  250. struct {
  251. unsigned long value;
  252. drm_stat_type_t type;
  253. } data[15];
  254. } drm_stats_t;
  255. /**
  256. * Hardware locking flags.
  257. */
  258. typedef enum drm_lock_flags {
  259. _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
  260. _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
  261. _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
  262. _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
  263. /* These *HALT* flags aren't supported yet
  264. -- they will be used to support the
  265. full-screen DGA-like mode. */
  266. _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
  267. _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
  268. } drm_lock_flags_t;
  269. /**
  270. * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
  271. *
  272. * \sa drmGetLock() and drmUnlock().
  273. */
  274. typedef struct drm_lock {
  275. int context;
  276. drm_lock_flags_t flags;
  277. } drm_lock_t;
  278. /**
  279. * DMA flags
  280. *
  281. * \warning
  282. * These values \e must match xf86drm.h.
  283. *
  284. * \sa drm_dma.
  285. */
  286. typedef enum drm_dma_flags {
  287. /* Flags for DMA buffer dispatch */
  288. _DRM_DMA_BLOCK = 0x01, /**<
  289. * Block until buffer dispatched.
  290. *
  291. * \note The buffer may not yet have
  292. * been processed by the hardware --
  293. * getting a hardware lock with the
  294. * hardware quiescent will ensure
  295. * that the buffer has been
  296. * processed.
  297. */
  298. _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
  299. _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
  300. /* Flags for DMA buffer request */
  301. _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
  302. _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
  303. _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
  304. } drm_dma_flags_t;
  305. /**
  306. * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
  307. *
  308. * \sa drmAddBufs().
  309. */
  310. typedef struct drm_buf_desc {
  311. int count; /**< Number of buffers of this size */
  312. int size; /**< Size in bytes */
  313. int low_mark; /**< Low water mark */
  314. int high_mark; /**< High water mark */
  315. enum {
  316. _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
  317. _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
  318. _DRM_SG_BUFFER = 0x04 /**< Scatter/gather memory buffer */
  319. } flags;
  320. unsigned long agp_start; /**<
  321. * Start address of where the AGP buffers are
  322. * in the AGP aperture
  323. */
  324. } drm_buf_desc_t;
  325. /**
  326. * DRM_IOCTL_INFO_BUFS ioctl argument type.
  327. */
  328. typedef struct drm_buf_info {
  329. int count; /**< Entries in list */
  330. drm_buf_desc_t __user *list;
  331. } drm_buf_info_t;
  332. /**
  333. * DRM_IOCTL_FREE_BUFS ioctl argument type.
  334. */
  335. typedef struct drm_buf_free {
  336. int count;
  337. int __user *list;
  338. } drm_buf_free_t;
  339. /**
  340. * Buffer information
  341. *
  342. * \sa drm_buf_map.
  343. */
  344. typedef struct drm_buf_pub {
  345. int idx; /**< Index into the master buffer list */
  346. int total; /**< Buffer size */
  347. int used; /**< Amount of buffer in use (for DMA) */
  348. void __user *address; /**< Address of buffer */
  349. } drm_buf_pub_t;
  350. /**
  351. * DRM_IOCTL_MAP_BUFS ioctl argument type.
  352. */
  353. typedef struct drm_buf_map {
  354. int count; /**< Length of the buffer list */
  355. void __user *virtual; /**< Mmap'd area in user-virtual */
  356. drm_buf_pub_t __user *list; /**< Buffer information */
  357. } drm_buf_map_t;
  358. /**
  359. * DRM_IOCTL_DMA ioctl argument type.
  360. *
  361. * Indices here refer to the offset into the buffer list in drm_buf_get.
  362. *
  363. * \sa drmDMA().
  364. */
  365. typedef struct drm_dma {
  366. int context; /**< Context handle */
  367. int send_count; /**< Number of buffers to send */
  368. int __user *send_indices; /**< List of handles to buffers */
  369. int __user *send_sizes; /**< Lengths of data to send */
  370. drm_dma_flags_t flags; /**< Flags */
  371. int request_count; /**< Number of buffers requested */
  372. int request_size; /**< Desired size for buffers */
  373. int __user *request_indices; /**< Buffer information */
  374. int __user *request_sizes;
  375. int granted_count; /**< Number of buffers granted */
  376. } drm_dma_t;
  377. typedef enum {
  378. _DRM_CONTEXT_PRESERVED = 0x01,
  379. _DRM_CONTEXT_2DONLY = 0x02
  380. } drm_ctx_flags_t;
  381. /**
  382. * DRM_IOCTL_ADD_CTX ioctl argument type.
  383. *
  384. * \sa drmCreateContext() and drmDestroyContext().
  385. */
  386. typedef struct drm_ctx {
  387. drm_context_t handle;
  388. drm_ctx_flags_t flags;
  389. } drm_ctx_t;
  390. /**
  391. * DRM_IOCTL_RES_CTX ioctl argument type.
  392. */
  393. typedef struct drm_ctx_res {
  394. int count;
  395. drm_ctx_t __user *contexts;
  396. } drm_ctx_res_t;
  397. /**
  398. * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
  399. */
  400. typedef struct drm_draw {
  401. drm_drawable_t handle;
  402. } drm_draw_t;
  403. /**
  404. * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
  405. */
  406. typedef struct drm_auth {
  407. drm_magic_t magic;
  408. } drm_auth_t;
  409. /**
  410. * DRM_IOCTL_IRQ_BUSID ioctl argument type.
  411. *
  412. * \sa drmGetInterruptFromBusID().
  413. */
  414. typedef struct drm_irq_busid {
  415. int irq; /**< IRQ number */
  416. int busnum; /**< bus number */
  417. int devnum; /**< device number */
  418. int funcnum; /**< function number */
  419. } drm_irq_busid_t;
  420. typedef enum {
  421. _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
  422. _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
  423. _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking */
  424. } drm_vblank_seq_type_t;
  425. #define _DRM_VBLANK_FLAGS_MASK _DRM_VBLANK_SIGNAL
  426. struct drm_wait_vblank_request {
  427. drm_vblank_seq_type_t type;
  428. unsigned int sequence;
  429. unsigned long signal;
  430. };
  431. struct drm_wait_vblank_reply {
  432. drm_vblank_seq_type_t type;
  433. unsigned int sequence;
  434. long tval_sec;
  435. long tval_usec;
  436. };
  437. /**
  438. * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
  439. *
  440. * \sa drmWaitVBlank().
  441. */
  442. typedef union drm_wait_vblank {
  443. struct drm_wait_vblank_request request;
  444. struct drm_wait_vblank_reply reply;
  445. } drm_wait_vblank_t;
  446. /**
  447. * DRM_IOCTL_AGP_ENABLE ioctl argument type.
  448. *
  449. * \sa drmAgpEnable().
  450. */
  451. typedef struct drm_agp_mode {
  452. unsigned long mode; /**< AGP mode */
  453. } drm_agp_mode_t;
  454. /**
  455. * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
  456. *
  457. * \sa drmAgpAlloc() and drmAgpFree().
  458. */
  459. typedef struct drm_agp_buffer {
  460. unsigned long size; /**< In bytes -- will round to page boundary */
  461. unsigned long handle; /**< Used for binding / unbinding */
  462. unsigned long type; /**< Type of memory to allocate */
  463. unsigned long physical; /**< Physical used by i810 */
  464. } drm_agp_buffer_t;
  465. /**
  466. * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
  467. *
  468. * \sa drmAgpBind() and drmAgpUnbind().
  469. */
  470. typedef struct drm_agp_binding {
  471. unsigned long handle; /**< From drm_agp_buffer */
  472. unsigned long offset; /**< In bytes -- will round to page boundary */
  473. } drm_agp_binding_t;
  474. /**
  475. * DRM_IOCTL_AGP_INFO ioctl argument type.
  476. *
  477. * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
  478. * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
  479. * drmAgpVendorId() and drmAgpDeviceId().
  480. */
  481. typedef struct drm_agp_info {
  482. int agp_version_major;
  483. int agp_version_minor;
  484. unsigned long mode;
  485. unsigned long aperture_base; /* physical address */
  486. unsigned long aperture_size; /* bytes */
  487. unsigned long memory_allowed; /* bytes */
  488. unsigned long memory_used;
  489. /* PCI information */
  490. unsigned short id_vendor;
  491. unsigned short id_device;
  492. } drm_agp_info_t;
  493. /**
  494. * DRM_IOCTL_SG_ALLOC ioctl argument type.
  495. */
  496. typedef struct drm_scatter_gather {
  497. unsigned long size; /**< In bytes -- will round to page boundary */
  498. unsigned long handle; /**< Used for mapping / unmapping */
  499. } drm_scatter_gather_t;
  500. /**
  501. * DRM_IOCTL_SET_VERSION ioctl argument type.
  502. */
  503. typedef struct drm_set_version {
  504. int drm_di_major;
  505. int drm_di_minor;
  506. int drm_dd_major;
  507. int drm_dd_minor;
  508. } drm_set_version_t;
  509. #define DRM_IOCTL_BASE 'd'
  510. #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
  511. #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
  512. #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
  513. #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
  514. #define DRM_IOCTL_VERSION DRM_IOWR(0x00, drm_version_t)
  515. #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, drm_unique_t)
  516. #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, drm_auth_t)
  517. #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, drm_irq_busid_t)
  518. #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, drm_map_t)
  519. #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, drm_client_t)
  520. #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, drm_stats_t)
  521. #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, drm_set_version_t)
  522. #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, drm_unique_t)
  523. #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, drm_auth_t)
  524. #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, drm_block_t)
  525. #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, drm_block_t)
  526. #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, drm_control_t)
  527. #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, drm_map_t)
  528. #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, drm_buf_desc_t)
  529. #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, drm_buf_desc_t)
  530. #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, drm_buf_info_t)
  531. #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, drm_buf_map_t)
  532. #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, drm_buf_free_t)
  533. #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, drm_map_t)
  534. #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, drm_ctx_priv_map_t)
  535. #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, drm_ctx_priv_map_t)
  536. #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, drm_ctx_t)
  537. #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, drm_ctx_t)
  538. #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, drm_ctx_t)
  539. #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, drm_ctx_t)
  540. #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, drm_ctx_t)
  541. #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, drm_ctx_t)
  542. #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, drm_ctx_res_t)
  543. #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, drm_draw_t)
  544. #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, drm_draw_t)
  545. #define DRM_IOCTL_DMA DRM_IOWR(0x29, drm_dma_t)
  546. #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, drm_lock_t)
  547. #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, drm_lock_t)
  548. #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, drm_lock_t)
  549. #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
  550. #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
  551. #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, drm_agp_mode_t)
  552. #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, drm_agp_info_t)
  553. #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, drm_agp_buffer_t)
  554. #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, drm_agp_buffer_t)
  555. #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, drm_agp_binding_t)
  556. #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, drm_agp_binding_t)
  557. #define DRM_IOCTL_SG_ALLOC DRM_IOW( 0x38, drm_scatter_gather_t)
  558. #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, drm_scatter_gather_t)
  559. #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, drm_wait_vblank_t)
  560. /**
  561. * Device specific ioctls should only be in their respective headers
  562. * The device specific ioctl range is from 0x40 to 0x79.
  563. *
  564. * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
  565. * drmCommandReadWrite().
  566. */
  567. #define DRM_COMMAND_BASE 0x40
  568. #endif