mpparse.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/irq.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/config.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/acpi.h>
  25. #include <linux/module.h>
  26. #include <asm/smp.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/mpspec.h>
  29. #include <asm/pgalloc.h>
  30. #include <asm/io_apic.h>
  31. #include <asm/proto.h>
  32. #include <asm/acpi.h>
  33. /* Have we found an MP table */
  34. int smp_found_config;
  35. unsigned int __initdata maxcpus = NR_CPUS;
  36. int acpi_found_madt;
  37. /*
  38. * Various Linux-internal data structures created from the
  39. * MP-table.
  40. */
  41. int apic_version [MAX_APICS];
  42. unsigned char mp_bus_id_to_type [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  43. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  44. unsigned char pci_bus_to_node [256];
  45. EXPORT_SYMBOL(pci_bus_to_node);
  46. static int mp_current_pci_id = 0;
  47. /* I/O APIC entries */
  48. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  49. /* # of MP IRQ source entries */
  50. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  51. /* MP IRQ source entries */
  52. int mp_irq_entries;
  53. int nr_ioapics;
  54. int pic_mode;
  55. unsigned long mp_lapic_addr = 0;
  56. /* Processor that is doing the boot up */
  57. unsigned int boot_cpu_id = -1U;
  58. /* Internal processor count */
  59. static unsigned int num_processors = 0;
  60. /* Bitmask of physically existing CPUs */
  61. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  62. /* ACPI MADT entry parsing functions */
  63. #ifdef CONFIG_ACPI_BOOT
  64. extern struct acpi_boot_flags acpi_boot;
  65. #ifdef CONFIG_X86_LOCAL_APIC
  66. extern int acpi_parse_lapic (acpi_table_entry_header *header);
  67. extern int acpi_parse_lapic_addr_ovr (acpi_table_entry_header *header);
  68. extern int acpi_parse_lapic_nmi (acpi_table_entry_header *header);
  69. #endif /*CONFIG_X86_LOCAL_APIC*/
  70. #ifdef CONFIG_X86_IO_APIC
  71. extern int acpi_parse_ioapic (acpi_table_entry_header *header);
  72. #endif /*CONFIG_X86_IO_APIC*/
  73. #endif /*CONFIG_ACPI_BOOT*/
  74. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  75. /*
  76. * Intel MP BIOS table parsing routines:
  77. */
  78. /*
  79. * Checksum an MP configuration block.
  80. */
  81. static int __init mpf_checksum(unsigned char *mp, int len)
  82. {
  83. int sum = 0;
  84. while (len--)
  85. sum += *mp++;
  86. return sum & 0xFF;
  87. }
  88. static void __init MP_processor_info (struct mpc_config_processor *m)
  89. {
  90. int ver;
  91. static int found_bsp=0;
  92. if (!(m->mpc_cpuflag & CPU_ENABLED))
  93. return;
  94. printk(KERN_INFO "Processor #%d %d:%d APIC version %d\n",
  95. m->mpc_apicid,
  96. (m->mpc_cpufeature & CPU_FAMILY_MASK)>>8,
  97. (m->mpc_cpufeature & CPU_MODEL_MASK)>>4,
  98. m->mpc_apicver);
  99. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  100. Dprintk(" Bootup CPU\n");
  101. boot_cpu_id = m->mpc_apicid;
  102. }
  103. if (num_processors >= NR_CPUS) {
  104. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  105. " Processor ignored.\n", NR_CPUS);
  106. return;
  107. }
  108. num_processors++;
  109. if (m->mpc_apicid > MAX_APICS) {
  110. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  111. m->mpc_apicid, MAX_APICS);
  112. return;
  113. }
  114. ver = m->mpc_apicver;
  115. physid_set(m->mpc_apicid, phys_cpu_present_map);
  116. /*
  117. * Validate version
  118. */
  119. if (ver == 0x0) {
  120. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! fixing up to 0x10. (tell your hw vendor)\n", m->mpc_apicid);
  121. ver = 0x10;
  122. }
  123. apic_version[m->mpc_apicid] = ver;
  124. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  125. /*
  126. * bios_cpu_apicid is required to have processors listed
  127. * in same order as logical cpu numbers. Hence the first
  128. * entry is BSP, and so on.
  129. */
  130. bios_cpu_apicid[0] = m->mpc_apicid;
  131. x86_cpu_to_apicid[0] = m->mpc_apicid;
  132. found_bsp = 1;
  133. } else {
  134. bios_cpu_apicid[num_processors - found_bsp] = m->mpc_apicid;
  135. x86_cpu_to_apicid[num_processors - found_bsp] = m->mpc_apicid;
  136. }
  137. }
  138. static void __init MP_bus_info (struct mpc_config_bus *m)
  139. {
  140. char str[7];
  141. memcpy(str, m->mpc_bustype, 6);
  142. str[6] = 0;
  143. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  144. if (strncmp(str, "ISA", 3) == 0) {
  145. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  146. } else if (strncmp(str, "EISA", 4) == 0) {
  147. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  148. } else if (strncmp(str, "PCI", 3) == 0) {
  149. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  150. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  151. mp_current_pci_id++;
  152. } else if (strncmp(str, "MCA", 3) == 0) {
  153. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  154. } else {
  155. printk(KERN_ERR "Unknown bustype %s\n", str);
  156. }
  157. }
  158. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  159. {
  160. if (!(m->mpc_flags & MPC_APIC_USABLE))
  161. return;
  162. printk("I/O APIC #%d Version %d at 0x%X.\n",
  163. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  164. if (nr_ioapics >= MAX_IO_APICS) {
  165. printk(KERN_ERR "Max # of I/O APICs (%d) exceeded (found %d).\n",
  166. MAX_IO_APICS, nr_ioapics);
  167. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  168. }
  169. if (!m->mpc_apicaddr) {
  170. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  171. " found in MP table, skipping!\n");
  172. return;
  173. }
  174. mp_ioapics[nr_ioapics] = *m;
  175. nr_ioapics++;
  176. }
  177. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  178. {
  179. mp_irqs [mp_irq_entries] = *m;
  180. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  181. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  182. m->mpc_irqtype, m->mpc_irqflag & 3,
  183. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  184. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  185. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  186. panic("Max # of irq sources exceeded!!\n");
  187. }
  188. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  189. {
  190. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  191. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  192. m->mpc_irqtype, m->mpc_irqflag & 3,
  193. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  194. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  195. /*
  196. * Well it seems all SMP boards in existence
  197. * use ExtINT/LVT1 == LINT0 and
  198. * NMI/LVT2 == LINT1 - the following check
  199. * will show us if this assumptions is false.
  200. * Until then we do not have to add baggage.
  201. */
  202. if ((m->mpc_irqtype == mp_ExtINT) &&
  203. (m->mpc_destapiclint != 0))
  204. BUG();
  205. if ((m->mpc_irqtype == mp_NMI) &&
  206. (m->mpc_destapiclint != 1))
  207. BUG();
  208. }
  209. /*
  210. * Read/parse the MPC
  211. */
  212. static int __init smp_read_mpc(struct mp_config_table *mpc)
  213. {
  214. char str[16];
  215. int count=sizeof(*mpc);
  216. unsigned char *mpt=((unsigned char *)mpc)+count;
  217. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  218. printk("SMP mptable: bad signature [%c%c%c%c]!\n",
  219. mpc->mpc_signature[0],
  220. mpc->mpc_signature[1],
  221. mpc->mpc_signature[2],
  222. mpc->mpc_signature[3]);
  223. return 0;
  224. }
  225. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  226. printk("SMP mptable: checksum error!\n");
  227. return 0;
  228. }
  229. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  230. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  231. mpc->mpc_spec);
  232. return 0;
  233. }
  234. if (!mpc->mpc_lapic) {
  235. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  236. return 0;
  237. }
  238. memcpy(str,mpc->mpc_oem,8);
  239. str[8]=0;
  240. printk(KERN_INFO "OEM ID: %s ",str);
  241. memcpy(str,mpc->mpc_productid,12);
  242. str[12]=0;
  243. printk(KERN_INFO "Product ID: %s ",str);
  244. printk(KERN_INFO "APIC at: 0x%X\n",mpc->mpc_lapic);
  245. /* save the local APIC address, it might be non-default */
  246. if (!acpi_lapic)
  247. mp_lapic_addr = mpc->mpc_lapic;
  248. /*
  249. * Now process the configuration blocks.
  250. */
  251. while (count < mpc->mpc_length) {
  252. switch(*mpt) {
  253. case MP_PROCESSOR:
  254. {
  255. struct mpc_config_processor *m=
  256. (struct mpc_config_processor *)mpt;
  257. if (!acpi_lapic)
  258. MP_processor_info(m);
  259. mpt += sizeof(*m);
  260. count += sizeof(*m);
  261. break;
  262. }
  263. case MP_BUS:
  264. {
  265. struct mpc_config_bus *m=
  266. (struct mpc_config_bus *)mpt;
  267. MP_bus_info(m);
  268. mpt += sizeof(*m);
  269. count += sizeof(*m);
  270. break;
  271. }
  272. case MP_IOAPIC:
  273. {
  274. struct mpc_config_ioapic *m=
  275. (struct mpc_config_ioapic *)mpt;
  276. MP_ioapic_info(m);
  277. mpt+=sizeof(*m);
  278. count+=sizeof(*m);
  279. break;
  280. }
  281. case MP_INTSRC:
  282. {
  283. struct mpc_config_intsrc *m=
  284. (struct mpc_config_intsrc *)mpt;
  285. MP_intsrc_info(m);
  286. mpt+=sizeof(*m);
  287. count+=sizeof(*m);
  288. break;
  289. }
  290. case MP_LINTSRC:
  291. {
  292. struct mpc_config_lintsrc *m=
  293. (struct mpc_config_lintsrc *)mpt;
  294. MP_lintsrc_info(m);
  295. mpt+=sizeof(*m);
  296. count+=sizeof(*m);
  297. break;
  298. }
  299. }
  300. }
  301. clustered_apic_check();
  302. if (!num_processors)
  303. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  304. return num_processors;
  305. }
  306. static int __init ELCR_trigger(unsigned int irq)
  307. {
  308. unsigned int port;
  309. port = 0x4d0 + (irq >> 3);
  310. return (inb(port) >> (irq & 7)) & 1;
  311. }
  312. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  313. {
  314. struct mpc_config_intsrc intsrc;
  315. int i;
  316. int ELCR_fallback = 0;
  317. intsrc.mpc_type = MP_INTSRC;
  318. intsrc.mpc_irqflag = 0; /* conforming */
  319. intsrc.mpc_srcbus = 0;
  320. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  321. intsrc.mpc_irqtype = mp_INT;
  322. /*
  323. * If true, we have an ISA/PCI system with no IRQ entries
  324. * in the MP table. To prevent the PCI interrupts from being set up
  325. * incorrectly, we try to use the ELCR. The sanity check to see if
  326. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  327. * never be level sensitive, so we simply see if the ELCR agrees.
  328. * If it does, we assume it's valid.
  329. */
  330. if (mpc_default_type == 5) {
  331. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  332. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  333. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  334. else {
  335. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  336. ELCR_fallback = 1;
  337. }
  338. }
  339. for (i = 0; i < 16; i++) {
  340. switch (mpc_default_type) {
  341. case 2:
  342. if (i == 0 || i == 13)
  343. continue; /* IRQ0 & IRQ13 not connected */
  344. /* fall through */
  345. default:
  346. if (i == 2)
  347. continue; /* IRQ2 is never connected */
  348. }
  349. if (ELCR_fallback) {
  350. /*
  351. * If the ELCR indicates a level-sensitive interrupt, we
  352. * copy that information over to the MP table in the
  353. * irqflag field (level sensitive, active high polarity).
  354. */
  355. if (ELCR_trigger(i))
  356. intsrc.mpc_irqflag = 13;
  357. else
  358. intsrc.mpc_irqflag = 0;
  359. }
  360. intsrc.mpc_srcbusirq = i;
  361. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  362. MP_intsrc_info(&intsrc);
  363. }
  364. intsrc.mpc_irqtype = mp_ExtINT;
  365. intsrc.mpc_srcbusirq = 0;
  366. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  367. MP_intsrc_info(&intsrc);
  368. }
  369. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  370. {
  371. struct mpc_config_processor processor;
  372. struct mpc_config_bus bus;
  373. struct mpc_config_ioapic ioapic;
  374. struct mpc_config_lintsrc lintsrc;
  375. int linttypes[2] = { mp_ExtINT, mp_NMI };
  376. int i;
  377. /*
  378. * local APIC has default address
  379. */
  380. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  381. /*
  382. * 2 CPUs, numbered 0 & 1.
  383. */
  384. processor.mpc_type = MP_PROCESSOR;
  385. /* Either an integrated APIC or a discrete 82489DX. */
  386. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  387. processor.mpc_cpuflag = CPU_ENABLED;
  388. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  389. (boot_cpu_data.x86_model << 4) |
  390. boot_cpu_data.x86_mask;
  391. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  392. processor.mpc_reserved[0] = 0;
  393. processor.mpc_reserved[1] = 0;
  394. for (i = 0; i < 2; i++) {
  395. processor.mpc_apicid = i;
  396. MP_processor_info(&processor);
  397. }
  398. bus.mpc_type = MP_BUS;
  399. bus.mpc_busid = 0;
  400. switch (mpc_default_type) {
  401. default:
  402. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  403. mpc_default_type);
  404. /* fall through */
  405. case 1:
  406. case 5:
  407. memcpy(bus.mpc_bustype, "ISA ", 6);
  408. break;
  409. case 2:
  410. case 6:
  411. case 3:
  412. memcpy(bus.mpc_bustype, "EISA ", 6);
  413. break;
  414. case 4:
  415. case 7:
  416. memcpy(bus.mpc_bustype, "MCA ", 6);
  417. }
  418. MP_bus_info(&bus);
  419. if (mpc_default_type > 4) {
  420. bus.mpc_busid = 1;
  421. memcpy(bus.mpc_bustype, "PCI ", 6);
  422. MP_bus_info(&bus);
  423. }
  424. ioapic.mpc_type = MP_IOAPIC;
  425. ioapic.mpc_apicid = 2;
  426. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  427. ioapic.mpc_flags = MPC_APIC_USABLE;
  428. ioapic.mpc_apicaddr = 0xFEC00000;
  429. MP_ioapic_info(&ioapic);
  430. /*
  431. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  432. */
  433. construct_default_ioirq_mptable(mpc_default_type);
  434. lintsrc.mpc_type = MP_LINTSRC;
  435. lintsrc.mpc_irqflag = 0; /* conforming */
  436. lintsrc.mpc_srcbusid = 0;
  437. lintsrc.mpc_srcbusirq = 0;
  438. lintsrc.mpc_destapic = MP_APIC_ALL;
  439. for (i = 0; i < 2; i++) {
  440. lintsrc.mpc_irqtype = linttypes[i];
  441. lintsrc.mpc_destapiclint = i;
  442. MP_lintsrc_info(&lintsrc);
  443. }
  444. }
  445. static struct intel_mp_floating *mpf_found;
  446. /*
  447. * Scan the memory blocks for an SMP configuration block.
  448. */
  449. void __init get_smp_config (void)
  450. {
  451. struct intel_mp_floating *mpf = mpf_found;
  452. /*
  453. * ACPI may be used to obtain the entire SMP configuration or just to
  454. * enumerate/configure processors (CONFIG_ACPI_BOOT). Note that
  455. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  456. * processors, where MPS only supports physical.
  457. */
  458. if (acpi_lapic && acpi_ioapic) {
  459. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  460. return;
  461. }
  462. else if (acpi_lapic)
  463. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  464. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  465. if (mpf->mpf_feature2 & (1<<7)) {
  466. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  467. pic_mode = 1;
  468. } else {
  469. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  470. pic_mode = 0;
  471. }
  472. /*
  473. * Now see if we need to read further.
  474. */
  475. if (mpf->mpf_feature1 != 0) {
  476. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  477. construct_default_ISA_mptable(mpf->mpf_feature1);
  478. } else if (mpf->mpf_physptr) {
  479. /*
  480. * Read the physical hardware table. Anything here will
  481. * override the defaults.
  482. */
  483. if (!smp_read_mpc((void *)(unsigned long)mpf->mpf_physptr)) {
  484. smp_found_config = 0;
  485. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  486. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  487. return;
  488. }
  489. /*
  490. * If there are no explicit MP IRQ entries, then we are
  491. * broken. We set up most of the low 16 IO-APIC pins to
  492. * ISA defaults and hope it will work.
  493. */
  494. if (!mp_irq_entries) {
  495. struct mpc_config_bus bus;
  496. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  497. bus.mpc_type = MP_BUS;
  498. bus.mpc_busid = 0;
  499. memcpy(bus.mpc_bustype, "ISA ", 6);
  500. MP_bus_info(&bus);
  501. construct_default_ioirq_mptable(0);
  502. }
  503. } else
  504. BUG();
  505. printk(KERN_INFO "Processors: %d\n", num_processors);
  506. /*
  507. * Only use the first configuration found.
  508. */
  509. }
  510. static int __init smp_scan_config (unsigned long base, unsigned long length)
  511. {
  512. extern void __bad_mpf_size(void);
  513. unsigned int *bp = phys_to_virt(base);
  514. struct intel_mp_floating *mpf;
  515. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  516. if (sizeof(*mpf) != 16)
  517. __bad_mpf_size();
  518. while (length > 0) {
  519. mpf = (struct intel_mp_floating *)bp;
  520. if ((*bp == SMP_MAGIC_IDENT) &&
  521. (mpf->mpf_length == 1) &&
  522. !mpf_checksum((unsigned char *)bp, 16) &&
  523. ((mpf->mpf_specification == 1)
  524. || (mpf->mpf_specification == 4)) ) {
  525. smp_found_config = 1;
  526. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  527. if (mpf->mpf_physptr)
  528. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  529. mpf_found = mpf;
  530. return 1;
  531. }
  532. bp += 4;
  533. length -= 16;
  534. }
  535. return 0;
  536. }
  537. void __init find_intel_smp (void)
  538. {
  539. unsigned int address;
  540. /*
  541. * FIXME: Linux assumes you have 640K of base ram..
  542. * this continues the error...
  543. *
  544. * 1) Scan the bottom 1K for a signature
  545. * 2) Scan the top 1K of base RAM
  546. * 3) Scan the 64K of bios
  547. */
  548. if (smp_scan_config(0x0,0x400) ||
  549. smp_scan_config(639*0x400,0x400) ||
  550. smp_scan_config(0xF0000,0x10000))
  551. return;
  552. /*
  553. * If it is an SMP machine we should know now, unless the
  554. * configuration is in an EISA/MCA bus machine with an
  555. * extended bios data area.
  556. *
  557. * there is a real-mode segmented pointer pointing to the
  558. * 4K EBDA area at 0x40E, calculate and scan it here.
  559. *
  560. * NOTE! There are Linux loaders that will corrupt the EBDA
  561. * area, and as such this kind of SMP config may be less
  562. * trustworthy, simply because the SMP table may have been
  563. * stomped on during early boot. These loaders are buggy and
  564. * should be fixed.
  565. */
  566. address = *(unsigned short *)phys_to_virt(0x40E);
  567. address <<= 4;
  568. if (smp_scan_config(address, 0x1000))
  569. return;
  570. /* If we have come this far, we did not find an MP table */
  571. printk(KERN_INFO "No mptable found.\n");
  572. }
  573. /*
  574. * - Intel MP Configuration Table
  575. */
  576. void __init find_smp_config (void)
  577. {
  578. #ifdef CONFIG_X86_LOCAL_APIC
  579. find_intel_smp();
  580. #endif
  581. }
  582. /* --------------------------------------------------------------------------
  583. ACPI-based MP Configuration
  584. -------------------------------------------------------------------------- */
  585. #ifdef CONFIG_ACPI_BOOT
  586. void __init mp_register_lapic_address (
  587. u64 address)
  588. {
  589. mp_lapic_addr = (unsigned long) address;
  590. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  591. if (boot_cpu_id == -1U)
  592. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  593. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  594. }
  595. void __init mp_register_lapic (
  596. u8 id,
  597. u8 enabled)
  598. {
  599. struct mpc_config_processor processor;
  600. int boot_cpu = 0;
  601. if (id >= MAX_APICS) {
  602. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  603. id, MAX_APICS);
  604. return;
  605. }
  606. if (id == boot_cpu_physical_apicid)
  607. boot_cpu = 1;
  608. processor.mpc_type = MP_PROCESSOR;
  609. processor.mpc_apicid = id;
  610. processor.mpc_apicver = 0x10; /* TBD: lapic version */
  611. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  612. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  613. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  614. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  615. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  616. processor.mpc_reserved[0] = 0;
  617. processor.mpc_reserved[1] = 0;
  618. MP_processor_info(&processor);
  619. }
  620. #ifdef CONFIG_X86_IO_APIC
  621. #define MP_ISA_BUS 0
  622. #define MP_MAX_IOAPIC_PIN 127
  623. static struct mp_ioapic_routing {
  624. int apic_id;
  625. int gsi_start;
  626. int gsi_end;
  627. u32 pin_programmed[4];
  628. } mp_ioapic_routing[MAX_IO_APICS];
  629. static int mp_find_ioapic (
  630. int gsi)
  631. {
  632. int i = 0;
  633. /* Find the IOAPIC that manages this GSI. */
  634. for (i = 0; i < nr_ioapics; i++) {
  635. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  636. && (gsi <= mp_ioapic_routing[i].gsi_end))
  637. return i;
  638. }
  639. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  640. return -1;
  641. }
  642. void __init mp_register_ioapic (
  643. u8 id,
  644. u32 address,
  645. u32 gsi_base)
  646. {
  647. int idx = 0;
  648. if (nr_ioapics >= MAX_IO_APICS) {
  649. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  650. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  651. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  652. }
  653. if (!address) {
  654. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  655. " found in MADT table, skipping!\n");
  656. return;
  657. }
  658. idx = nr_ioapics++;
  659. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  660. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  661. mp_ioapics[idx].mpc_apicaddr = address;
  662. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  663. mp_ioapics[idx].mpc_apicid = id;
  664. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  665. /*
  666. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  667. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  668. */
  669. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  670. mp_ioapic_routing[idx].gsi_start = gsi_base;
  671. mp_ioapic_routing[idx].gsi_end = gsi_base +
  672. io_apic_get_redir_entries(idx);
  673. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  674. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  675. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  676. mp_ioapic_routing[idx].gsi_start,
  677. mp_ioapic_routing[idx].gsi_end);
  678. return;
  679. }
  680. void __init mp_override_legacy_irq (
  681. u8 bus_irq,
  682. u8 polarity,
  683. u8 trigger,
  684. u32 gsi)
  685. {
  686. struct mpc_config_intsrc intsrc;
  687. int ioapic = -1;
  688. int pin = -1;
  689. /*
  690. * Convert 'gsi' to 'ioapic.pin'.
  691. */
  692. ioapic = mp_find_ioapic(gsi);
  693. if (ioapic < 0)
  694. return;
  695. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  696. /*
  697. * TBD: This check is for faulty timer entries, where the override
  698. * erroneously sets the trigger to level, resulting in a HUGE
  699. * increase of timer interrupts!
  700. */
  701. if ((bus_irq == 0) && (trigger == 3))
  702. trigger = 1;
  703. intsrc.mpc_type = MP_INTSRC;
  704. intsrc.mpc_irqtype = mp_INT;
  705. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  706. intsrc.mpc_srcbus = MP_ISA_BUS;
  707. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  708. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  709. intsrc.mpc_dstirq = pin; /* INTIN# */
  710. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  711. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  712. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  713. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  714. mp_irqs[mp_irq_entries] = intsrc;
  715. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  716. panic("Max # of irq sources exceeded!\n");
  717. return;
  718. }
  719. void __init mp_config_acpi_legacy_irqs (void)
  720. {
  721. struct mpc_config_intsrc intsrc;
  722. int i = 0;
  723. int ioapic = -1;
  724. /*
  725. * Fabricate the legacy ISA bus (bus #31).
  726. */
  727. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  728. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  729. /*
  730. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  731. */
  732. ioapic = mp_find_ioapic(0);
  733. if (ioapic < 0)
  734. return;
  735. intsrc.mpc_type = MP_INTSRC;
  736. intsrc.mpc_irqflag = 0; /* Conforming */
  737. intsrc.mpc_srcbus = MP_ISA_BUS;
  738. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  739. /*
  740. * Use the default configuration for the IRQs 0-15. Unless
  741. * overridden by (MADT) interrupt source override entries.
  742. */
  743. for (i = 0; i < 16; i++) {
  744. int idx;
  745. for (idx = 0; idx < mp_irq_entries; idx++) {
  746. struct mpc_config_intsrc *irq = mp_irqs + idx;
  747. /* Do we already have a mapping for this ISA IRQ? */
  748. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  749. break;
  750. /* Do we already have a mapping for this IOAPIC pin */
  751. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  752. (irq->mpc_dstirq == i))
  753. break;
  754. }
  755. if (idx != mp_irq_entries) {
  756. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  757. continue; /* IRQ already used */
  758. }
  759. intsrc.mpc_irqtype = mp_INT;
  760. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  761. intsrc.mpc_dstirq = i;
  762. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  763. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  764. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  765. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  766. intsrc.mpc_dstirq);
  767. mp_irqs[mp_irq_entries] = intsrc;
  768. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  769. panic("Max # of irq sources exceeded!\n");
  770. }
  771. return;
  772. }
  773. #define MAX_GSI_NUM 4096
  774. int mp_register_gsi(u32 gsi, int edge_level, int active_high_low)
  775. {
  776. int ioapic = -1;
  777. int ioapic_pin = 0;
  778. int idx, bit = 0;
  779. static int pci_irq = 16;
  780. /*
  781. * Mapping between Global System Interrupts, which
  782. * represent all possible interrupts, to the IRQs
  783. * assigned to actual devices.
  784. */
  785. static int gsi_to_irq[MAX_GSI_NUM];
  786. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  787. return gsi;
  788. #ifdef CONFIG_ACPI_BUS
  789. /* Don't set up the ACPI SCI because it's already set up */
  790. if (acpi_fadt.sci_int == gsi)
  791. return gsi;
  792. #endif
  793. ioapic = mp_find_ioapic(gsi);
  794. if (ioapic < 0) {
  795. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  796. return gsi;
  797. }
  798. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  799. /*
  800. * Avoid pin reprogramming. PRTs typically include entries
  801. * with redundant pin->gsi mappings (but unique PCI devices);
  802. * we only program the IOAPIC on the first.
  803. */
  804. bit = ioapic_pin % 32;
  805. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  806. if (idx > 3) {
  807. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  808. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  809. ioapic_pin);
  810. return gsi;
  811. }
  812. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  813. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  814. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  815. return gsi_to_irq[gsi];
  816. }
  817. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  818. if (edge_level) {
  819. /*
  820. * For PCI devices assign IRQs in order, avoiding gaps
  821. * due to unused I/O APIC pins.
  822. */
  823. int irq = gsi;
  824. gsi = pci_irq++;
  825. gsi_to_irq[irq] = gsi;
  826. }
  827. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  828. edge_level == ACPI_EDGE_SENSITIVE ? 0 : 1,
  829. active_high_low == ACPI_ACTIVE_HIGH ? 0 : 1);
  830. return gsi;
  831. }
  832. #endif /*CONFIG_X86_IO_APIC*/
  833. #endif /*CONFIG_ACPI_BOOT*/