rtas_pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * arch/ppc64/kernel/rtas_pci.c
  3. *
  4. * Copyright (C) 2001 Dave Engebretsen, IBM Corporation
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. *
  7. * RTAS specific routines for PCI.
  8. *
  9. * Based on code from pci.c, chrp_pci.c and pSeries_pci.c
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/threads.h>
  27. #include <linux/pci.h>
  28. #include <linux/string.h>
  29. #include <linux/init.h>
  30. #include <linux/bootmem.h>
  31. #include <asm/io.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/irq.h>
  34. #include <asm/prom.h>
  35. #include <asm/machdep.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/iommu.h>
  38. #include <asm/rtas.h>
  39. #include "mpic.h"
  40. #include "pci.h"
  41. /* RTAS tokens */
  42. static int read_pci_config;
  43. static int write_pci_config;
  44. static int ibm_read_pci_config;
  45. static int ibm_write_pci_config;
  46. static int config_access_valid(struct device_node *dn, int where)
  47. {
  48. if (where < 256)
  49. return 1;
  50. if (where < 4096 && dn->pci_ext_config_space)
  51. return 1;
  52. return 0;
  53. }
  54. static int rtas_read_config(struct device_node *dn, int where, int size, u32 *val)
  55. {
  56. int returnval = -1;
  57. unsigned long buid, addr;
  58. int ret;
  59. if (!dn)
  60. return PCIBIOS_DEVICE_NOT_FOUND;
  61. if (!config_access_valid(dn, where))
  62. return PCIBIOS_BAD_REGISTER_NUMBER;
  63. addr = ((where & 0xf00) << 20) | (dn->busno << 16) |
  64. (dn->devfn << 8) | (where & 0xff);
  65. buid = dn->phb->buid;
  66. if (buid) {
  67. ret = rtas_call(ibm_read_pci_config, 4, 2, &returnval,
  68. addr, buid >> 32, buid & 0xffffffff, size);
  69. } else {
  70. ret = rtas_call(read_pci_config, 2, 2, &returnval, addr, size);
  71. }
  72. *val = returnval;
  73. if (ret)
  74. return PCIBIOS_DEVICE_NOT_FOUND;
  75. if (returnval == EEH_IO_ERROR_VALUE(size)
  76. && eeh_dn_check_failure (dn, NULL))
  77. return PCIBIOS_DEVICE_NOT_FOUND;
  78. return PCIBIOS_SUCCESSFUL;
  79. }
  80. static int rtas_pci_read_config(struct pci_bus *bus,
  81. unsigned int devfn,
  82. int where, int size, u32 *val)
  83. {
  84. struct device_node *busdn, *dn;
  85. if (bus->self)
  86. busdn = pci_device_to_OF_node(bus->self);
  87. else
  88. busdn = bus->sysdata; /* must be a phb */
  89. /* Search only direct children of the bus */
  90. for (dn = busdn->child; dn; dn = dn->sibling)
  91. if (dn->devfn == devfn)
  92. return rtas_read_config(dn, where, size, val);
  93. return PCIBIOS_DEVICE_NOT_FOUND;
  94. }
  95. static int rtas_write_config(struct device_node *dn, int where, int size, u32 val)
  96. {
  97. unsigned long buid, addr;
  98. int ret;
  99. if (!dn)
  100. return PCIBIOS_DEVICE_NOT_FOUND;
  101. if (!config_access_valid(dn, where))
  102. return PCIBIOS_BAD_REGISTER_NUMBER;
  103. addr = ((where & 0xf00) << 20) | (dn->busno << 16) |
  104. (dn->devfn << 8) | (where & 0xff);
  105. buid = dn->phb->buid;
  106. if (buid) {
  107. ret = rtas_call(ibm_write_pci_config, 5, 1, NULL, addr, buid >> 32, buid & 0xffffffff, size, (ulong) val);
  108. } else {
  109. ret = rtas_call(write_pci_config, 3, 1, NULL, addr, size, (ulong)val);
  110. }
  111. if (ret)
  112. return PCIBIOS_DEVICE_NOT_FOUND;
  113. return PCIBIOS_SUCCESSFUL;
  114. }
  115. static int rtas_pci_write_config(struct pci_bus *bus,
  116. unsigned int devfn,
  117. int where, int size, u32 val)
  118. {
  119. struct device_node *busdn, *dn;
  120. if (bus->self)
  121. busdn = pci_device_to_OF_node(bus->self);
  122. else
  123. busdn = bus->sysdata; /* must be a phb */
  124. /* Search only direct children of the bus */
  125. for (dn = busdn->child; dn; dn = dn->sibling)
  126. if (dn->devfn == devfn)
  127. return rtas_write_config(dn, where, size, val);
  128. return PCIBIOS_DEVICE_NOT_FOUND;
  129. }
  130. struct pci_ops rtas_pci_ops = {
  131. rtas_pci_read_config,
  132. rtas_pci_write_config
  133. };
  134. int is_python(struct device_node *dev)
  135. {
  136. char *model = (char *)get_property(dev, "model", NULL);
  137. if (model && strstr(model, "Python"))
  138. return 1;
  139. return 0;
  140. }
  141. static int get_phb_reg_prop(struct device_node *dev,
  142. unsigned int addr_size_words,
  143. struct reg_property64 *reg)
  144. {
  145. unsigned int *ui_ptr = NULL, len;
  146. /* Found a PHB, now figure out where his registers are mapped. */
  147. ui_ptr = (unsigned int *)get_property(dev, "reg", &len);
  148. if (ui_ptr == NULL)
  149. return 1;
  150. if (addr_size_words == 1) {
  151. reg->address = ((struct reg_property32 *)ui_ptr)->address;
  152. reg->size = ((struct reg_property32 *)ui_ptr)->size;
  153. } else {
  154. *reg = *((struct reg_property64 *)ui_ptr);
  155. }
  156. return 0;
  157. }
  158. static void python_countermeasures(struct device_node *dev,
  159. unsigned int addr_size_words)
  160. {
  161. struct reg_property64 reg_struct;
  162. void __iomem *chip_regs;
  163. volatile u32 val;
  164. if (get_phb_reg_prop(dev, addr_size_words, &reg_struct))
  165. return;
  166. /* Python's register file is 1 MB in size. */
  167. chip_regs = ioremap(reg_struct.address & ~(0xfffffUL), 0x100000);
  168. /*
  169. * Firmware doesn't always clear this bit which is critical
  170. * for good performance - Anton
  171. */
  172. #define PRG_CL_RESET_VALID 0x00010000
  173. val = in_be32(chip_regs + 0xf6030);
  174. if (val & PRG_CL_RESET_VALID) {
  175. printk(KERN_INFO "Python workaround: ");
  176. val &= ~PRG_CL_RESET_VALID;
  177. out_be32(chip_regs + 0xf6030, val);
  178. /*
  179. * We must read it back for changes to
  180. * take effect
  181. */
  182. val = in_be32(chip_regs + 0xf6030);
  183. printk("reg0: %x\n", val);
  184. }
  185. iounmap(chip_regs);
  186. }
  187. void __init init_pci_config_tokens (void)
  188. {
  189. read_pci_config = rtas_token("read-pci-config");
  190. write_pci_config = rtas_token("write-pci-config");
  191. ibm_read_pci_config = rtas_token("ibm,read-pci-config");
  192. ibm_write_pci_config = rtas_token("ibm,write-pci-config");
  193. }
  194. unsigned long __devinit get_phb_buid (struct device_node *phb)
  195. {
  196. int addr_cells;
  197. unsigned int *buid_vals;
  198. unsigned int len;
  199. unsigned long buid;
  200. if (ibm_read_pci_config == -1) return 0;
  201. /* PHB's will always be children of the root node,
  202. * or so it is promised by the current firmware. */
  203. if (phb->parent == NULL)
  204. return 0;
  205. if (phb->parent->parent)
  206. return 0;
  207. buid_vals = (unsigned int *) get_property(phb, "reg", &len);
  208. if (buid_vals == NULL)
  209. return 0;
  210. addr_cells = prom_n_addr_cells(phb);
  211. if (addr_cells == 1) {
  212. buid = (unsigned long) buid_vals[0];
  213. } else {
  214. buid = (((unsigned long)buid_vals[0]) << 32UL) |
  215. (((unsigned long)buid_vals[1]) & 0xffffffff);
  216. }
  217. return buid;
  218. }
  219. static int phb_set_bus_ranges(struct device_node *dev,
  220. struct pci_controller *phb)
  221. {
  222. int *bus_range;
  223. unsigned int len;
  224. bus_range = (int *) get_property(dev, "bus-range", &len);
  225. if (bus_range == NULL || len < 2 * sizeof(int)) {
  226. return 1;
  227. }
  228. phb->first_busno = bus_range[0];
  229. phb->last_busno = bus_range[1];
  230. return 0;
  231. }
  232. static int __devinit setup_phb(struct device_node *dev,
  233. struct pci_controller *phb,
  234. unsigned int addr_size_words)
  235. {
  236. pci_setup_pci_controller(phb);
  237. if (is_python(dev))
  238. python_countermeasures(dev, addr_size_words);
  239. if (phb_set_bus_ranges(dev, phb))
  240. return 1;
  241. phb->arch_data = dev;
  242. phb->ops = &rtas_pci_ops;
  243. phb->buid = get_phb_buid(dev);
  244. return 0;
  245. }
  246. static void __devinit add_linux_pci_domain(struct device_node *dev,
  247. struct pci_controller *phb,
  248. struct property *of_prop)
  249. {
  250. memset(of_prop, 0, sizeof(struct property));
  251. of_prop->name = "linux,pci-domain";
  252. of_prop->length = sizeof(phb->global_number);
  253. of_prop->value = (unsigned char *)&of_prop[1];
  254. memcpy(of_prop->value, &phb->global_number, sizeof(phb->global_number));
  255. prom_add_property(dev, of_prop);
  256. }
  257. static struct pci_controller * __init alloc_phb(struct device_node *dev,
  258. unsigned int addr_size_words)
  259. {
  260. struct pci_controller *phb;
  261. struct property *of_prop;
  262. phb = alloc_bootmem(sizeof(struct pci_controller));
  263. if (phb == NULL)
  264. return NULL;
  265. of_prop = alloc_bootmem(sizeof(struct property) +
  266. sizeof(phb->global_number));
  267. if (!of_prop)
  268. return NULL;
  269. if (setup_phb(dev, phb, addr_size_words))
  270. return NULL;
  271. add_linux_pci_domain(dev, phb, of_prop);
  272. return phb;
  273. }
  274. static struct pci_controller * __devinit alloc_phb_dynamic(struct device_node *dev, unsigned int addr_size_words)
  275. {
  276. struct pci_controller *phb;
  277. phb = (struct pci_controller *)kmalloc(sizeof(struct pci_controller),
  278. GFP_KERNEL);
  279. if (phb == NULL)
  280. return NULL;
  281. if (setup_phb(dev, phb, addr_size_words))
  282. return NULL;
  283. phb->is_dynamic = 1;
  284. /* TODO: linux,pci-domain? */
  285. return phb;
  286. }
  287. unsigned long __init find_and_init_phbs(void)
  288. {
  289. struct device_node *node;
  290. struct pci_controller *phb;
  291. unsigned int root_size_cells = 0;
  292. unsigned int index;
  293. unsigned int *opprop = NULL;
  294. struct device_node *root = of_find_node_by_path("/");
  295. if (ppc64_interrupt_controller == IC_OPEN_PIC) {
  296. opprop = (unsigned int *)get_property(root,
  297. "platform-open-pic", NULL);
  298. }
  299. root_size_cells = prom_n_size_cells(root);
  300. index = 0;
  301. for (node = of_get_next_child(root, NULL);
  302. node != NULL;
  303. node = of_get_next_child(root, node)) {
  304. if (node->type == NULL || strcmp(node->type, "pci") != 0)
  305. continue;
  306. phb = alloc_phb(node, root_size_cells);
  307. if (!phb)
  308. continue;
  309. pci_process_bridge_OF_ranges(phb, node);
  310. pci_setup_phb_io(phb, index == 0);
  311. #ifdef CONFIG_PPC_PSERIES
  312. if (ppc64_interrupt_controller == IC_OPEN_PIC && pSeries_mpic) {
  313. int addr = root_size_cells * (index + 2) - 1;
  314. mpic_assign_isu(pSeries_mpic, index, opprop[addr]);
  315. }
  316. #endif
  317. index++;
  318. }
  319. of_node_put(root);
  320. pci_devs_phb_init();
  321. /*
  322. * pci_probe_only and pci_assign_all_buses can be set via properties
  323. * in chosen.
  324. */
  325. if (of_chosen) {
  326. int *prop;
  327. prop = (int *)get_property(of_chosen, "linux,pci-probe-only",
  328. NULL);
  329. if (prop)
  330. pci_probe_only = *prop;
  331. prop = (int *)get_property(of_chosen,
  332. "linux,pci-assign-all-buses", NULL);
  333. if (prop)
  334. pci_assign_all_buses = *prop;
  335. }
  336. return 0;
  337. }
  338. struct pci_controller * __devinit init_phb_dynamic(struct device_node *dn)
  339. {
  340. struct device_node *root = of_find_node_by_path("/");
  341. unsigned int root_size_cells = 0;
  342. struct pci_controller *phb;
  343. struct pci_bus *bus;
  344. int primary;
  345. root_size_cells = prom_n_size_cells(root);
  346. primary = list_empty(&hose_list);
  347. phb = alloc_phb_dynamic(dn, root_size_cells);
  348. if (!phb)
  349. return NULL;
  350. pci_process_bridge_OF_ranges(phb, dn);
  351. pci_setup_phb_io_dynamic(phb, primary);
  352. of_node_put(root);
  353. pci_devs_phb_init_dynamic(phb);
  354. phb->last_busno = 0xff;
  355. bus = pci_scan_bus(phb->first_busno, phb->ops, phb->arch_data);
  356. phb->bus = bus;
  357. phb->last_busno = bus->subordinate;
  358. return phb;
  359. }
  360. EXPORT_SYMBOL(init_phb_dynamic);
  361. /* RPA-specific bits for removing PHBs */
  362. int pcibios_remove_root_bus(struct pci_controller *phb)
  363. {
  364. struct pci_bus *b = phb->bus;
  365. struct resource *res;
  366. int rc, i;
  367. res = b->resource[0];
  368. if (!res->flags) {
  369. printk(KERN_ERR "%s: no IO resource for PHB %s\n", __FUNCTION__,
  370. b->name);
  371. return 1;
  372. }
  373. rc = unmap_bus_range(b);
  374. if (rc) {
  375. printk(KERN_ERR "%s: failed to unmap IO on bus %s\n",
  376. __FUNCTION__, b->name);
  377. return 1;
  378. }
  379. if (release_resource(res)) {
  380. printk(KERN_ERR "%s: failed to release IO on bus %s\n",
  381. __FUNCTION__, b->name);
  382. return 1;
  383. }
  384. for (i = 1; i < 3; ++i) {
  385. res = b->resource[i];
  386. if (!res->flags && i == 0) {
  387. printk(KERN_ERR "%s: no MEM resource for PHB %s\n",
  388. __FUNCTION__, b->name);
  389. return 1;
  390. }
  391. if (res->flags && release_resource(res)) {
  392. printk(KERN_ERR
  393. "%s: failed to release IO %d on bus %s\n",
  394. __FUNCTION__, i, b->name);
  395. return 1;
  396. }
  397. }
  398. list_del(&phb->list_node);
  399. if (phb->is_dynamic)
  400. kfree(phb);
  401. return 0;
  402. }
  403. EXPORT_SYMBOL(pcibios_remove_root_bus);