m8xx_setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * arch/ppc/kernel/setup.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Adapted from 'alpha' version by Gary Thomas
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net)
  8. * Further modified for generic 8xx by Dan.
  9. */
  10. /*
  11. * bootup setup stuff..
  12. */
  13. #include <linux/config.h>
  14. #include <linux/errno.h>
  15. #include <linux/sched.h>
  16. #include <linux/kernel.h>
  17. #include <linux/mm.h>
  18. #include <linux/stddef.h>
  19. #include <linux/unistd.h>
  20. #include <linux/ptrace.h>
  21. #include <linux/slab.h>
  22. #include <linux/user.h>
  23. #include <linux/a.out.h>
  24. #include <linux/tty.h>
  25. #include <linux/major.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/reboot.h>
  28. #include <linux/init.h>
  29. #include <linux/initrd.h>
  30. #include <linux/ioport.h>
  31. #include <linux/bootmem.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/root_dev.h>
  34. #include <asm/mmu.h>
  35. #include <asm/reg.h>
  36. #include <asm/residual.h>
  37. #include <asm/io.h>
  38. #include <asm/pgtable.h>
  39. #include <asm/mpc8xx.h>
  40. #include <asm/8xx_immap.h>
  41. #include <asm/machdep.h>
  42. #include <asm/bootinfo.h>
  43. #include <asm/time.h>
  44. #include <asm/xmon.h>
  45. #include "ppc8xx_pic.h"
  46. static int m8xx_set_rtc_time(unsigned long time);
  47. static unsigned long m8xx_get_rtc_time(void);
  48. void m8xx_calibrate_decr(void);
  49. unsigned char __res[sizeof(bd_t)];
  50. extern void m8xx_ide_init(void);
  51. extern unsigned long find_available_memory(void);
  52. extern void m8xx_cpm_reset(uint cpm_page);
  53. extern void m8xx_wdt_handler_install(bd_t *bp);
  54. extern void rpxfb_alloc_pages(void);
  55. extern void cpm_interrupt_init(void);
  56. void __attribute__ ((weak))
  57. board_init(void)
  58. {
  59. }
  60. void __init
  61. m8xx_setup_arch(void)
  62. {
  63. int cpm_page;
  64. cpm_page = (int) alloc_bootmem_pages(PAGE_SIZE);
  65. /* Reset the Communication Processor Module.
  66. */
  67. m8xx_cpm_reset(cpm_page);
  68. #ifdef CONFIG_FB_RPX
  69. rpxfb_alloc_pages();
  70. #endif
  71. #ifdef notdef
  72. ROOT_DEV = Root_HDA1; /* hda1 */
  73. #endif
  74. #ifdef CONFIG_BLK_DEV_INITRD
  75. #if 0
  76. ROOT_DEV = Root_FD0; /* floppy */
  77. rd_prompt = 1;
  78. rd_doload = 1;
  79. rd_image_start = 0;
  80. #endif
  81. #if 0 /* XXX this may need to be updated for the new bootmem stuff,
  82. or possibly just deleted (see set_phys_avail() in init.c).
  83. - paulus. */
  84. /* initrd_start and size are setup by boot/head.S and kernel/head.S */
  85. if ( initrd_start )
  86. {
  87. if (initrd_end > *memory_end_p)
  88. {
  89. printk("initrd extends beyond end of memory "
  90. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  91. initrd_end,*memory_end_p);
  92. initrd_start = 0;
  93. }
  94. }
  95. #endif
  96. #endif
  97. board_init();
  98. }
  99. void
  100. abort(void)
  101. {
  102. #ifdef CONFIG_XMON
  103. xmon(0);
  104. #endif
  105. machine_restart(NULL);
  106. /* not reached */
  107. for (;;);
  108. }
  109. /* A place holder for time base interrupts, if they are ever enabled. */
  110. irqreturn_t timebase_interrupt(int irq, void * dev, struct pt_regs * regs)
  111. {
  112. printk ("timebase_interrupt()\n");
  113. return IRQ_HANDLED;
  114. }
  115. static struct irqaction tbint_irqaction = {
  116. .handler = timebase_interrupt,
  117. .mask = CPU_MASK_NONE,
  118. .name = "tbint",
  119. };
  120. /* The decrementer counts at the system (internal) clock frequency divided by
  121. * sixteen, or external oscillator divided by four. We force the processor
  122. * to use system clock divided by sixteen.
  123. */
  124. void __init m8xx_calibrate_decr(void)
  125. {
  126. bd_t *binfo = (bd_t *)__res;
  127. int freq, fp, divisor;
  128. /* Unlock the SCCR. */
  129. ((volatile immap_t *)IMAP_ADDR)->im_clkrstk.cark_sccrk = ~KAPWR_KEY;
  130. ((volatile immap_t *)IMAP_ADDR)->im_clkrstk.cark_sccrk = KAPWR_KEY;
  131. /* Force all 8xx processors to use divide by 16 processor clock. */
  132. ((volatile immap_t *)IMAP_ADDR)->im_clkrst.car_sccr |= 0x02000000;
  133. /* Processor frequency is MHz.
  134. * The value 'fp' is the number of decrementer ticks per second.
  135. */
  136. fp = binfo->bi_intfreq / 16;
  137. freq = fp*60; /* try to make freq/1e6 an integer */
  138. divisor = 60;
  139. printk("Decrementer Frequency = %d/%d\n", freq, divisor);
  140. tb_ticks_per_jiffy = freq / HZ / divisor;
  141. tb_to_us = mulhwu_scale_factor(freq / divisor, 1000000);
  142. /* Perform some more timer/timebase initialization. This used
  143. * to be done elsewhere, but other changes caused it to get
  144. * called more than once....that is a bad thing.
  145. *
  146. * First, unlock all of the registers we are going to modify.
  147. * To protect them from corruption during power down, registers
  148. * that are maintained by keep alive power are "locked". To
  149. * modify these registers we have to write the key value to
  150. * the key location associated with the register.
  151. * Some boards power up with these unlocked, while others
  152. * are locked. Writing anything (including the unlock code?)
  153. * to the unlocked registers will lock them again. So, here
  154. * we guarantee the registers are locked, then we unlock them
  155. * for our use.
  156. */
  157. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_tbscrk = ~KAPWR_KEY;
  158. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_rtcsck = ~KAPWR_KEY;
  159. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_tbk = ~KAPWR_KEY;
  160. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_tbscrk = KAPWR_KEY;
  161. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_rtcsck = KAPWR_KEY;
  162. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_tbk = KAPWR_KEY;
  163. /* Disable the RTC one second and alarm interrupts. */
  164. ((volatile immap_t *)IMAP_ADDR)->im_sit.sit_rtcsc &=
  165. ~(RTCSC_SIE | RTCSC_ALE);
  166. /* Enable the RTC */
  167. ((volatile immap_t *)IMAP_ADDR)->im_sit.sit_rtcsc |=
  168. (RTCSC_RTF | RTCSC_RTE);
  169. /* Enabling the decrementer also enables the timebase interrupts
  170. * (or from the other point of view, to get decrementer interrupts
  171. * we have to enable the timebase). The decrementer interrupt
  172. * is wired into the vector table, nothing to do here for that.
  173. */
  174. ((volatile immap_t *)IMAP_ADDR)->im_sit.sit_tbscr =
  175. ((mk_int_int_mask(DEC_INTERRUPT) << 8) |
  176. (TBSCR_TBF | TBSCR_TBE));
  177. if (setup_irq(DEC_INTERRUPT, &tbint_irqaction))
  178. panic("Could not allocate timer IRQ!");
  179. #ifdef CONFIG_8xx_WDT
  180. /* Install watchdog timer handler early because it might be
  181. * already enabled by the bootloader
  182. */
  183. m8xx_wdt_handler_install(binfo);
  184. #endif
  185. }
  186. /* The RTC on the MPC8xx is an internal register.
  187. * We want to protect this during power down, so we need to unlock,
  188. * modify, and re-lock.
  189. */
  190. static int
  191. m8xx_set_rtc_time(unsigned long time)
  192. {
  193. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_rtck = KAPWR_KEY;
  194. ((volatile immap_t *)IMAP_ADDR)->im_sit.sit_rtc = time;
  195. ((volatile immap_t *)IMAP_ADDR)->im_sitk.sitk_rtck = ~KAPWR_KEY;
  196. return(0);
  197. }
  198. static unsigned long
  199. m8xx_get_rtc_time(void)
  200. {
  201. /* Get time from the RTC. */
  202. return((unsigned long)(((immap_t *)IMAP_ADDR)->im_sit.sit_rtc));
  203. }
  204. static void
  205. m8xx_restart(char *cmd)
  206. {
  207. __volatile__ unsigned char dummy;
  208. local_irq_disable();
  209. ((immap_t *)IMAP_ADDR)->im_clkrst.car_plprcr |= 0x00000080;
  210. /* Clear the ME bit in MSR to cause checkstop on machine check
  211. */
  212. mtmsr(mfmsr() & ~0x1000);
  213. dummy = ((immap_t *)IMAP_ADDR)->im_clkrst.res[0];
  214. printk("Restart failed\n");
  215. while(1);
  216. }
  217. static void
  218. m8xx_power_off(void)
  219. {
  220. m8xx_restart(NULL);
  221. }
  222. static void
  223. m8xx_halt(void)
  224. {
  225. m8xx_restart(NULL);
  226. }
  227. static int
  228. m8xx_show_percpuinfo(struct seq_file *m, int i)
  229. {
  230. bd_t *bp;
  231. bp = (bd_t *)__res;
  232. seq_printf(m, "clock\t\t: %ldMHz\n"
  233. "bus clock\t: %ldMHz\n",
  234. bp->bi_intfreq / 1000000,
  235. bp->bi_busfreq / 1000000);
  236. return 0;
  237. }
  238. #ifdef CONFIG_PCI
  239. static struct irqaction mbx_i8259_irqaction = {
  240. .handler = mbx_i8259_action,
  241. .mask = CPU_MASK_NONE,
  242. .name = "i8259 cascade",
  243. };
  244. #endif
  245. /* Initialize the internal interrupt controller. The number of
  246. * interrupts supported can vary with the processor type, and the
  247. * 82xx family can have up to 64.
  248. * External interrupts can be either edge or level triggered, and
  249. * need to be initialized by the appropriate driver.
  250. */
  251. static void __init
  252. m8xx_init_IRQ(void)
  253. {
  254. int i;
  255. for (i = SIU_IRQ_OFFSET ; i < SIU_IRQ_OFFSET + NR_SIU_INTS ; i++)
  256. irq_desc[i].handler = &ppc8xx_pic;
  257. cpm_interrupt_init();
  258. #if defined(CONFIG_PCI)
  259. for (i = I8259_IRQ_OFFSET ; i < I8259_IRQ_OFFSET + NR_8259_INTS ; i++)
  260. irq_desc[i].handler = &i8259_pic;
  261. i8259_pic_irq_offset = I8259_IRQ_OFFSET;
  262. i8259_init(0);
  263. /* The i8259 cascade interrupt must be level sensitive. */
  264. ((immap_t *)IMAP_ADDR)->im_siu_conf.sc_siel &=
  265. ~(0x80000000 >> ISA_BRIDGE_INT);
  266. if (setup_irq(ISA_BRIDGE_INT, &mbx_i8259_irqaction))
  267. enable_irq(ISA_BRIDGE_INT);
  268. #endif /* CONFIG_PCI */
  269. }
  270. /* -------------------------------------------------------------------- */
  271. /*
  272. * This is a big hack right now, but it may turn into something real
  273. * someday.
  274. *
  275. * For the 8xx boards (at this time anyway), there is nothing to initialize
  276. * associated the PROM. Rather than include all of the prom.c
  277. * functions in the image just to get prom_init, all we really need right
  278. * now is the initialization of the physical memory region.
  279. */
  280. static unsigned long __init
  281. m8xx_find_end_of_memory(void)
  282. {
  283. bd_t *binfo;
  284. extern unsigned char __res[];
  285. binfo = (bd_t *)__res;
  286. return binfo->bi_memsize;
  287. }
  288. /*
  289. * Now map in some of the I/O space that is generically needed
  290. * or shared with multiple devices.
  291. * All of this fits into the same 4Mbyte region, so it only
  292. * requires one page table page. (or at least it used to -- paulus)
  293. */
  294. static void __init
  295. m8xx_map_io(void)
  296. {
  297. io_block_mapping(IMAP_ADDR, IMAP_ADDR, IMAP_SIZE, _PAGE_IO);
  298. #ifdef CONFIG_MBX
  299. io_block_mapping(NVRAM_ADDR, NVRAM_ADDR, NVRAM_SIZE, _PAGE_IO);
  300. io_block_mapping(MBX_CSR_ADDR, MBX_CSR_ADDR, MBX_CSR_SIZE, _PAGE_IO);
  301. io_block_mapping(PCI_CSR_ADDR, PCI_CSR_ADDR, PCI_CSR_SIZE, _PAGE_IO);
  302. /* Map some of the PCI/ISA I/O space to get the IDE interface.
  303. */
  304. io_block_mapping(PCI_ISA_IO_ADDR, PCI_ISA_IO_ADDR, 0x4000, _PAGE_IO);
  305. io_block_mapping(PCI_IDE_ADDR, PCI_IDE_ADDR, 0x4000, _PAGE_IO);
  306. #endif
  307. #if defined(CONFIG_RPXLITE) || defined(CONFIG_RPXCLASSIC)
  308. io_block_mapping(RPX_CSR_ADDR, RPX_CSR_ADDR, RPX_CSR_SIZE, _PAGE_IO);
  309. #if !defined(CONFIG_PCI)
  310. io_block_mapping(_IO_BASE,_IO_BASE,_IO_BASE_SIZE, _PAGE_IO);
  311. #endif
  312. #endif
  313. #if defined(CONFIG_HTDMSOUND) || defined(CONFIG_RPXTOUCH) || defined(CONFIG_FB_RPX)
  314. io_block_mapping(HIOX_CSR_ADDR, HIOX_CSR_ADDR, HIOX_CSR_SIZE, _PAGE_IO);
  315. #endif
  316. #ifdef CONFIG_FADS
  317. io_block_mapping(BCSR_ADDR, BCSR_ADDR, BCSR_SIZE, _PAGE_IO);
  318. #endif
  319. #ifdef CONFIG_PCI
  320. io_block_mapping(PCI_CSR_ADDR, PCI_CSR_ADDR, PCI_CSR_SIZE, _PAGE_IO);
  321. #endif
  322. #if defined(CONFIG_NETTA)
  323. io_block_mapping(_IO_BASE,_IO_BASE,_IO_BASE_SIZE, _PAGE_IO);
  324. #endif
  325. }
  326. void __init
  327. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  328. unsigned long r6, unsigned long r7)
  329. {
  330. parse_bootinfo(find_bootinfo());
  331. if ( r3 )
  332. memcpy( (void *)__res,(void *)(r3+KERNELBASE), sizeof(bd_t) );
  333. #ifdef CONFIG_PCI
  334. m8xx_setup_pci_ptrs();
  335. #endif
  336. #ifdef CONFIG_BLK_DEV_INITRD
  337. /* take care of initrd if we have one */
  338. if ( r4 )
  339. {
  340. initrd_start = r4 + KERNELBASE;
  341. initrd_end = r5 + KERNELBASE;
  342. }
  343. #endif /* CONFIG_BLK_DEV_INITRD */
  344. /* take care of cmd line */
  345. if ( r6 )
  346. {
  347. *(char *)(r7+KERNELBASE) = 0;
  348. strcpy(cmd_line, (char *)(r6+KERNELBASE));
  349. }
  350. ppc_md.setup_arch = m8xx_setup_arch;
  351. ppc_md.show_percpuinfo = m8xx_show_percpuinfo;
  352. ppc_md.irq_canonicalize = NULL;
  353. ppc_md.init_IRQ = m8xx_init_IRQ;
  354. ppc_md.get_irq = m8xx_get_irq;
  355. ppc_md.init = NULL;
  356. ppc_md.restart = m8xx_restart;
  357. ppc_md.power_off = m8xx_power_off;
  358. ppc_md.halt = m8xx_halt;
  359. ppc_md.time_init = NULL;
  360. ppc_md.set_rtc_time = m8xx_set_rtc_time;
  361. ppc_md.get_rtc_time = m8xx_get_rtc_time;
  362. ppc_md.calibrate_decr = m8xx_calibrate_decr;
  363. ppc_md.find_end_of_memory = m8xx_find_end_of_memory;
  364. ppc_md.setup_io_mappings = m8xx_map_io;
  365. #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
  366. m8xx_ide_init();
  367. #endif
  368. }