head_8xx.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * arch/ppc/kernel/except_8xx.S
  3. *
  4. * PowerPC version
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  7. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  8. * Low-level exception handlers and MMU support
  9. * rewritten by Paul Mackerras.
  10. * Copyright (C) 1996 Paul Mackerras.
  11. * MPC8xx modifications by Dan Malek
  12. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  13. *
  14. * This file contains low-level support and setup for PowerPC 8xx
  15. * embedded processors, including trap and interrupt dispatch.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License
  19. * as published by the Free Software Foundation; either version
  20. * 2 of the License, or (at your option) any later version.
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <asm/processor.h>
  25. #include <asm/page.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/cputable.h>
  30. #include <asm/thread_info.h>
  31. #include <asm/ppc_asm.h>
  32. #include <asm/offsets.h>
  33. /* Macro to make the code more readable. */
  34. #ifdef CONFIG_8xx_CPU6
  35. #define DO_8xx_CPU6(val, reg) \
  36. li reg, val; \
  37. stw reg, 12(r0); \
  38. lwz reg, 12(r0);
  39. #else
  40. #define DO_8xx_CPU6(val, reg)
  41. #endif
  42. .text
  43. .globl _stext
  44. _stext:
  45. .text
  46. .globl _start
  47. _start:
  48. /* MPC8xx
  49. * This port was done on an MBX board with an 860. Right now I only
  50. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  51. * code there loads up some registers before calling us:
  52. * r3: ptr to board info data
  53. * r4: initrd_start or if no initrd then 0
  54. * r5: initrd_end - unused if r4 is 0
  55. * r6: Start of command line string
  56. * r7: End of command line string
  57. *
  58. * I decided to use conditional compilation instead of checking PVR and
  59. * adding more processor specific branches around code I don't need.
  60. * Since this is an embedded processor, I also appreciate any memory
  61. * savings I can get.
  62. *
  63. * The MPC8xx does not have any BATs, but it supports large page sizes.
  64. * We first initialize the MMU to support 8M byte pages, then load one
  65. * entry into each of the instruction and data TLBs to map the first
  66. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  67. * the "internal" processor registers before MMU_init is called.
  68. *
  69. * The TLB code currently contains a major hack. Since I use the condition
  70. * code register, I have to save and restore it. I am out of registers, so
  71. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  72. * To avoid making any decisions, I need to use the "segment" valid bit
  73. * in the first level table, but that would require many changes to the
  74. * Linux page directory/table functions that I don't want to do right now.
  75. *
  76. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  77. * has since been put to other uses. I now use a hack to save a register
  78. * and the CCR at memory location 0.....Someday I'll fix this.....
  79. * -- Dan
  80. */
  81. .globl __start
  82. __start:
  83. mr r31,r3 /* save parameters */
  84. mr r30,r4
  85. mr r29,r5
  86. mr r28,r6
  87. mr r27,r7
  88. /* We have to turn on the MMU right away so we get cache modes
  89. * set correctly.
  90. */
  91. bl initial_mmu
  92. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  93. * ready to work.
  94. */
  95. turn_on_mmu:
  96. mfmsr r0
  97. ori r0,r0,MSR_DR|MSR_IR
  98. mtspr SPRN_SRR1,r0
  99. lis r0,start_here@h
  100. ori r0,r0,start_here@l
  101. mtspr SPRN_SRR0,r0
  102. SYNC
  103. rfi /* enables MMU */
  104. /*
  105. * Exception entry code. This code runs with address translation
  106. * turned off, i.e. using physical addresses.
  107. * We assume sprg3 has the physical address of the current
  108. * task's thread_struct.
  109. */
  110. #define EXCEPTION_PROLOG \
  111. mtspr SPRN_SPRG0,r10; \
  112. mtspr SPRN_SPRG1,r11; \
  113. mfcr r10; \
  114. EXCEPTION_PROLOG_1; \
  115. EXCEPTION_PROLOG_2
  116. #define EXCEPTION_PROLOG_1 \
  117. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  118. andi. r11,r11,MSR_PR; \
  119. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  120. beq 1f; \
  121. mfspr r11,SPRN_SPRG3; \
  122. lwz r11,THREAD_INFO-THREAD(r11); \
  123. addi r11,r11,THREAD_SIZE; \
  124. tophys(r11,r11); \
  125. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  126. #define EXCEPTION_PROLOG_2 \
  127. CLR_TOP32(r11); \
  128. stw r10,_CCR(r11); /* save registers */ \
  129. stw r12,GPR12(r11); \
  130. stw r9,GPR9(r11); \
  131. mfspr r10,SPRN_SPRG0; \
  132. stw r10,GPR10(r11); \
  133. mfspr r12,SPRN_SPRG1; \
  134. stw r12,GPR11(r11); \
  135. mflr r10; \
  136. stw r10,_LINK(r11); \
  137. mfspr r12,SPRN_SRR0; \
  138. mfspr r9,SPRN_SRR1; \
  139. stw r1,GPR1(r11); \
  140. stw r1,0(r11); \
  141. tovirt(r1,r11); /* set new kernel sp */ \
  142. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  143. MTMSRD(r10); /* (except for mach check in rtas) */ \
  144. stw r0,GPR0(r11); \
  145. SAVE_4GPRS(3, r11); \
  146. SAVE_2GPRS(7, r11)
  147. /*
  148. * Note: code which follows this uses cr0.eq (set if from kernel),
  149. * r11, r12 (SRR0), and r9 (SRR1).
  150. *
  151. * Note2: once we have set r1 we are in a position to take exceptions
  152. * again, and we could thus set MSR:RI at that point.
  153. */
  154. /*
  155. * Exception vectors.
  156. */
  157. #define EXCEPTION(n, label, hdlr, xfer) \
  158. . = n; \
  159. label: \
  160. EXCEPTION_PROLOG; \
  161. addi r3,r1,STACK_FRAME_OVERHEAD; \
  162. xfer(n, hdlr)
  163. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  164. li r10,trap; \
  165. stw r10,TRAP(r11); \
  166. li r10,MSR_KERNEL; \
  167. copyee(r10, r9); \
  168. bl tfer; \
  169. i##n: \
  170. .long hdlr; \
  171. .long ret
  172. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  173. #define NOCOPY(d, s)
  174. #define EXC_XFER_STD(n, hdlr) \
  175. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  176. ret_from_except_full)
  177. #define EXC_XFER_LITE(n, hdlr) \
  178. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  179. ret_from_except)
  180. #define EXC_XFER_EE(n, hdlr) \
  181. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  182. ret_from_except_full)
  183. #define EXC_XFER_EE_LITE(n, hdlr) \
  184. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  185. ret_from_except)
  186. /* System reset */
  187. EXCEPTION(0x100, Reset, UnknownException, EXC_XFER_STD)
  188. /* Machine check */
  189. . = 0x200
  190. MachineCheck:
  191. EXCEPTION_PROLOG
  192. mfspr r4,SPRN_DAR
  193. stw r4,_DAR(r11)
  194. mfspr r5,SPRN_DSISR
  195. stw r5,_DSISR(r11)
  196. addi r3,r1,STACK_FRAME_OVERHEAD
  197. EXC_XFER_STD(0x200, MachineCheckException)
  198. /* Data access exception.
  199. * This is "never generated" by the MPC8xx. We jump to it for other
  200. * translation errors.
  201. */
  202. . = 0x300
  203. DataAccess:
  204. EXCEPTION_PROLOG
  205. mfspr r10,SPRN_DSISR
  206. stw r10,_DSISR(r11)
  207. mr r5,r10
  208. mfspr r4,SPRN_DAR
  209. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  210. /* Instruction access exception.
  211. * This is "never generated" by the MPC8xx. We jump to it for other
  212. * translation errors.
  213. */
  214. . = 0x400
  215. InstructionAccess:
  216. EXCEPTION_PROLOG
  217. mr r4,r12
  218. mr r5,r9
  219. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  220. /* External interrupt */
  221. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  222. /* Alignment exception */
  223. . = 0x600
  224. Alignment:
  225. EXCEPTION_PROLOG
  226. mfspr r4,SPRN_DAR
  227. stw r4,_DAR(r11)
  228. mfspr r5,SPRN_DSISR
  229. stw r5,_DSISR(r11)
  230. addi r3,r1,STACK_FRAME_OVERHEAD
  231. EXC_XFER_EE(0x600, AlignmentException)
  232. /* Program check exception */
  233. EXCEPTION(0x700, ProgramCheck, ProgramCheckException, EXC_XFER_STD)
  234. /* No FPU on MPC8xx. This exception is not supposed to happen.
  235. */
  236. EXCEPTION(0x800, FPUnavailable, UnknownException, EXC_XFER_STD)
  237. /* Decrementer */
  238. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  239. EXCEPTION(0xa00, Trap_0a, UnknownException, EXC_XFER_EE)
  240. EXCEPTION(0xb00, Trap_0b, UnknownException, EXC_XFER_EE)
  241. /* System call */
  242. . = 0xc00
  243. SystemCall:
  244. EXCEPTION_PROLOG
  245. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  246. /* Single step - not used on 601 */
  247. EXCEPTION(0xd00, SingleStep, SingleStepException, EXC_XFER_STD)
  248. EXCEPTION(0xe00, Trap_0e, UnknownException, EXC_XFER_EE)
  249. EXCEPTION(0xf00, Trap_0f, UnknownException, EXC_XFER_EE)
  250. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  251. * for all unimplemented and illegal instructions.
  252. */
  253. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  254. . = 0x1100
  255. /*
  256. * For the MPC8xx, this is a software tablewalk to load the instruction
  257. * TLB. It is modelled after the example in the Motorola manual. The task
  258. * switch loads the M_TWB register with the pointer to the first level table.
  259. * If we discover there is no second level table (the value is zero), the
  260. * plan was to load that into the TLB, which causes another fault into the
  261. * TLB Error interrupt where we can handle such problems. However, that did
  262. * not work, so if we discover there is no second level table, we restore
  263. * registers and branch to the error exception. We have to use the MD_xxx
  264. * registers for the tablewalk because the equivalent MI_xxx registers
  265. * only perform the attribute functions.
  266. */
  267. InstructionTLBMiss:
  268. #ifdef CONFIG_8xx_CPU6
  269. stw r3, 8(r0)
  270. #endif
  271. DO_8xx_CPU6(0x3f80, r3)
  272. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  273. mfcr r10
  274. stw r10, 0(r0)
  275. stw r11, 4(r0)
  276. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  277. DO_8xx_CPU6(0x3780, r3)
  278. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  279. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  280. /* If we are faulting a kernel address, we have to use the
  281. * kernel page tables.
  282. */
  283. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  284. beq 3f
  285. lis r11, swapper_pg_dir@h
  286. ori r11, r11, swapper_pg_dir@l
  287. rlwimi r10, r11, 0, 2, 19
  288. 3:
  289. lwz r11, 0(r10) /* Get the level 1 entry */
  290. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  291. beq 2f /* If zero, don't try to find a pte */
  292. /* We have a pte table, so load the MI_TWC with the attributes
  293. * for this "segment."
  294. */
  295. ori r11,r11,1 /* Set valid bit */
  296. DO_8xx_CPU6(0x2b80, r3)
  297. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  298. DO_8xx_CPU6(0x3b80, r3)
  299. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  300. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  301. lwz r10, 0(r11) /* Get the pte */
  302. ori r10, r10, _PAGE_ACCESSED
  303. stw r10, 0(r11)
  304. /* The Linux PTE won't go exactly into the MMU TLB.
  305. * Software indicator bits 21, 22 and 28 must be clear.
  306. * Software indicator bits 24, 25, 26, and 27 must be
  307. * set. All other Linux PTE bits control the behavior
  308. * of the MMU.
  309. */
  310. 2: li r11, 0x00f0
  311. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  312. DO_8xx_CPU6(0x2d80, r3)
  313. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  314. mfspr r10, SPRN_M_TW /* Restore registers */
  315. lwz r11, 0(r0)
  316. mtcr r11
  317. lwz r11, 4(r0)
  318. #ifdef CONFIG_8xx_CPU6
  319. lwz r3, 8(r0)
  320. #endif
  321. rfi
  322. . = 0x1200
  323. DataStoreTLBMiss:
  324. #ifdef CONFIG_8xx_CPU6
  325. stw r3, 8(r0)
  326. #endif
  327. DO_8xx_CPU6(0x3f80, r3)
  328. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  329. mfcr r10
  330. stw r10, 0(r0)
  331. stw r11, 4(r0)
  332. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  333. /* If we are faulting a kernel address, we have to use the
  334. * kernel page tables.
  335. */
  336. andi. r11, r10, 0x0800
  337. beq 3f
  338. lis r11, swapper_pg_dir@h
  339. ori r11, r11, swapper_pg_dir@l
  340. rlwimi r10, r11, 0, 2, 19
  341. 3:
  342. lwz r11, 0(r10) /* Get the level 1 entry */
  343. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  344. beq 2f /* If zero, don't try to find a pte */
  345. /* We have a pte table, so load fetch the pte from the table.
  346. */
  347. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  348. DO_8xx_CPU6(0x3b80, r3)
  349. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  350. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  351. lwz r10, 0(r10) /* Get the pte */
  352. /* Insert the Guarded flag into the TWC from the Linux PTE.
  353. * It is bit 27 of both the Linux PTE and the TWC (at least
  354. * I got that right :-). It will be better when we can put
  355. * this into the Linux pgd/pmd and load it in the operation
  356. * above.
  357. */
  358. rlwimi r11, r10, 0, 27, 27
  359. DO_8xx_CPU6(0x3b80, r3)
  360. mtspr SPRN_MD_TWC, r11
  361. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  362. ori r10, r10, _PAGE_ACCESSED
  363. stw r10, 0(r11)
  364. /* The Linux PTE won't go exactly into the MMU TLB.
  365. * Software indicator bits 21, 22 and 28 must be clear.
  366. * Software indicator bits 24, 25, 26, and 27 must be
  367. * set. All other Linux PTE bits control the behavior
  368. * of the MMU.
  369. */
  370. 2: li r11, 0x00f0
  371. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  372. DO_8xx_CPU6(0x3d80, r3)
  373. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  374. mfspr r10, SPRN_M_TW /* Restore registers */
  375. lwz r11, 0(r0)
  376. mtcr r11
  377. lwz r11, 4(r0)
  378. #ifdef CONFIG_8xx_CPU6
  379. lwz r3, 8(r0)
  380. #endif
  381. rfi
  382. /* This is an instruction TLB error on the MPC8xx. This could be due
  383. * to many reasons, such as executing guarded memory or illegal instruction
  384. * addresses. There is nothing to do but handle a big time error fault.
  385. */
  386. . = 0x1300
  387. InstructionTLBError:
  388. b InstructionAccess
  389. /* This is the data TLB error on the MPC8xx. This could be due to
  390. * many reasons, including a dirty update to a pte. We can catch that
  391. * one here, but anything else is an error. First, we track down the
  392. * Linux pte. If it is valid, write access is allowed, but the
  393. * page dirty bit is not set, we will set it and reload the TLB. For
  394. * any other case, we bail out to a higher level function that can
  395. * handle it.
  396. */
  397. . = 0x1400
  398. DataTLBError:
  399. #ifdef CONFIG_8xx_CPU6
  400. stw r3, 8(r0)
  401. #endif
  402. DO_8xx_CPU6(0x3f80, r3)
  403. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  404. mfcr r10
  405. stw r10, 0(r0)
  406. stw r11, 4(r0)
  407. /* First, make sure this was a store operation.
  408. */
  409. mfspr r10, SPRN_DSISR
  410. andis. r11, r10, 0x0200 /* If set, indicates store op */
  411. beq 2f
  412. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  413. * register. The EA of a data TLB error is automatically stored in
  414. * the DAR, but not the MD_EPN register. We must copy the 20 most
  415. * significant bits of the EA from the DAR to MD_EPN before we
  416. * start walking the page tables. We also need to copy the CASID
  417. * value from the M_CASID register.
  418. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  419. * in DAR, but it seems that this doesn't happen in some cases, such
  420. * as when the error is due to a dcbi instruction to a page with a
  421. * TLB that doesn't have the changed bit set. In such cases, there
  422. * does not appear to be any way to recover the EA of the error
  423. * since it is neither in DAR nor MD_EPN. As a workaround, the
  424. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  425. * are initialized in mapin_ram(). This will avoid the problem,
  426. * assuming we only use the dcbi instruction on kernel addresses.
  427. */
  428. mfspr r10, SPRN_DAR
  429. rlwinm r11, r10, 0, 0, 19
  430. ori r11, r11, MD_EVALID
  431. mfspr r10, SPRN_M_CASID
  432. rlwimi r11, r10, 0, 28, 31
  433. DO_8xx_CPU6(0x3780, r3)
  434. mtspr SPRN_MD_EPN, r11
  435. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  436. /* If we are faulting a kernel address, we have to use the
  437. * kernel page tables.
  438. */
  439. andi. r11, r10, 0x0800
  440. beq 3f
  441. lis r11, swapper_pg_dir@h
  442. ori r11, r11, swapper_pg_dir@l
  443. rlwimi r10, r11, 0, 2, 19
  444. 3:
  445. lwz r11, 0(r10) /* Get the level 1 entry */
  446. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  447. beq 2f /* If zero, bail */
  448. /* We have a pte table, so fetch the pte from the table.
  449. */
  450. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  451. DO_8xx_CPU6(0x3b80, r3)
  452. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  453. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  454. lwz r10, 0(r11) /* Get the pte */
  455. andi. r11, r10, _PAGE_RW /* Is it writeable? */
  456. beq 2f /* Bail out if not */
  457. /* Update 'changed', among others.
  458. */
  459. ori r10, r10, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  460. mfspr r11, SPRN_MD_TWC /* Get pte address again */
  461. stw r10, 0(r11) /* and update pte in table */
  462. /* The Linux PTE won't go exactly into the MMU TLB.
  463. * Software indicator bits 21, 22 and 28 must be clear.
  464. * Software indicator bits 24, 25, 26, and 27 must be
  465. * set. All other Linux PTE bits control the behavior
  466. * of the MMU.
  467. */
  468. li r11, 0x00f0
  469. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  470. DO_8xx_CPU6(0x3d80, r3)
  471. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  472. mfspr r10, SPRN_M_TW /* Restore registers */
  473. lwz r11, 0(r0)
  474. mtcr r11
  475. lwz r11, 4(r0)
  476. #ifdef CONFIG_8xx_CPU6
  477. lwz r3, 8(r0)
  478. #endif
  479. rfi
  480. 2:
  481. mfspr r10, SPRN_M_TW /* Restore registers */
  482. lwz r11, 0(r0)
  483. mtcr r11
  484. lwz r11, 4(r0)
  485. #ifdef CONFIG_8xx_CPU6
  486. lwz r3, 8(r0)
  487. #endif
  488. b DataAccess
  489. EXCEPTION(0x1500, Trap_15, UnknownException, EXC_XFER_EE)
  490. EXCEPTION(0x1600, Trap_16, UnknownException, EXC_XFER_EE)
  491. EXCEPTION(0x1700, Trap_17, UnknownException, EXC_XFER_EE)
  492. EXCEPTION(0x1800, Trap_18, UnknownException, EXC_XFER_EE)
  493. EXCEPTION(0x1900, Trap_19, UnknownException, EXC_XFER_EE)
  494. EXCEPTION(0x1a00, Trap_1a, UnknownException, EXC_XFER_EE)
  495. EXCEPTION(0x1b00, Trap_1b, UnknownException, EXC_XFER_EE)
  496. /* On the MPC8xx, these next four traps are used for development
  497. * support of breakpoints and such. Someday I will get around to
  498. * using them.
  499. */
  500. EXCEPTION(0x1c00, Trap_1c, UnknownException, EXC_XFER_EE)
  501. EXCEPTION(0x1d00, Trap_1d, UnknownException, EXC_XFER_EE)
  502. EXCEPTION(0x1e00, Trap_1e, UnknownException, EXC_XFER_EE)
  503. EXCEPTION(0x1f00, Trap_1f, UnknownException, EXC_XFER_EE)
  504. . = 0x2000
  505. .globl giveup_fpu
  506. giveup_fpu:
  507. blr
  508. /*
  509. * This is where the main kernel code starts.
  510. */
  511. start_here:
  512. /* ptr to current */
  513. lis r2,init_task@h
  514. ori r2,r2,init_task@l
  515. /* ptr to phys current thread */
  516. tophys(r4,r2)
  517. addi r4,r4,THREAD /* init task's THREAD */
  518. mtspr SPRN_SPRG3,r4
  519. li r3,0
  520. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  521. /* stack */
  522. lis r1,init_thread_union@ha
  523. addi r1,r1,init_thread_union@l
  524. li r0,0
  525. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  526. bl early_init /* We have to do this with MMU on */
  527. /*
  528. * Decide what sort of machine this is and initialize the MMU.
  529. */
  530. mr r3,r31
  531. mr r4,r30
  532. mr r5,r29
  533. mr r6,r28
  534. mr r7,r27
  535. bl machine_init
  536. bl MMU_init
  537. /*
  538. * Go back to running unmapped so we can load up new values
  539. * and change to using our exception vectors.
  540. * On the 8xx, all we have to do is invalidate the TLB to clear
  541. * the old 8M byte TLB mappings and load the page table base register.
  542. */
  543. /* The right way to do this would be to track it down through
  544. * init's THREAD like the context switch code does, but this is
  545. * easier......until someone changes init's static structures.
  546. */
  547. lis r6, swapper_pg_dir@h
  548. ori r6, r6, swapper_pg_dir@l
  549. tophys(r6,r6)
  550. #ifdef CONFIG_8xx_CPU6
  551. lis r4, cpu6_errata_word@h
  552. ori r4, r4, cpu6_errata_word@l
  553. li r3, 0x3980
  554. stw r3, 12(r4)
  555. lwz r3, 12(r4)
  556. #endif
  557. mtspr SPRN_M_TWB, r6
  558. lis r4,2f@h
  559. ori r4,r4,2f@l
  560. tophys(r4,r4)
  561. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  562. mtspr SPRN_SRR0,r4
  563. mtspr SPRN_SRR1,r3
  564. rfi
  565. /* Load up the kernel context */
  566. 2:
  567. SYNC /* Force all PTE updates to finish */
  568. tlbia /* Clear all TLB entries */
  569. sync /* wait for tlbia/tlbie to finish */
  570. TLBSYNC /* ... on all CPUs */
  571. /* set up the PTE pointers for the Abatron bdiGDB.
  572. */
  573. tovirt(r6,r6)
  574. lis r5, abatron_pteptrs@h
  575. ori r5, r5, abatron_pteptrs@l
  576. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  577. tophys(r5,r5)
  578. stw r6, 0(r5)
  579. /* Now turn on the MMU for real! */
  580. li r4,MSR_KERNEL
  581. lis r3,start_kernel@h
  582. ori r3,r3,start_kernel@l
  583. mtspr SPRN_SRR0,r3
  584. mtspr SPRN_SRR1,r4
  585. rfi /* enable MMU and jump to start_kernel */
  586. /* Set up the initial MMU state so we can do the first level of
  587. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  588. * virtual to physical. Also, set the cache mode since that is defined
  589. * by TLB entries and perform any additional mapping (like of the IMMR).
  590. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  591. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  592. * these mappings is mapped by page tables.
  593. */
  594. initial_mmu:
  595. tlbia /* Invalidate all TLB entries */
  596. #ifdef CONFIG_PIN_TLB
  597. lis r8, MI_RSV4I@h
  598. ori r8, r8, 0x1c00
  599. #else
  600. li r8, 0
  601. #endif
  602. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  603. #ifdef CONFIG_PIN_TLB
  604. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  605. ori r10, r10, 0x1c00
  606. mr r8, r10
  607. #else
  608. lis r10, MD_RESETVAL@h
  609. #endif
  610. #ifndef CONFIG_8xx_COPYBACK
  611. oris r10, r10, MD_WTDEF@h
  612. #endif
  613. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  614. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  615. * we can load the instruction and data TLB registers with the
  616. * same values.
  617. */
  618. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  619. ori r8, r8, MI_EVALID /* Mark it valid */
  620. mtspr SPRN_MI_EPN, r8
  621. mtspr SPRN_MD_EPN, r8
  622. li r8, MI_PS8MEG /* Set 8M byte page */
  623. ori r8, r8, MI_SVALID /* Make it valid */
  624. mtspr SPRN_MI_TWC, r8
  625. mtspr SPRN_MD_TWC, r8
  626. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  627. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  628. mtspr SPRN_MD_RPN, r8
  629. lis r8, MI_Kp@h /* Set the protection mode */
  630. mtspr SPRN_MI_AP, r8
  631. mtspr SPRN_MD_AP, r8
  632. /* Map another 8 MByte at the IMMR to get the processor
  633. * internal registers (among other things).
  634. */
  635. #ifdef CONFIG_PIN_TLB
  636. addi r10, r10, 0x0100
  637. mtspr SPRN_MD_CTR, r10
  638. #endif
  639. mfspr r9, 638 /* Get current IMMR */
  640. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  641. mr r8, r9 /* Create vaddr for TLB */
  642. ori r8, r8, MD_EVALID /* Mark it valid */
  643. mtspr SPRN_MD_EPN, r8
  644. li r8, MD_PS8MEG /* Set 8M byte page */
  645. ori r8, r8, MD_SVALID /* Make it valid */
  646. mtspr SPRN_MD_TWC, r8
  647. mr r8, r9 /* Create paddr for TLB */
  648. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  649. mtspr SPRN_MD_RPN, r8
  650. #ifdef CONFIG_PIN_TLB
  651. /* Map two more 8M kernel data pages.
  652. */
  653. addi r10, r10, 0x0100
  654. mtspr SPRN_MD_CTR, r10
  655. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  656. addis r8, r8, 0x0080 /* Add 8M */
  657. ori r8, r8, MI_EVALID /* Mark it valid */
  658. mtspr SPRN_MD_EPN, r8
  659. li r9, MI_PS8MEG /* Set 8M byte page */
  660. ori r9, r9, MI_SVALID /* Make it valid */
  661. mtspr SPRN_MD_TWC, r9
  662. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  663. addis r11, r11, 0x0080 /* Add 8M */
  664. mtspr SPRN_MD_RPN, r8
  665. addis r8, r8, 0x0080 /* Add 8M */
  666. mtspr SPRN_MD_EPN, r8
  667. mtspr SPRN_MD_TWC, r9
  668. addis r11, r11, 0x0080 /* Add 8M */
  669. mtspr SPRN_MD_RPN, r8
  670. #endif
  671. /* Since the cache is enabled according to the information we
  672. * just loaded into the TLB, invalidate and enable the caches here.
  673. * We should probably check/set other modes....later.
  674. */
  675. lis r8, IDC_INVALL@h
  676. mtspr SPRN_IC_CST, r8
  677. mtspr SPRN_DC_CST, r8
  678. lis r8, IDC_ENABLE@h
  679. mtspr SPRN_IC_CST, r8
  680. #ifdef CONFIG_8xx_COPYBACK
  681. mtspr SPRN_DC_CST, r8
  682. #else
  683. /* For a debug option, I left this here to easily enable
  684. * the write through cache mode
  685. */
  686. lis r8, DC_SFWT@h
  687. mtspr SPRN_DC_CST, r8
  688. lis r8, IDC_ENABLE@h
  689. mtspr SPRN_DC_CST, r8
  690. #endif
  691. blr
  692. /*
  693. * Set up to use a given MMU context.
  694. * r3 is context number, r4 is PGD pointer.
  695. *
  696. * We place the physical address of the new task page directory loaded
  697. * into the MMU base register, and set the ASID compare register with
  698. * the new "context."
  699. */
  700. _GLOBAL(set_context)
  701. #ifdef CONFIG_BDI_SWITCH
  702. /* Context switch the PTE pointer for the Abatron BDI2000.
  703. * The PGDIR is passed as second argument.
  704. */
  705. lis r5, KERNELBASE@h
  706. lwz r5, 0xf0(r5)
  707. stw r4, 0x4(r5)
  708. #endif
  709. #ifdef CONFIG_8xx_CPU6
  710. lis r6, cpu6_errata_word@h
  711. ori r6, r6, cpu6_errata_word@l
  712. tophys (r4, r4)
  713. li r7, 0x3980
  714. stw r7, 12(r6)
  715. lwz r7, 12(r6)
  716. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  717. li r7, 0x3380
  718. stw r7, 12(r6)
  719. lwz r7, 12(r6)
  720. mtspr SPRN_M_CASID, r3 /* Update context */
  721. #else
  722. mtspr SPRN_M_CASID,r3 /* Update context */
  723. tophys (r4, r4)
  724. mtspr SPRN_M_TWB, r4 /* and pgd */
  725. #endif
  726. SYNC
  727. blr
  728. #ifdef CONFIG_8xx_CPU6
  729. /* It's here because it is unique to the 8xx.
  730. * It is important we get called with interrupts disabled. I used to
  731. * do that, but it appears that all code that calls this already had
  732. * interrupt disabled.
  733. */
  734. .globl set_dec_cpu6
  735. set_dec_cpu6:
  736. lis r7, cpu6_errata_word@h
  737. ori r7, r7, cpu6_errata_word@l
  738. li r4, 0x2c00
  739. stw r4, 8(r7)
  740. lwz r4, 8(r7)
  741. mtspr 22, r3 /* Update Decrementer */
  742. SYNC
  743. blr
  744. #endif
  745. /*
  746. * We put a few things here that have to be page-aligned.
  747. * This stuff goes at the beginning of the data segment,
  748. * which is page-aligned.
  749. */
  750. .data
  751. .globl sdata
  752. sdata:
  753. .globl empty_zero_page
  754. empty_zero_page:
  755. .space 4096
  756. .globl swapper_pg_dir
  757. swapper_pg_dir:
  758. .space 4096
  759. /*
  760. * This space gets a copy of optional info passed to us by the bootstrap
  761. * Used to pass parameters into the kernel like root=/dev/sda1, etc.
  762. */
  763. .globl cmd_line
  764. cmd_line:
  765. .space 512
  766. /* Room for two PTE table poiners, usually the kernel and current user
  767. * pointer to their respective root page table (pgdir).
  768. */
  769. abatron_pteptrs:
  770. .space 8
  771. #ifdef CONFIG_8xx_CPU6
  772. .globl cpu6_errata_word
  773. cpu6_errata_word:
  774. .space 16
  775. #endif