cputable.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * arch/ppc/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <asm/cputable.h>
  17. struct cpu_spec* cur_cpu_spec[NR_CPUS];
  18. extern void __setup_cpu_601(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  19. extern void __setup_cpu_603(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  20. extern void __setup_cpu_604(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  21. extern void __setup_cpu_750(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  22. extern void __setup_cpu_750cx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  23. extern void __setup_cpu_750fx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  24. extern void __setup_cpu_7400(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  25. extern void __setup_cpu_7410(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  26. extern void __setup_cpu_745x(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  27. extern void __setup_cpu_power3(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  28. extern void __setup_cpu_power4(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  29. extern void __setup_cpu_ppc970(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  30. extern void __setup_cpu_generic(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  31. #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
  32. !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
  33. !defined(CONFIG_BOOKE))
  34. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  35. * ones as well...
  36. */
  37. #define COMMON_PPC (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  38. PPC_FEATURE_HAS_MMU)
  39. /* We only set the altivec features if the kernel was compiled with altivec
  40. * support
  41. */
  42. #ifdef CONFIG_ALTIVEC
  43. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  44. #define PPC_FEATURE_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  45. #else
  46. #define CPU_FTR_ALTIVEC_COMP 0
  47. #define PPC_FEATURE_ALTIVEC_COMP 0
  48. #endif
  49. /* We only set the spe features if the kernel was compiled with
  50. * spe support
  51. */
  52. #ifdef CONFIG_SPE
  53. #define PPC_FEATURE_SPE_COMP PPC_FEATURE_HAS_SPE
  54. #else
  55. #define PPC_FEATURE_SPE_COMP 0
  56. #endif
  57. /* We need to mark all pages as being coherent if we're SMP or we
  58. * have a 74[45]x and an MPC107 host bridge.
  59. */
  60. #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE)
  61. #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
  62. #else
  63. #define CPU_FTR_COMMON 0
  64. #endif
  65. /* The powersave features NAP & DOZE seems to confuse BDI when
  66. debugging. So if a BDI is used, disable theses
  67. */
  68. #ifndef CONFIG_BDI_SWITCH
  69. #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
  70. #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
  71. #else
  72. #define CPU_FTR_MAYBE_CAN_DOZE 0
  73. #define CPU_FTR_MAYBE_CAN_NAP 0
  74. #endif
  75. struct cpu_spec cpu_specs[] = {
  76. #if CLASSIC_PPC
  77. { /* 601 */
  78. .pvr_mask = 0xffff0000,
  79. .pvr_value = 0x00010000,
  80. .cpu_name = "601",
  81. .cpu_features = CPU_FTR_COMMON | CPU_FTR_601 |
  82. CPU_FTR_HPTE_TABLE,
  83. .cpu_user_features = COMMON_PPC | PPC_FEATURE_601_INSTR |
  84. PPC_FEATURE_UNIFIED_CACHE,
  85. .icache_bsize = 32,
  86. .dcache_bsize = 32,
  87. .cpu_setup = __setup_cpu_601
  88. },
  89. { /* 603 */
  90. .pvr_mask = 0xffff0000,
  91. .pvr_value = 0x00030000,
  92. .cpu_name = "603",
  93. .cpu_features = CPU_FTR_COMMON |
  94. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  95. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  96. .cpu_user_features = COMMON_PPC,
  97. .icache_bsize = 32,
  98. .dcache_bsize = 32,
  99. .cpu_setup = __setup_cpu_603
  100. },
  101. { /* 603e */
  102. .pvr_mask = 0xffff0000,
  103. .pvr_value = 0x00060000,
  104. .cpu_name = "603e",
  105. .cpu_features = CPU_FTR_COMMON |
  106. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  107. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  108. .cpu_user_features = COMMON_PPC,
  109. .icache_bsize = 32,
  110. .dcache_bsize = 32,
  111. .cpu_setup = __setup_cpu_603
  112. },
  113. { /* 603ev */
  114. .pvr_mask = 0xffff0000,
  115. .pvr_value = 0x00070000,
  116. .cpu_name = "603ev",
  117. .cpu_features = CPU_FTR_COMMON |
  118. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  119. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  120. .cpu_user_features = COMMON_PPC,
  121. .icache_bsize = 32,
  122. .dcache_bsize = 32,
  123. .cpu_setup = __setup_cpu_603
  124. },
  125. { /* 604 */
  126. .pvr_mask = 0xffff0000,
  127. .pvr_value = 0x00040000,
  128. .cpu_name = "604",
  129. .cpu_features = CPU_FTR_COMMON |
  130. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  131. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  132. .cpu_user_features = COMMON_PPC,
  133. .icache_bsize = 32,
  134. .dcache_bsize = 32,
  135. .num_pmcs = 2,
  136. .cpu_setup = __setup_cpu_604
  137. },
  138. { /* 604e */
  139. .pvr_mask = 0xfffff000,
  140. .pvr_value = 0x00090000,
  141. .cpu_name = "604e",
  142. .cpu_features = CPU_FTR_COMMON |
  143. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  144. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  145. .cpu_user_features = COMMON_PPC,
  146. .icache_bsize = 32,
  147. .dcache_bsize = 32,
  148. .num_pmcs = 4,
  149. .cpu_setup = __setup_cpu_604
  150. },
  151. { /* 604r */
  152. .pvr_mask = 0xffff0000,
  153. .pvr_value = 0x00090000,
  154. .cpu_name = "604r",
  155. .cpu_features = CPU_FTR_COMMON |
  156. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  157. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  158. .cpu_user_features = COMMON_PPC,
  159. .icache_bsize = 32,
  160. .dcache_bsize = 32,
  161. .num_pmcs = 4,
  162. .cpu_setup = __setup_cpu_604
  163. },
  164. { /* 604ev */
  165. .pvr_mask = 0xffff0000,
  166. .pvr_value = 0x000a0000,
  167. .cpu_name = "604ev",
  168. .cpu_features = CPU_FTR_COMMON |
  169. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  170. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  171. .cpu_user_features = COMMON_PPC,
  172. .icache_bsize = 32,
  173. .dcache_bsize = 32,
  174. .num_pmcs = 4,
  175. .cpu_setup = __setup_cpu_604
  176. },
  177. { /* 740/750 (0x4202, don't support TAU ?) */
  178. .pvr_mask = 0xffffffff,
  179. .pvr_value = 0x00084202,
  180. .cpu_name = "740/750",
  181. .cpu_features = CPU_FTR_COMMON |
  182. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  183. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_HPTE_TABLE |
  184. CPU_FTR_MAYBE_CAN_NAP,
  185. .cpu_user_features = COMMON_PPC,
  186. .icache_bsize = 32,
  187. .dcache_bsize = 32,
  188. .num_pmcs = 4,
  189. .cpu_setup = __setup_cpu_750
  190. },
  191. { /* 745/755 */
  192. .pvr_mask = 0xfffff000,
  193. .pvr_value = 0x00083000,
  194. .cpu_name = "745/755",
  195. .cpu_features = CPU_FTR_COMMON |
  196. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  197. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  198. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  199. .cpu_user_features = COMMON_PPC,
  200. .icache_bsize = 32,
  201. .dcache_bsize = 32,
  202. .num_pmcs = 4,
  203. .cpu_setup = __setup_cpu_750
  204. },
  205. { /* 750CX (80100 and 8010x?) */
  206. .pvr_mask = 0xfffffff0,
  207. .pvr_value = 0x00080100,
  208. .cpu_name = "750CX",
  209. .cpu_features = CPU_FTR_COMMON |
  210. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  211. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  212. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  213. .cpu_user_features = COMMON_PPC,
  214. .icache_bsize = 32,
  215. .dcache_bsize = 32,
  216. .num_pmcs = 4,
  217. .cpu_setup = __setup_cpu_750cx
  218. },
  219. { /* 750CX (82201 and 82202) */
  220. .pvr_mask = 0xfffffff0,
  221. .pvr_value = 0x00082200,
  222. .cpu_name = "750CX",
  223. .cpu_features = CPU_FTR_COMMON |
  224. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  225. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  226. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  227. .cpu_user_features = COMMON_PPC,
  228. .icache_bsize = 32,
  229. .dcache_bsize = 32,
  230. .num_pmcs = 4,
  231. .cpu_setup = __setup_cpu_750cx
  232. },
  233. { /* 750CXe (82214) */
  234. .pvr_mask = 0xfffffff0,
  235. .pvr_value = 0x00082210,
  236. .cpu_name = "750CXe",
  237. .cpu_features = CPU_FTR_COMMON |
  238. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  239. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  240. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  241. .cpu_user_features = COMMON_PPC,
  242. .icache_bsize = 32,
  243. .dcache_bsize = 32,
  244. .num_pmcs = 4,
  245. .cpu_setup = __setup_cpu_750cx
  246. },
  247. { /* 750FX rev 1.x */
  248. .pvr_mask = 0xffffff00,
  249. .pvr_value = 0x70000100,
  250. .cpu_name = "750FX",
  251. .cpu_features = CPU_FTR_COMMON |
  252. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  253. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  254. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  255. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM,
  256. .cpu_user_features = COMMON_PPC,
  257. .icache_bsize = 32,
  258. .dcache_bsize = 32,
  259. .num_pmcs = 4,
  260. .cpu_setup = __setup_cpu_750
  261. },
  262. { /* 750FX rev 2.0 must disable HID0[DPM] */
  263. .pvr_mask = 0xffffffff,
  264. .pvr_value = 0x70000200,
  265. .cpu_name = "750FX",
  266. .cpu_features = CPU_FTR_COMMON |
  267. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  268. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  269. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  270. CPU_FTR_NO_DPM,
  271. .cpu_user_features = COMMON_PPC,
  272. .icache_bsize = 32,
  273. .dcache_bsize = 32,
  274. .num_pmcs = 4,
  275. .cpu_setup = __setup_cpu_750
  276. },
  277. { /* 750FX (All revs except 2.0) */
  278. .pvr_mask = 0xffff0000,
  279. .pvr_value = 0x70000000,
  280. .cpu_name = "750FX",
  281. .cpu_features = CPU_FTR_COMMON |
  282. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  283. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  284. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  285. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS,
  286. .cpu_user_features = COMMON_PPC,
  287. .icache_bsize = 32,
  288. .dcache_bsize = 32,
  289. .num_pmcs = 4,
  290. .cpu_setup = __setup_cpu_750fx
  291. },
  292. { /* 750GX */
  293. .pvr_mask = 0xffff0000,
  294. .pvr_value = 0x70020000,
  295. .cpu_name = "750GX",
  296. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  297. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  298. CPU_FTR_L2CR | CPU_FTR_TAU | CPU_FTR_HPTE_TABLE |
  299. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_DUAL_PLL_750FX |
  300. CPU_FTR_HAS_HIGH_BATS,
  301. .cpu_user_features = COMMON_PPC,
  302. .icache_bsize = 32,
  303. .dcache_bsize = 32,
  304. .num_pmcs = 4,
  305. .cpu_setup = __setup_cpu_750fx
  306. },
  307. { /* 740/750 (L2CR bit need fixup for 740) */
  308. .pvr_mask = 0xffff0000,
  309. .pvr_value = 0x00080000,
  310. .cpu_name = "740/750",
  311. .cpu_features = CPU_FTR_COMMON |
  312. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  313. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  314. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  315. .cpu_user_features = COMMON_PPC,
  316. .icache_bsize = 32,
  317. .dcache_bsize = 32,
  318. .num_pmcs = 4,
  319. .cpu_setup = __setup_cpu_750
  320. },
  321. { /* 7400 rev 1.1 ? (no TAU) */
  322. .pvr_mask = 0xffffffff,
  323. .pvr_value = 0x000c1101,
  324. .cpu_name = "7400 (1.1)",
  325. .cpu_features = CPU_FTR_COMMON |
  326. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  327. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  328. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  329. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  330. .icache_bsize = 32,
  331. .dcache_bsize = 32,
  332. .num_pmcs = 4,
  333. .cpu_setup = __setup_cpu_7400
  334. },
  335. { /* 7400 */
  336. .pvr_mask = 0xffff0000,
  337. .pvr_value = 0x000c0000,
  338. .cpu_name = "7400",
  339. .cpu_features = CPU_FTR_COMMON |
  340. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  341. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  342. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  343. CPU_FTR_MAYBE_CAN_NAP,
  344. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  345. .icache_bsize = 32,
  346. .dcache_bsize = 32,
  347. .num_pmcs = 4,
  348. .cpu_setup = __setup_cpu_7400
  349. },
  350. { /* 7410 */
  351. .pvr_mask = 0xffff0000,
  352. .pvr_value = 0x800c0000,
  353. .cpu_name = "7410",
  354. .cpu_features = CPU_FTR_COMMON |
  355. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  356. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  357. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  358. CPU_FTR_MAYBE_CAN_NAP,
  359. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  360. .icache_bsize = 32,
  361. .dcache_bsize = 32,
  362. .num_pmcs = 4,
  363. .cpu_setup = __setup_cpu_7410
  364. },
  365. { /* 7450 2.0 - no doze/nap */
  366. .pvr_mask = 0xffffffff,
  367. .pvr_value = 0x80000200,
  368. .cpu_name = "7450",
  369. .cpu_features = CPU_FTR_COMMON |
  370. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  371. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  372. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  373. CPU_FTR_NEED_COHERENT,
  374. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  375. .icache_bsize = 32,
  376. .dcache_bsize = 32,
  377. .num_pmcs = 6,
  378. .cpu_setup = __setup_cpu_745x
  379. },
  380. { /* 7450 2.1 */
  381. .pvr_mask = 0xffffffff,
  382. .pvr_value = 0x80000201,
  383. .cpu_name = "7450",
  384. .cpu_features = CPU_FTR_COMMON |
  385. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  386. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  387. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  388. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  389. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  390. CPU_FTR_NEED_COHERENT,
  391. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  392. .icache_bsize = 32,
  393. .dcache_bsize = 32,
  394. .num_pmcs = 6,
  395. .cpu_setup = __setup_cpu_745x
  396. },
  397. { /* 7450 2.3 and newer */
  398. .pvr_mask = 0xffff0000,
  399. .pvr_value = 0x80000000,
  400. .cpu_name = "7450",
  401. .cpu_features = CPU_FTR_COMMON |
  402. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  403. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  404. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  405. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  406. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT,
  407. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  408. .icache_bsize = 32,
  409. .dcache_bsize = 32,
  410. .num_pmcs = 6,
  411. .cpu_setup = __setup_cpu_745x
  412. },
  413. { /* 7455 rev 1.x */
  414. .pvr_mask = 0xffffff00,
  415. .pvr_value = 0x80010100,
  416. .cpu_name = "7455",
  417. .cpu_features = CPU_FTR_COMMON |
  418. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  419. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  420. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  421. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  422. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  423. .icache_bsize = 32,
  424. .dcache_bsize = 32,
  425. .num_pmcs = 6,
  426. .cpu_setup = __setup_cpu_745x
  427. },
  428. { /* 7455 rev 2.0 */
  429. .pvr_mask = 0xffffffff,
  430. .pvr_value = 0x80010200,
  431. .cpu_name = "7455",
  432. .cpu_features = CPU_FTR_COMMON |
  433. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  434. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  435. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  436. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  437. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  438. CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS,
  439. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  440. .icache_bsize = 32,
  441. .dcache_bsize = 32,
  442. .num_pmcs = 6,
  443. .cpu_setup = __setup_cpu_745x
  444. },
  445. { /* 7455 others */
  446. .pvr_mask = 0xffff0000,
  447. .pvr_value = 0x80010000,
  448. .cpu_name = "7455",
  449. .cpu_features = CPU_FTR_COMMON |
  450. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  451. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  452. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  453. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  454. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  455. CPU_FTR_NEED_COHERENT,
  456. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  457. .icache_bsize = 32,
  458. .dcache_bsize = 32,
  459. .num_pmcs = 6,
  460. .cpu_setup = __setup_cpu_745x
  461. },
  462. { /* 7447/7457 Rev 1.0 */
  463. .pvr_mask = 0xffffffff,
  464. .pvr_value = 0x80020100,
  465. .cpu_name = "7447/7457",
  466. .cpu_features = CPU_FTR_COMMON |
  467. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  468. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  469. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  470. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  471. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  472. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  473. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  474. .icache_bsize = 32,
  475. .dcache_bsize = 32,
  476. .num_pmcs = 6,
  477. .cpu_setup = __setup_cpu_745x
  478. },
  479. { /* 7447/7457 Rev 1.1 */
  480. .pvr_mask = 0xffffffff,
  481. .pvr_value = 0x80020101,
  482. .cpu_name = "7447/7457",
  483. .cpu_features = CPU_FTR_COMMON |
  484. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  485. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  486. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  487. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  488. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  489. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  490. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  491. .icache_bsize = 32,
  492. .dcache_bsize = 32,
  493. .num_pmcs = 6,
  494. .cpu_setup = __setup_cpu_745x
  495. },
  496. { /* 7447/7457 Rev 1.2 and later */
  497. .pvr_mask = 0xffff0000,
  498. .pvr_value = 0x80020000,
  499. .cpu_name = "7447/7457",
  500. .cpu_features = CPU_FTR_COMMON |
  501. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  502. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  503. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  504. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  505. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  506. CPU_FTR_NEED_COHERENT,
  507. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  508. .icache_bsize = 32,
  509. .dcache_bsize = 32,
  510. .num_pmcs = 6,
  511. .cpu_setup = __setup_cpu_745x
  512. },
  513. { /* 7447A */
  514. .pvr_mask = 0xffff0000,
  515. .pvr_value = 0x80030000,
  516. .cpu_name = "7447A",
  517. .cpu_features = CPU_FTR_COMMON |
  518. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  519. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  520. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  521. CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR |
  522. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  523. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  524. .icache_bsize = 32,
  525. .dcache_bsize = 32,
  526. .num_pmcs = 6,
  527. .cpu_setup = __setup_cpu_745x
  528. },
  529. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  530. .pvr_mask = 0x7fff0000,
  531. .pvr_value = 0x00810000,
  532. .cpu_name = "82xx",
  533. .cpu_features = CPU_FTR_COMMON |
  534. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  535. CPU_FTR_USE_TB,
  536. .cpu_user_features = COMMON_PPC,
  537. .icache_bsize = 32,
  538. .dcache_bsize = 32,
  539. .cpu_setup = __setup_cpu_603
  540. },
  541. { /* All G2_LE (603e core, plus some) have the same pvr */
  542. .pvr_mask = 0x7fff0000,
  543. .pvr_value = 0x00820000,
  544. .cpu_name = "G2_LE",
  545. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  546. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  547. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  548. .cpu_user_features = COMMON_PPC,
  549. .icache_bsize = 32,
  550. .dcache_bsize = 32,
  551. .cpu_setup = __setup_cpu_603
  552. },
  553. { /* e300 (a 603e core, plus some) on 83xx */
  554. .pvr_mask = 0x7fff0000,
  555. .pvr_value = 0x00830000,
  556. .cpu_name = "e300",
  557. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  558. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  559. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  560. .cpu_user_features = COMMON_PPC,
  561. .icache_bsize = 32,
  562. .dcache_bsize = 32,
  563. .cpu_setup = __setup_cpu_603
  564. },
  565. { /* default match, we assume split I/D cache & TB (non-601)... */
  566. .pvr_mask = 0x00000000,
  567. .pvr_value = 0x00000000,
  568. .cpu_name = "(generic PPC)",
  569. .cpu_features = CPU_FTR_COMMON |
  570. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  571. CPU_FTR_HPTE_TABLE,
  572. .cpu_user_features = COMMON_PPC,
  573. .icache_bsize = 32,
  574. .dcache_bsize = 32,
  575. .cpu_setup = __setup_cpu_generic
  576. },
  577. #endif /* CLASSIC_PPC */
  578. #ifdef CONFIG_PPC64BRIDGE
  579. { /* Power3 */
  580. .pvr_mask = 0xffff0000,
  581. .pvr_value = 0x00400000,
  582. .cpu_name = "Power3 (630)",
  583. .cpu_features = CPU_FTR_COMMON |
  584. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  585. CPU_FTR_HPTE_TABLE,
  586. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  587. .icache_bsize = 128,
  588. .dcache_bsize = 128,
  589. .num_pmcs = 8,
  590. .cpu_setup = __setup_cpu_power3
  591. },
  592. { /* Power3+ */
  593. .pvr_mask = 0xffff0000,
  594. .pvr_value = 0x00410000,
  595. .cpu_name = "Power3 (630+)",
  596. .cpu_features = CPU_FTR_COMMON |
  597. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  598. CPU_FTR_HPTE_TABLE,
  599. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  600. .icache_bsize = 128,
  601. .dcache_bsize = 128,
  602. .num_pmcs = 8,
  603. .cpu_setup = __setup_cpu_power3
  604. },
  605. { /* I-star */
  606. .pvr_mask = 0xffff0000,
  607. .pvr_value = 0x00360000,
  608. .cpu_name = "I-star",
  609. .cpu_features = CPU_FTR_COMMON |
  610. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  611. CPU_FTR_HPTE_TABLE,
  612. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  613. .icache_bsize = 128,
  614. .dcache_bsize = 128,
  615. .num_pmcs = 8,
  616. .cpu_setup = __setup_cpu_power3
  617. },
  618. { /* S-star */
  619. .pvr_mask = 0xffff0000,
  620. .pvr_value = 0x00370000,
  621. .cpu_name = "S-star",
  622. .cpu_features = CPU_FTR_COMMON |
  623. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  624. CPU_FTR_HPTE_TABLE,
  625. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  626. .icache_bsize = 128,
  627. .dcache_bsize = 128,
  628. .num_pmcs = 8,
  629. .cpu_setup = __setup_cpu_power3
  630. },
  631. #endif /* CONFIG_PPC64BRIDGE */
  632. #ifdef CONFIG_POWER4
  633. { /* Power4 */
  634. .pvr_mask = 0xffff0000,
  635. .pvr_value = 0x00350000,
  636. .cpu_name = "Power4",
  637. .cpu_features = CPU_FTR_COMMON |
  638. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  639. CPU_FTR_HPTE_TABLE,
  640. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  641. .icache_bsize = 128,
  642. .dcache_bsize = 128,
  643. .num_pmcs = 8,
  644. .cpu_setup = __setup_cpu_power4
  645. },
  646. { /* PPC970 */
  647. .pvr_mask = 0xffff0000,
  648. .pvr_value = 0x00390000,
  649. .cpu_name = "PPC970",
  650. .cpu_features = CPU_FTR_COMMON |
  651. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  652. CPU_FTR_HPTE_TABLE |
  653. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  654. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  655. PPC_FEATURE_ALTIVEC_COMP,
  656. .icache_bsize = 128,
  657. .dcache_bsize = 128,
  658. .num_pmcs = 8,
  659. .cpu_setup = __setup_cpu_ppc970
  660. },
  661. { /* PPC970FX */
  662. .pvr_mask = 0xffff0000,
  663. .pvr_value = 0x003c0000,
  664. .cpu_name = "PPC970FX",
  665. .cpu_features = CPU_FTR_COMMON |
  666. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  667. CPU_FTR_HPTE_TABLE |
  668. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  669. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  670. PPC_FEATURE_ALTIVEC_COMP,
  671. .icache_bsize = 128,
  672. .dcache_bsize = 128,
  673. .num_pmcs = 8,
  674. .cpu_setup = __setup_cpu_ppc970
  675. },
  676. #endif /* CONFIG_POWER4 */
  677. #ifdef CONFIG_8xx
  678. { /* 8xx */
  679. .pvr_mask = 0xffff0000,
  680. .pvr_value = 0x00500000,
  681. .cpu_name = "8xx",
  682. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  683. * if the 8xx code is there.... */
  684. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  685. CPU_FTR_USE_TB,
  686. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  687. .icache_bsize = 16,
  688. .dcache_bsize = 16,
  689. },
  690. #endif /* CONFIG_8xx */
  691. #ifdef CONFIG_40x
  692. { /* 403GC */
  693. .pvr_mask = 0xffffff00,
  694. .pvr_value = 0x00200200,
  695. .cpu_name = "403GC",
  696. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  697. CPU_FTR_USE_TB,
  698. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  699. .icache_bsize = 16,
  700. .dcache_bsize = 16,
  701. },
  702. { /* 403GCX */
  703. .pvr_mask = 0xffffff00,
  704. .pvr_value = 0x00201400,
  705. .cpu_name = "403GCX",
  706. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  707. CPU_FTR_USE_TB,
  708. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  709. .icache_bsize = 16,
  710. .dcache_bsize = 16,
  711. },
  712. { /* 403G ?? */
  713. .pvr_mask = 0xffff0000,
  714. .pvr_value = 0x00200000,
  715. .cpu_name = "403G ??",
  716. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  717. CPU_FTR_USE_TB,
  718. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  719. .icache_bsize = 16,
  720. .dcache_bsize = 16,
  721. },
  722. { /* 405GP */
  723. .pvr_mask = 0xffff0000,
  724. .pvr_value = 0x40110000,
  725. .cpu_name = "405GP",
  726. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  727. CPU_FTR_USE_TB,
  728. .cpu_user_features = PPC_FEATURE_32 |
  729. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  730. .icache_bsize = 32,
  731. .dcache_bsize = 32,
  732. },
  733. { /* STB 03xxx */
  734. .pvr_mask = 0xffff0000,
  735. .pvr_value = 0x40130000,
  736. .cpu_name = "STB03xxx",
  737. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  738. CPU_FTR_USE_TB,
  739. .cpu_user_features = PPC_FEATURE_32 |
  740. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  741. .icache_bsize = 32,
  742. .dcache_bsize = 32,
  743. },
  744. { /* STB 04xxx */
  745. .pvr_mask = 0xffff0000,
  746. .pvr_value = 0x41810000,
  747. .cpu_name = "STB04xxx",
  748. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  749. CPU_FTR_USE_TB,
  750. .cpu_user_features = PPC_FEATURE_32 |
  751. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  752. .icache_bsize = 32,
  753. .dcache_bsize = 32,
  754. },
  755. { /* NP405L */
  756. .pvr_mask = 0xffff0000,
  757. .pvr_value = 0x41610000,
  758. .cpu_name = "NP405L",
  759. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  760. CPU_FTR_USE_TB,
  761. .cpu_user_features = PPC_FEATURE_32 |
  762. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  763. .icache_bsize = 32,
  764. .dcache_bsize = 32,
  765. },
  766. { /* NP4GS3 */
  767. .pvr_mask = 0xffff0000,
  768. .pvr_value = 0x40B10000,
  769. .cpu_name = "NP4GS3",
  770. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  771. CPU_FTR_USE_TB,
  772. .cpu_user_features = PPC_FEATURE_32 |
  773. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  774. .icache_bsize = 32,
  775. .dcache_bsize = 32,
  776. },
  777. { /* NP405H */
  778. .pvr_mask = 0xffff0000,
  779. .pvr_value = 0x41410000,
  780. .cpu_name = "NP405H",
  781. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  782. CPU_FTR_USE_TB,
  783. .cpu_user_features = PPC_FEATURE_32 |
  784. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  785. .icache_bsize = 32,
  786. .dcache_bsize = 32,
  787. },
  788. { /* 405GPr */
  789. .pvr_mask = 0xffff0000,
  790. .pvr_value = 0x50910000,
  791. .cpu_name = "405GPr",
  792. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  793. CPU_FTR_USE_TB,
  794. .cpu_user_features = PPC_FEATURE_32 |
  795. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  796. .icache_bsize = 32,
  797. .dcache_bsize = 32,
  798. },
  799. { /* STBx25xx */
  800. .pvr_mask = 0xffff0000,
  801. .pvr_value = 0x51510000,
  802. .cpu_name = "STBx25xx",
  803. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  804. CPU_FTR_USE_TB,
  805. .cpu_user_features = PPC_FEATURE_32 |
  806. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  807. .icache_bsize = 32,
  808. .dcache_bsize = 32,
  809. },
  810. { /* 405LP */
  811. .pvr_mask = 0xffff0000,
  812. .pvr_value = 0x41F10000,
  813. .cpu_name = "405LP",
  814. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  815. CPU_FTR_USE_TB,
  816. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  817. .icache_bsize = 32,
  818. .dcache_bsize = 32,
  819. },
  820. { /* Xilinx Virtex-II Pro */
  821. .pvr_mask = 0xffff0000,
  822. .pvr_value = 0x20010000,
  823. .cpu_name = "Virtex-II Pro",
  824. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  825. CPU_FTR_USE_TB,
  826. .cpu_user_features = PPC_FEATURE_32 |
  827. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  828. .icache_bsize = 32,
  829. .dcache_bsize = 32,
  830. },
  831. { /* 405EP */
  832. .pvr_mask = 0xffff0000,
  833. .pvr_value = 0x51210000,
  834. .cpu_name = "405EP",
  835. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  836. CPU_FTR_USE_TB,
  837. .cpu_user_features = PPC_FEATURE_32 |
  838. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  839. .icache_bsize = 32,
  840. .dcache_bsize = 32,
  841. },
  842. #endif /* CONFIG_40x */
  843. #ifdef CONFIG_44x
  844. { /* 440GP Rev. B */
  845. .pvr_mask = 0xf0000fff,
  846. .pvr_value = 0x40000440,
  847. .cpu_name = "440GP Rev. B",
  848. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  849. CPU_FTR_USE_TB,
  850. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  851. .icache_bsize = 32,
  852. .dcache_bsize = 32,
  853. },
  854. { /* 440GP Rev. C */
  855. .pvr_mask = 0xf0000fff,
  856. .pvr_value = 0x40000481,
  857. .cpu_name = "440GP Rev. C",
  858. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  859. CPU_FTR_USE_TB,
  860. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  861. .icache_bsize = 32,
  862. .dcache_bsize = 32,
  863. },
  864. { /* 440GX Rev. A */
  865. .pvr_mask = 0xf0000fff,
  866. .pvr_value = 0x50000850,
  867. .cpu_name = "440GX Rev. A",
  868. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  869. CPU_FTR_USE_TB,
  870. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  871. .icache_bsize = 32,
  872. .dcache_bsize = 32,
  873. },
  874. { /* 440GX Rev. B */
  875. .pvr_mask = 0xf0000fff,
  876. .pvr_value = 0x50000851,
  877. .cpu_name = "440GX Rev. B",
  878. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  879. CPU_FTR_USE_TB,
  880. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  881. .icache_bsize = 32,
  882. .dcache_bsize = 32,
  883. },
  884. { /* 440GX Rev. C */
  885. .pvr_mask = 0xf0000fff,
  886. .pvr_value = 0x50000892,
  887. .cpu_name = "440GX Rev. C",
  888. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  889. CPU_FTR_USE_TB,
  890. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  891. .icache_bsize = 32,
  892. .dcache_bsize = 32,
  893. },
  894. #endif /* CONFIG_44x */
  895. #ifdef CONFIG_FSL_BOOKE
  896. { /* e200z5 */
  897. .pvr_mask = 0xfff00000,
  898. .pvr_value = 0x81000000,
  899. .cpu_name = "e200z5",
  900. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  901. .cpu_features = CPU_FTR_USE_TB,
  902. .cpu_user_features = PPC_FEATURE_32 |
  903. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_EFP_SINGLE |
  904. PPC_FEATURE_UNIFIED_CACHE,
  905. .dcache_bsize = 32,
  906. },
  907. { /* e200z6 */
  908. .pvr_mask = 0xfff00000,
  909. .pvr_value = 0x81100000,
  910. .cpu_name = "e200z6",
  911. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  912. .cpu_features = CPU_FTR_USE_TB,
  913. .cpu_user_features = PPC_FEATURE_32 |
  914. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  915. PPC_FEATURE_HAS_EFP_SINGLE |
  916. PPC_FEATURE_UNIFIED_CACHE,
  917. .dcache_bsize = 32,
  918. },
  919. { /* e500 */
  920. .pvr_mask = 0xffff0000,
  921. .pvr_value = 0x80200000,
  922. .cpu_name = "e500",
  923. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  924. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  925. CPU_FTR_USE_TB,
  926. .cpu_user_features = PPC_FEATURE_32 |
  927. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  928. PPC_FEATURE_HAS_EFP_SINGLE,
  929. .icache_bsize = 32,
  930. .dcache_bsize = 32,
  931. .num_pmcs = 4,
  932. },
  933. { /* e500v2 */
  934. .pvr_mask = 0xffff0000,
  935. .pvr_value = 0x80210000,
  936. .cpu_name = "e500v2",
  937. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  938. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  939. CPU_FTR_USE_TB | CPU_FTR_BIG_PHYS,
  940. .cpu_user_features = PPC_FEATURE_32 |
  941. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  942. PPC_FEATURE_HAS_EFP_SINGLE | PPC_FEATURE_HAS_EFP_DOUBLE,
  943. .icache_bsize = 32,
  944. .dcache_bsize = 32,
  945. .num_pmcs = 4,
  946. },
  947. #endif
  948. #if !CLASSIC_PPC
  949. { /* default match */
  950. .pvr_mask = 0x00000000,
  951. .pvr_value = 0x00000000,
  952. .cpu_name = "(generic PPC)",
  953. .cpu_features = CPU_FTR_COMMON,
  954. .cpu_user_features = PPC_FEATURE_32,
  955. .icache_bsize = 32,
  956. .dcache_bsize = 32,
  957. }
  958. #endif /* !CLASSIC_PPC */
  959. };